# E·XFL

## Intel - 5AGXMB7G6F35C6N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 23780                                                      |
| Number of Logic Elements/Cells | 504000                                                     |
| Total RAM Bits                 | 27695104                                                   |
| Number of I/O                  | 544                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1152-BBGA, FCBGA Exposed Pad                               |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agxmb7g6f35c6n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol                           | Description                                | Condition    | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|----------------------------------|--------------------------------------------|--------------|------------------------|---------|------------------------|------|
|                                  |                                            | 3.3 V        | 3.135                  | 3.3     | 3.465                  | V    |
|                                  |                                            | 3.0 V        | 2.85                   | 3.0     | 3.15                   | V    |
|                                  |                                            | 2.5 V        | 2.375                  | 2.5     | 2.625                  | V    |
| V                                | 1/O buffers newer supply                   | 1.8 V        | 1.71                   | 1.8     | 1.89                   | V    |
| V CCIO                           | 1/O bullets power supply                   | 1.5 V        | 1.425                  | 1.5     | 1.575                  | V    |
|                                  |                                            | 1.35 V       | 1.283                  | 1.35    | 1.418                  | V    |
|                                  |                                            | 1.25 V       | 1.19                   | 1.25    | 1.31                   | V    |
|                                  |                                            | 1.2 V        | 1.14                   | 1.2     | 1.26                   | V    |
| V <sub>CCD_FPLL</sub>            | PLL digital voltage regulator power supply | _            | 1.425                  | 1.5     | 1.575                  | V    |
| V <sub>CCA_FPLL</sub>            | PLL analog voltage regulator power supply  | _            | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>I</sub>                   | DC input voltage                           | _            | -0.5                   | _       | 3.6                    | V    |
| V <sub>O</sub>                   | Output voltage                             | _            | 0                      | _       | V <sub>CCIO</sub>      | V    |
| T                                | Operating junction temperature             | Commercial   | 0                      | _       | 85                     | °C   |
| 1 j                              | Operating junction temperature             | Industrial   | -40                    | _       | 100                    | °C   |
| <b>+</b> (4)                     | Power supply ramp time                     | Standard POR | 200 µs                 | _       | 100 ms                 | _    |
| t <sub>RAMP</sub> <sup>(4)</sup> | rower supply famp time                     | Fast POR     | 200 µs                 | _       | 4 ms                   | _    |



<sup>&</sup>lt;sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(4)</sup> This is also applicable to HPS power supply. For HPS power supply, refer to  $t_{RAMP}$  specifications for standard POR when HPS\_PORSEL = 0 and  $t_{RAMP}$  specifications for fast POR when HPS\_PORSEL = 1.

| I/O Standard                       |                                                                                                                                                                                                                                                                                                                           | $V_{CCIO}(V)$ | )     | V <sub>ID</sub> (mV) <sup>(16)</sup> |                             | <sup>(16)</sup> V <sub>ICM(DC)</sub> (V) |                                 | V <sub>ICM(DC)</sub> (V) V <sub>OD</sub> |       |       | V <sub>OD</sub> (V) <sup>(17)</sup> |       |       | V <sub>OCM</sub> (V) <sup>(17)(18)</sup> |       |  |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|--------------------------------------|-----------------------------|------------------------------------------|---------------------------------|------------------------------------------|-------|-------|-------------------------------------|-------|-------|------------------------------------------|-------|--|
|                                    | Min                                                                                                                                                                                                                                                                                                                       | Тур           | Мах   | Min                                  | Condition                   | Max                                      | Min                             | Condition                                | Max   | Min   | Тур                                 | Max   | Min   | Тур                                      | Max   |  |
| PCML                               | Transmitter, receiver, and input reference clock pins of high-speed transceivers use the PCML I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Transceiver Specifications for Arria V GX and SX Devices and Transceiver Specifications for Arria V GT and ST Devices tables. |               |       |                                      |                             |                                          |                                 |                                          |       |       |                                     |       |       |                                          |       |  |
| 2.5 V                              | 2 375                                                                                                                                                                                                                                                                                                                     | 2.5           | 2 625 | 100                                  | V <sub>CM</sub> =           |                                          | 0.05                            | D <sub>MAX</sub> ≤<br>1.25 Gbps          | 1.80  | 0.247 |                                     | 0.6   | 1 125 | 1 25                                     | 1 375 |  |
| LVDS <sup>(19)</sup>               | LVDS <sup>(19)</sup> 2.375                                                                                                                                                                                                                                                                                                | 575 2.5 2.025 |       | 1.25 V                               | _                           | 1.05                                     | D <sub>MAX</sub> ><br>1.25 Gbps | 1.55                                     | 0.247 |       | 0.0                                 | 1.125 | 1.25  | 1.375                                    |       |  |
| RSDS<br>(HIO) <sup>(20)</sup>      | 2.375                                                                                                                                                                                                                                                                                                                     | 2.5           | 2.625 | 100                                  | V <sub>CM</sub> =<br>1.25 V | _                                        | 0.25                            |                                          | 1.45  | 0.1   | 0.2                                 | 0.6   | 0.5   | 1.2                                      | 1.4   |  |
| Mini-LVDS<br>(HIO) <sup>(21)</sup> | 2.375                                                                                                                                                                                                                                                                                                                     | 2.5           | 2.625 | 200                                  |                             | 600                                      | 0.300                           | _                                        | 1.425 | 0.25  | _                                   | 0.6   | 1     | 1.2                                      | 1.4   |  |
| LVPECL <sup>(22)</sup>             |                                                                                                                                                                                                                                                                                                                           |               |       | 200                                  |                             | 0.60                                     | D <sub>MAX</sub> ≤<br>700 Mbps  | 1.80                                     |       |       |                                     |       |       |                                          |       |  |
|                                    |                                                                                                                                                                                                                                                                                                                           |               |       | 500                                  |                             |                                          | 1.00                            | D <sub>MAX</sub> ><br>700 Mbps           | 1.60  |       |                                     |       |       |                                          |       |  |

#### **Related Information**

- Transceiver Specifications for Arria V GX and SX Devices on page 1-23 Provides the specifications for transmitter, receiver, and reference clock I/O pin.
- $^{(16)}$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.
- <sup>(17)</sup>  $R_{\rm L}$  range:  $90 \le R_{\rm L} \le 110 \ \Omega$ .
- <sup>(18)</sup> This applies to default pre-emphasis setting only.
- <sup>(19)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 1.25 Gbps and 0 V to 1.85 V for data rates below 1.25 Gbps.
- <sup>(20)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V.
- <sup>(21)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V.
- <sup>(22)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.



| Symbol/Description                                                                       | Condition                      | Transceiver Speed Grade 4 |                                  |                | Transc        | Unit                             |     |      |
|------------------------------------------------------------------------------------------|--------------------------------|---------------------------|----------------------------------|----------------|---------------|----------------------------------|-----|------|
| Symbol/Description                                                                       | Condition                      | Min                       | Тур                              | Max            | Min           | Тур                              | Max | Onic |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                              | 100                       | _                                | _              | 100           | _                                | _   | mV   |
| V <sub>ICM</sub> (AC coupled)                                                            | —                              | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup> |                |               | 0.7/0.75/<br>0.8 <sup>(31)</sup> | —   | mV   |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq$ 3.2Gbps <sup>(32)</sup> | 670                       | 700                              | 730            | 670           | 700                              | 730 | mV   |
|                                                                                          | 85- $\Omega$ setting           |                           | 85                               |                |               | 85                               | —   | Ω    |
| Differential on-chip                                                                     | 100- $\Omega$ setting          |                           | 100                              |                |               | 100                              |     | Ω    |
| termination resistors                                                                    | 120-Ω setting                  |                           | 120                              |                |               | 120                              | —   | Ω    |
|                                                                                          | 150-Ω setting                  |                           | 150                              |                |               | 150                              | —   | Ω    |
| $t_{LTR}^{(33)}$                                                                         | _                              |                           |                                  | 10             |               | —                                | 10  | μs   |
| $t_{LTD}^{(34)}$                                                                         |                                | 4                         | _                                |                | 4             | _                                | —   | μs   |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  |                                | 4                         |                                  |                | 4             | —                                |     | μs   |
| $t_{LTR\_LTD\_manual}^{(36)}$                                                            |                                | 15                        |                                  |                | 15            | —                                | —   | μs   |
| Programmable ppm detector <sup>(37)</sup>                                                | _                              |                           | ±62.5, 10                        | 0, 125, 200, 2 | 50, 300, 500, | and 1000                         |     | ppm  |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



| Sumbol/Decertistics                                                                             | Condition                      | Т     | Transceiver Speed Grade 3 |         |      |  |  |
|-------------------------------------------------------------------------------------------------|--------------------------------|-------|---------------------------|---------|------|--|--|
| Symbol/Description                                                                              | Condition                      | Min   | Min Typ Max               |         | Unit |  |  |
| Data rate (10-Gbps transceiver) <sup>(44)</sup>                                                 | —                              | 0.611 | _                         | 10.3125 | Gbps |  |  |
| Absolute $\mathrm{V}_{\mathrm{MAX}}$ for a receiver $\mathrm{pin}^{\scriptscriptstyle{(45)}}$   | —                              | _     |                           | 1.2     | V    |  |  |
| Absolute $\mathrm{V}_{\mathrm{MIN}}$ for a receiver pin                                         | —                              | -0.4  |                           | —       | V    |  |  |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) before device configuration | —                              | _     | _                         | 1.6     | V    |  |  |
| Maximum peak-to-peak differential input voltage $V_{ID}$ (diff p-p) after device configuration  | _                              | _     | _                         | 2.2     | V    |  |  |
| Minimum differential eye opening at the receiver serial input pins <sup>(46)</sup>              | —                              | 100   |                           | _       | mV   |  |  |
| V <sub>ICM</sub> (AC coupled)                                                                   | —                              | _     | 750 <sup>(47)</sup> /800  | —       | mV   |  |  |
| V <sub>ICM</sub> (DC coupled)                                                                   | $\leq$ 3.2Gbps <sup>(48)</sup> | 670   | 700                       | 730     | mV   |  |  |
|                                                                                                 | 85- $\Omega$ setting           |       | 85                        |         | Ω    |  |  |
| Differential on-chip termination                                                                | 100- $\Omega$ setting          |       | 100                       |         | Ω    |  |  |
| resistors                                                                                       | 120- $\Omega$ setting          |       | 120                       |         | Ω    |  |  |
|                                                                                                 | 150-Ω setting                  |       | 150                       |         | Ω    |  |  |
| $t_{LTR}^{(49)}$                                                                                | _                              | _     |                           | 10      | μs   |  |  |
| $t_{LTD}^{(50)}$                                                                                | —                              | 4     | —                         | —       | μs   |  |  |

<sup>&</sup>lt;sup>(45)</sup> The device cannot tolerate prolonged operation at this absolute maximum.



<sup>&</sup>lt;sup>(46)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

 $<sup>^{(47)}</sup>$  The AC coupled  $V_{\rm ICM}$  is 750 mV for PCIe mode only.

<sup>&</sup>lt;sup>(48)</sup> For standard protocol compliance, use AC coupling.

 $<sup>^{(49)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(50)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

#### 1-76 FPGA JTAG Configuration Timing

| POR Delay | Minimum | Maximum | Unit |
|-----------|---------|---------|------|
| Standard  | 100     | 300     | ms   |

#### **Related Information**

## **MSEL Pin Settings**

Provides more information about POR delay based on MSEL pin settings for each configuration scheme.

# **FPGA JTAG Configuration Timing**

# Table 1-64: FPGA JTAG Timing Parameters and Values for Arria V Devices

| Symbol                  | Description                              | Min                            | Max                | Unit |
|-------------------------|------------------------------------------|--------------------------------|--------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | <b>30,</b> 167 <sup>(92)</sup> |                    | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14                             |                    | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14                             |                    | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2                              |                    | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3                              |                    | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5                              |                    | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                |                                | 12 <sup>(93)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output |                                | 14 <sup>(93)</sup> | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance |                                | 14 <sup>(93)</sup> | ns   |



<sup>&</sup>lt;sup>(92)</sup> The minimum TCK clock period is 167 ns if  $V_{CCBAT}$  is within the range 1.2 V – 1.5 V when you perform the volatile key programming.

<sup>&</sup>lt;sup>(93)</sup> A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO= 13 ns if VCCIO of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.

|                                                                 |             | Active Serial <sup>(108)</sup> |            |                                      | Fast Passive Parallel <sup>(109)</sup> |            |                                    |  |
|-----------------------------------------------------------------|-------------|--------------------------------|------------|--------------------------------------|----------------------------------------|------------|------------------------------------|--|
| Variant<br>Arria V GX<br>Arria V GT<br>Arria V SX<br>Arria V ST | Member Code | Width                          | DCLK (MHz) | Minimum Configura-<br>tion Time (ms) | Width                                  | DCLK (MHz) | Minimum Configuration Time<br>(ms) |  |
|                                                                 | A1          | 4                              | 100        | 178                                  | 16                                     | 125        | 36                                 |  |
|                                                                 | A3          | 4                              | 100        | 178                                  | 16                                     | 125        | 36                                 |  |
|                                                                 | A5          | 4                              | 100        | 255                                  | 16                                     | 125        | 51                                 |  |
| Arria V CV                                                      | A7          | 4                              | 100        | 255                                  | 16                                     | 125        | 51                                 |  |
| Allia V GA                                                      | B1          | 4                              | 100        | 344                                  | 16                                     | 125        | 69                                 |  |
|                                                                 | В3          | 4                              | 100        | 344                                  | 16                                     | 125        | 69                                 |  |
|                                                                 | B5          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |
|                                                                 | B7          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |
|                                                                 | C3          | 4                              | 100        | 178                                  | 16                                     | 125        | 36                                 |  |
| Amia V CT                                                       | C7          | 4                              | 100        | 255                                  | 16                                     | 125        | 51                                 |  |
| Allia v GI                                                      | D3          | 4                              | 100        | 344                                  | 16                                     | 125        | 69                                 |  |
|                                                                 | D7          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V SV                                                      | В3          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |
| AIIIa V SA                                                      | B5          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |
| Arria V ST                                                      | D3          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |
| AIIIa v SI                                                      | D5          | 4                              | 100        | 465                                  | 16                                     | 125        | 93                                 |  |

**Related Information Configuration Files** on page 1-83

(108) DCLK frequency of 100 MHz using external CLKUSR.
 (109) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.





| Term                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Definition                                                                                              |                                                                                     |  |  |  |  |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|--|--|--|--|
| Single-ended voltage referenced I/O<br>standard | The JEDEC standard for the SSTL and HSTL I/O defines both the AC and DC input signal values. The A values indicate the voltage levels at which the receiver must meet its timing specifications. The DC value indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.<br>The new logic state is then maintained as long as the input stays beyond the DC threshold. This approact is intended to provide predictable receiver timing in the presence of input waveform ringing.<br>Single-Ended Voltage Referenced I/O Standard |                                                                                                         |                                                                                     |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | V <sub>CCI0</sub>                                                                   |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         |                                                                                     |  |  |  |  |  |
|                                                 | V <sub>ОН</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | V <sub>IH(AC)</sub>                                                                 |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | VIH(DC)                                                                             |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>REF</sub>                                                                                        | V IL(DC)                                                                            |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | VIL(AC)                                                                             |  |  |  |  |  |
|                                                 | V <sub>0L</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         |                                                                                     |  |  |  |  |  |
|                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | V <sub>SS</sub>                                                                     |  |  |  |  |  |
| t <sub>C</sub>                                  | High-speed receiver/transmitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | input and output clock period.                                                                          |                                                                                     |  |  |  |  |  |
| TCCS (channel-to-channel-skew)                  | The timing difference between th<br>skew, across channels driven by th<br>the Timing Diagram figure under                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | e fastest and slowest output edges, in<br>he same PLL. The clock is included in<br>r SW in this table). | cluding the t <sub>CO</sub> variation and clock<br>n the TCCS measurement (refer to |  |  |  |  |  |
| t <sub>DUTY</sub>                               | High-speed I/O block—Duty cyc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | le on high-speed transmitter output                                                                     | clock.                                                                              |  |  |  |  |  |



#### 1-96 Document Revision History

| Date      | Version    | Changes                                                                                                                                                                                                                                                                                                                                 |
|-----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2015 | 2015.06.16 | <ul> <li>Added the supported data rates for the following output standards using true LVDS output buffer types in<br/>the High-Speed I/O Specifications for Arria V Devices table:</li> </ul>                                                                                                                                           |
|           |            | True RSDS output standard: data rates of up to 360 Mbps                                                                                                                                                                                                                                                                                 |
|           |            | <ul> <li>True mini-LVDS output standard: data rates of up to 400 Mbps</li> </ul>                                                                                                                                                                                                                                                        |
|           |            | <ul> <li>Added note in the condition for Transmitter—Emulated Differential I/O Standards f<sub>HSDR</sub> data rate parameter<br/>in the High-Speed I/O Specifications for Arria V Devices table. Note: When using True LVDS RX channels<br/>for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.</li> </ul> |
|           |            | Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.                                                                                                                                                                                                                                      |
|           |            | <ul> <li>Updated T<sub>h</sub> location in I<sup>2</sup>C Timing Diagram.</li> </ul>                                                                                                                                                                                                                                                    |
|           |            | <ul> <li>Updared T<sub>wp</sub> location in NAND Address Latch Timing Diagram.</li> </ul>                                                                                                                                                                                                                                               |
|           |            | <ul> <li>Corrected the unit for t<sub>DH</sub> from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is &gt;1 for<br/>Arria V Devices table.</li> </ul>                                                                                                                                                                       |
|           |            | • Updated the maximum value for t <sub>CO</sub> from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Arria V Devices table.                                                                                                                                                                                     |
|           |            | • Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.                                                                                                                                                                                                     |
|           |            | FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1                                                                                                                                                                                                                                                                        |
|           |            | <ul> <li>FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is &gt;1</li> </ul>                                                                                                                                                                                                                                                |
|           |            | AS Configuration Timing Waveform                                                                                                                                                                                                                                                                                                        |
|           |            | PS Configuration Timing Waveform                                                                                                                                                                                                                                                                                                        |



| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2013 | 3.5     | <ul><li>Removed "Pending silicon characterization" note in Table 29.</li><li>Updated Table 25.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| August 2013 | 3.4     | <ul> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64.</li> <li>Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 29.</li> </ul> |
| June 2013   | 3.3     | Updated Table 20, Table 21, Table 25, and Table 38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| May 2013    | 3.2     | <ul> <li>Added Table 37.</li> <li>Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23.</li> <li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL Specifications" section.</li> </ul>                                                                                                                                      |
| March 2013  | 3.1     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 60.</li> <li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li> <li>Updated Figure 21.</li> </ul>                                                                                                                                                                                                                                                                                                                          |



| Symbol                                 | Description                                         | Minimum <sup>(118)</sup> | Typical | Maximum <sup>(118)</sup> | Unit |
|----------------------------------------|-----------------------------------------------------|--------------------------|---------|--------------------------|------|
| V <sub>CCR_GXBL</sub> <sup>(121)</sup> |                                                     | 0.82                     | 0.85    | 0.88                     |      |
|                                        | Receiver analog power supply (left side)            | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCR_GXBR</sub> <sup>(121)</sup> | Receiver analog power supply (right side)           | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBL</sub> <sup>(121)</sup> | Transmitter analog power supply (left side)         | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
|                                        |                                                     | 0.82                     | 0.85    | 0.88                     |      |
| V <sub>CCT_GXBR</sub> <sup>(121)</sup> | Transmitter analog power supply (right side)        | 0.97                     | 1.0     | 1.03                     | V    |
|                                        |                                                     | 1.03                     | 1.05    | 1.07                     |      |
| V <sub>CCH_GXBL</sub>                  | Transmitter output buffer power supply (left side)  | 1.425                    | 1.5     | 1.575                    | V    |
| V <sub>CCH_GXBR</sub>                  | Transmitter output buffer power supply (right side) | 1.425                    | 1.5     | 1.575                    | V    |



<sup>&</sup>lt;sup>(118)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>&</sup>lt;sup>(121)</sup> This supply must be connected to 1.0 V if the transceiver is configured at a data rate > 6.5 Gbps, and to 1.05 V if configured at a data rate > 10.3 Gbps when DFE is used. For data rate up to 6.5 Gbps, you can connect this supply to 0.85 V.

| Sumbol               | Description                                                            | Conditions                        | Resistance | Unit   |      |
|----------------------|------------------------------------------------------------------------|-----------------------------------|------------|--------|------|
| Symbol               | Description                                                            | Conditions                        | C3, I3L    | C4, I4 | Unit |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±40        | ±40    | %    |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2 V$                | ±50        | ±50    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 V | ±40        | ±40    | %    |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2 V$                | ±50        | ±50    | %    |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5 V$                | ±25        | ±25    | %    |

## Figure 2-1: OCT Variation Without Re-Calibration for Arria V GZ Devices

$$\mathbf{R}_{\text{OCT}} = \mathbf{R}_{\text{SCAL}} \left( 1 + \left( \frac{dR}{dT} \times \bigtriangleup T \right) \pm \left( \frac{dR}{dV} \times \bigtriangleup V \right) \right)$$

Notes:

1. The  $R_{oct}$  value shows the range of OCT resistance with the variation of temperature and  $V_{ccio}$ . 2.  $R_{scAL}$  is the OCT resistance value at power-up. 3.  $\Delta T$  is the variation of temperature with respect to the temperature at power-up. 4.  $\Delta V$  is the variation of voltage with respect to the  $V_{ccio}$  at power-up. 5. dR/dT is the percentage change of  $R_{scAL}$  with temperature. 6. dR/dV is the percentage change of  $R_{scAL}$  with voltage

6. dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

# Table 2-12: OCT Variation after Power-Up Calibration for Arria V GZ Devices

Valid for a V<sub>CCIO</sub> range of  $\pm$ 5% and a temperature range of 0° to 85°C.





AV-51002 2017.02.10

|                         | V <sub>IL(D</sub> | V <sub>IL(DC)</sub> (V)     |                             | V <sub>IH(DC)</sub> (V)     |                          | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)       | V <sub>OH</sub> (V)         | Ι (ma Δ)             | I (m A)              |
|-------------------------|-------------------|-----------------------------|-----------------------------|-----------------------------|--------------------------|--------------------------|---------------------------|-----------------------------|----------------------|----------------------|
| i/O Standard            | Min               | Max                         | Min                         | Max                         | Max                      | Min                      | Max                       | Min                         | i <sub>ol</sub> (mA) | I <sub>oh</sub> (MA) |
| SSTL-18<br>Class II     | -0.3              | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub><br>+ 0.125 | V <sub>CCIO</sub><br>+ 0.3  | V <sub>REF</sub> – 0.25  | V <sub>REF</sub> + 0.25  | 0.28                      | V <sub>CCIO</sub> –<br>0.28 | 13.4                 | -13.4                |
| SSTL-15<br>Class I      | —                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{ m CCIO}$  | $0.8 \times V_{ m CCIO}$    | 8                    | -8                   |
| SSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> – 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{ m CCIO}$  | $0.8 \times V_{ m CCIO}$    | 16                   | -16                  |
| SSTL-135<br>Class I, II | _                 | V <sub>REF</sub> –<br>0.09  | V <sub>REF</sub> + 0.09     | —                           | V <sub>REF</sub> – 0.16  | V <sub>REF</sub> + 0.16  | 0.2 * V <sub>CCIO</sub>   | 0.8 * V <sub>CCIO</sub>     | _                    | -                    |
| SSTL-125<br>Class I, II | _                 | V <sub>REF</sub> –<br>0.85  | V <sub>REF</sub> + 0.85     | —                           | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | 0.2 * V <sub>CCIO</sub>   | 0.8 * V <sub>CCIO</sub>     | _                    | _                    |
| SSTL-12<br>Class I, II  | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | 0.2 * V <sub>CCIO</sub>   | 0.8 * V <sub>CCIO</sub>     | —                    | _                    |
| HSTL-18<br>Class I      |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | $V_{\rm CCIO}$ – 0.4        | 8                    | -8                   |
| HSTL-18<br>Class II     |                   | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> – 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | $V_{\rm CCIO}$ – 0.4        | 16                   | -16                  |
| HSTL-15<br>Class I      | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | _                           | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | V <sub>CCIO</sub> – 0.4     | 8                    | -8                   |
| HSTL-15<br>Class II     | _                 | V <sub>REF</sub> – 0.1      | V <sub>REF</sub> + 0.1      | —                           | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                       | V <sub>CCIO</sub> – 0.4     | 16                   | -16                  |
| HSTL-12<br>Class I      | -0.15             | V <sub>REF</sub> –<br>0.08  | V <sub>REF</sub> + 0.08     | V <sub>CCIO</sub><br>+ 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{ m CCIO}$   | 8                    | -8                   |
| HSTL-12<br>Class II     | -0.15             | V <sub>REF</sub> –<br>0.08  | V <sub>REF</sub> + 0.08     | V <sub>CCIO</sub><br>+ 0.15 | V <sub>REF</sub> – 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{ m CCIO}$ | $0.75 \times V_{ m CCIO}$   | 16                   | -16                  |
| HSUL-12                 | —                 | V <sub>REF</sub> –<br>0.13  | V <sub>REF</sub> + 0.13     | _                           | V <sub>REF</sub> - 0.22  | $V_{REF}$ + 0.22         | $0.1 \times V_{CCIO}$     | $0.9 \times V_{CCIO}$       | _                    | _                    |

Arria V GZ Device Datasheet

Altera Corporation



| 1/O Standard                    | ۷ <sub>C</sub> | <sub>CIO</sub> (V) <sup>(</sup> | (128) |     | V <sub>ID</sub> (mV) <sup>(129)</sup> |     | V <sub>ICM(DC)</sub> (V) |                                | V <sub>ICM(DC)</sub> (V) |      | V <sub>OD</sub> (V) <sup>(130)</sup> |     | 0)  | V <sub>OCM</sub> (V) <sup>(130)</sup> |     |
|---------------------------------|----------------|---------------------------------|-------|-----|---------------------------------------|-----|--------------------------|--------------------------------|--------------------------|------|--------------------------------------|-----|-----|---------------------------------------|-----|
|                                 | Min            | Тур                             | Мах   | Min | Condition                             | Max | Min                      | Condition                      | Max                      | Min  | Тур                                  | Max | Min | Тур                                   | Мах |
| RSDS<br>(HIO)<br>(133)          | 2.375          | 2.5                             | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V           |     | 0.3                      | _                              | 1.4                      | 0.1  | 0.2                                  | 0.6 | 0.5 | 1.2                                   | 1.4 |
| Mini-<br>LVDS<br>(HIO)<br>(134) | 2.375          | 2.5                             | 2.625 | 200 | _                                     | 600 | 0.4                      | _                              | 1.325                    | 0.25 |                                      | 0.6 | 1   | 1.2                                   | 1.4 |
| LVPECL                          |                | _                               | _     | 300 |                                       | _   | 0.6                      | D <sub>MAX</sub> ≤<br>700 Mbps | 1.8                      | _    | _                                    |     | _   | _                                     | _   |
| (135), (136)                    |                | _                               | _     | 300 |                                       |     | 1                        | D <sub>MAX</sub> ><br>700 Mbps | 1.6                      |      | _                                    |     |     |                                       |     |

#### **Related Information**

**Glossary** on page 2-73



<sup>&</sup>lt;sup>(128)</sup> Differential inputs are powered by VCCPD which requires 2.5 V.

<sup>&</sup>lt;sup>(129)</sup> The minimum VID value is applicable over the entire common mode range, VCM.

RL range:  $90 \le RL \le 110 \Omega$ . (130)

<sup>&</sup>lt;sup>(133)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.

<sup>&</sup>lt;sup>(134)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.3 V to 1.425 V.

<sup>&</sup>lt;sup>(135)</sup> LVPECL is only supported on dedicated clock input pins.

<sup>&</sup>lt;sup>(136)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be between 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps.

AV-51002 2017.02.10

| Symbol/Description                                                                                     | Conditions                                  | Trans | ceiver Spee  | d Grade 2 | Transc | Unit         |     |      |  |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------|-------|--------------|-----------|--------|--------------|-----|------|--|
| Symbol/Description                                                                                     | Conditions                                  | Min   | Тур          | Max       | Min    | Тур          | Max | Onic |  |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) before device configuration | —                                           |       |              | 1.6       | —      | _            | 1.6 | V    |  |
| Maximum peak-to-peak differential                                                                      | $V_{CCR\_GXB} = 1.0 V$ $(V_{ICM} = 0.75 V)$ |       |              | 1.8       | —      |              | 1.8 | V    |  |
| device configuration $^{(146)}$                                                                        | $V_{CCR\_GXB} = 0.85 V$ $(V_{ICM} = 0.6 V)$ |       |              | 2.4       | —      |              | 2.4 | V    |  |
| Minimum differential eye opening at receiver serial input pins <sup>(147)(148)</sup>                   | _                                           | 85    |              | _         | 85     | _            | —   | mV   |  |
|                                                                                                        | 85– $\Omega$ setting                        |       | 85 ± 30%     | —         | —      | 85<br>± 30%  | _   | Ω    |  |
| Differential on-chip termination                                                                       | 100– $\Omega$ setting                       |       | 100<br>± 30% | —         | —      | 100<br>± 30% | _   | Ω    |  |
| resistors                                                                                              | 120– $\Omega$ setting                       |       | 120<br>± 30% | —         | _      | 120<br>± 30% |     | Ω    |  |
|                                                                                                        | 150– $\Omega$ setting                       |       | 150<br>± 30% | _         | _      | 150<br>± 30% | _   | Ω    |  |



<sup>&</sup>lt;sup>(146)</sup> The maximum peak to peak differential input voltage  $V_{ID}$  after device configuration is equal to 4 × (absolute  $V_{MAX}$  for receiver pin -  $V_{ICM}$ ).

<sup>&</sup>lt;sup>(147)</sup> The differential eye opening specification at the receiver input pins assumes that **Receiver Equalization** is disabled. If you enable **Receiver Equalization**, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

<sup>&</sup>lt;sup>(148)</sup> Minimum eye opening of 85 mV is only for the unstressed input eye condition.

t<sub>ARESET</sub>

| Symbol                   | Parameter                                                                                                       | Min | Тур | Max | Unit |
|--------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f                        | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | _   | _   | 650 | MHz  |
| OUT                      | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | _   |     | 580 | MHz  |
| f (169)                  | Output frequency for an external clock output (C3, I3L speed grade)                                             | _   |     | 667 | MHz  |
| LOUT_EXT                 | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                 | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                       | —   |     | 10  | ns   |
| f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   |     | 100 | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                             |     | _   | 1   | ms   |
| t <sub>DLOCK</sub>       | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | _   | —   | 1   | ms   |
|                          | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| $f_{\text{CLBW}}$        | PLL closed-loop medium bandwidth                                                                                | —   | 1.5 |     | MHz  |
|                          | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                                     | _   | _   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

#### 2-50 Soft CDR Mode High-Speed I/O Specifications

| Standard           | Training Pattern | Number of Data Transitions<br>in One Repetition of the<br>Training Pattern | Number of Repetitions per 256 Data Transitions <sup>(201)</sup> | Maximum              |
|--------------------|------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|
| Darallel Papid I/O | 00001111         | 2                                                                          | 128                                                             | 640 data transitions |
| rataliei Kapid 1/0 | 10010000         | 4                                                                          | 64                                                              | 640 data transitions |
| Miscellaneous      | 10101010         | 8                                                                          | 32                                                              | 640 data transitions |
| wiiscenaneous      | 01010101         | 8                                                                          | 32                                                              | 640 data transitions |

# Soft CDR Mode High-Speed I/O Specifications

## Table 2-44: High-Speed I/O Specifications for Arria V GZ Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block.

When J = 1 or 2, bypass the SERDES block.

| Symbol                 | Conditions | C3, I3L |     |     |     | Unit |     |       |
|------------------------|------------|---------|-----|-----|-----|------|-----|-------|
|                        | Conditions | Min     | Тур | Max | Min | Тур  | Max | Onic  |
| Soft-CDR ppm tolerance | —          | _       | _   | 300 |     |      | 300 | ± ppm |





<sup>&</sup>lt;sup>(201)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

## Table 2-52: Worst-Case DCD on Arria V GZ I/O Pins

The DCD numbers do not cover the core clock network.

| Symbol            | C   | 3, I3L | C   | Unit |   |
|-------------------|-----|--------|-----|------|---|
| Symbol            | Min | Max    | Min | Max  |   |
| Output Duty Cycle | 45  | 55     | 45  | 55   | % |

# **Configuration Specification**

# **POR Specifications**

# Table 2-53: Fast and Standard POR Delay Specification for Arria V GZ Devices

Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

| POR Delay | Minimum (ms) | Maximum (ms) |
|-----------|--------------|--------------|
| Fast      | 4            | 12 (202)     |
| Standard  | 100          | 300          |

**Related Information** 

Configuration, Design Security, and Remote System Upgrades in Arria V Devices

**Altera Corporation** 



<sup>&</sup>lt;sup>(202)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip.

# FPP Configuration Timing when DCLK to DATA[] = 1

## Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





#### **Related Information**

- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

# User Watchdog Internal Oscillator Frequency Specification

## Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete placeand-route.

#### **Related Information**

# **Arria V Devices Documentation page**

For the Excel-based I/O Timing spreadsheet

#### Arria V GZ Device Datasheet

Altera Corporation



<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.