# E·XFL

#### Intel - 5AGZME1H3F35I4N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 10377                                                      |
| Number of Logic Elements/Cells | 220000                                                     |
| Total RAM Bits                 | 15282176                                                   |
| Number of I/O                  | 414                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 1152-BBGA, FCBGA                                           |
| Supplier Device Package        | 1152-FBGA (35x35)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agzme1h3f35i4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

AV-51002 2017.02.10

1-5

| Symbol                            | Description                                 | Condition          | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|-----------------------------------|---------------------------------------------|--------------------|------------------------|---------|------------------------|------|
| V                                 | Core veltage power supply                   | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CC</sub>                   | Core voltage power supply                   | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
| V                                 | Periphery circuitry, PCIe hard IP block,    | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CCP</sub>                  | and transceiver PCS power supply            | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V                                 | Configuration pins power supply             | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
| V <sub>CCPGM</sub>                |                                             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |
|                                   |                                             | 1.8 V              | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply                            | —                  | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCBAT</sub> <sup>(2)</sup> | Battery back-up power supply                | _                  | 1.2                    | _       | 3.0                    | V    |
|                                   | (For design security volatile key register) |                    |                        |         |                        |      |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD</sub> <sup>(3)</sup>  | I/O pre-driver power supply                 | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
|                                   |                                             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |

<sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

(2) If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up.



<sup>&</sup>lt;sup>(3)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.  $V_{CCPD}$  must be 3.3 V when  $V_{CCIO}$  is 3.3 V.

| Symbol | Description                         | Condition | Minimum <sup>(7)</sup> | Typical | Maximum <sup>(7)</sup> | Unit |
|--------|-------------------------------------|-----------|------------------------|---------|------------------------|------|
|        | HPS<br>auxiliary<br>power<br>supply | _         | 2.375                  | 2.5     | 2.625                  | V    |

#### **Related Information**

**Recommended Operating Conditions** on page 1-4 Provides the steady-state voltage values for the FPGA portion of the device.

### DC Characteristics

#### Supply Current and Power Consumption

Altera offers two ways to estimate power for your design-the Excel-based Early Power Estimator (EPE) and the Quartus® Prime PowerPlay Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use.

The Quartus Prime PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-androute. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.

#### **Related Information**

- PowerPlay Early Power Estimator User Guide Provides more information about power estimation tools.
- PowerPlay Power Analysis chapter, Quartus Prime Handbook Provides more information about power estimation tools.

**Altera Corporation** 



<sup>&</sup>lt;sup>(7)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

AV-51002 2017.02.10

| Symbol                               | Description                                                                                       | Condition (V)                               | Ca         | Unit       |            |      |
|--------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------|------|
| Symbol                               | Description                                                                                       |                                             | –I3, –C4   | –I5, –C5   | -C6        | Onic |
| 60- $\Omega$ and 120- $\Omega$ $R_T$ | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)           | $V_{CCIO} = 1.2$                            | -10 to +40 | -10 to +40 | -10 to +40 | %    |
| 25- $\Omega R_{S\_left\_shift}$      | Internal left shift series termination with calibration (25- $\Omega R_{S\_left\_shift}$ setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15        | ±15        | ±15        | %    |

#### **OCT Without Calibration Resistance Tolerance Specifications**

#### Table 1-9: OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices

This table lists the Arria V OCT without calibration resistance to PVT changes.

| Symbol               | Description                                                            | Condition (V)                | Re       | sistanceToleran | Unit |     |
|----------------------|------------------------------------------------------------------------|------------------------------|----------|-----------------|------|-----|
| Symbol               | Description                                                            |                              | -I3, -C4 | –I5, –C5        | -C6  | Ont |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40  | %   |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40  | %   |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50  | %   |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5 | ±30      | ±40             | ±40  | %   |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5 | ±30      | ±40             | ±40  | %   |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | $V_{CCIO} = 1.2$             | ±35      | ±50             | ±50  | %   |
| 100-Ω R <sub>D</sub> | Internal differential termination (100- $\Omega$ setting)              | $V_{CCIO} = 2.5$             | ±25      | ±40             | ±40  | %   |



#### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                        | V <sub>REF</sub> (V)  |                        |                         | V <sub>TT</sub> (V)   |                         |
|-------------------------|-------|-----------------------|-------|------------------------|-----------------------|------------------------|-------------------------|-----------------------|-------------------------|
| 1/O Stanuaru            | Min   | Тур                   | Max   | Min                    | Тур                   | Мах                    | Min                     | Тур                   | Max                     |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | V <sub>REF</sub> – 0.04 | V <sub>REF</sub>      | $V_{REF} + 0.04$        |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                  | 0.9                   | 0.969                  | V <sub>REF</sub> – 0.04 | V <sub>REF</sub>      | V <sub>REF</sub> + 0.04 |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$  |
| SSTL-135<br>Class I, II | 1.283 | 1.35                  | 1.418 | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$  |
| SSTL-125<br>Class I, II | 1.19  | 1.25                  | 1.26  | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$  |
| HSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.85                   | 0.9                   | 0.95                   |                         | $V_{CCIO}/2$          | _                       |
| HSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.68                   | 0.75                  | 0.9                    |                         | $V_{CCIO}/2$          | _                       |
| HSTL-12<br>Class I, II  | 1.14  | 1.2                   | 1.26  | $0.47 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.53 \times V_{CCIO}$ |                         | V <sub>CCIO</sub> /2  | _                       |
| HSUL-12                 | 1.14  | 1.2                   | 1.3   | $0.49 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | —                       | _                     | _                       |

| Table 1-15: Single-Ended SSTL, HSTL, and H | SUL I/O Reference Voltage Specifications for Arria V Devices |
|--------------------------------------------|--------------------------------------------------------------|
|                                            |                                                              |



| Symbol/Description                          | Condition                                                     | Т                                                                                                                                                                                                                                                                | ransceiver Speed Gr                           | Unit |     |  |  |
|---------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|-----|--|--|
| Symbol/Description                          | Condition                                                     | Min Typ                                                                                                                                                                                                                                                          |                                               | Мах  | Ont |  |  |
| t <sub>LTD_manual</sub> <sup>(51)</sup>     | —                                                             | 4                                                                                                                                                                                                                                                                | —                                             | _    | μs  |  |  |
| t <sub>LTR_LTD_manual</sub> <sup>(52)</sup> | _                                                             | 15                                                                                                                                                                                                                                                               | —                                             | _    | μs  |  |  |
| Programmable ppm detector <sup>(53)</sup>   | _                                                             | ±62.5, 100                                                                                                                                                                                                                                                       | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |      |     |  |  |
| Run length                                  | —                                                             | _                                                                                                                                                                                                                                                                | _                                             | 200  | UI  |  |  |
| Programmable equalization AC and DC gain    | AC gain setting = 0 to $3^{(54)}$<br>DC gain setting = 0 to 1 | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC Ga<br>and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE Response<br>Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria<br>GX, GT, SX, and ST Devices diagrams. |                                               |      |     |  |  |

## Table 1-29: Transmitter Specifications for Arria V GT and ST Devices

| Symbol/Description              | Condition                       | Tran  | Unit |         |      |  |  |
|---------------------------------|---------------------------------|-------|------|---------|------|--|--|
| Symbol/Description              | Condition                       | Min   | Тур  | Max     |      |  |  |
| Supported I/O standards         | 1.5 V PCML                      |       |      |         |      |  |  |
| Data rate (6-Gbps transceiver)  | —                               | 611   |      | 6553.6  | Mbps |  |  |
| Data rate (10-Gbps transceiver) | _                               | 0.611 |      | 10.3125 | Gbps |  |  |
| V <sub>OCM</sub> (AC coupled)   | —                               |       | 650  |         | mV   |  |  |
| V <sub>OCM</sub> (DC coupled)   | $\leq$ 3.2 Gbps <sup>(48)</sup> | 670   | 700  | 730     | mV   |  |  |

<sup>(53)</sup> The rate match FIFO supports only up to  $\pm 300$  ppm.

<sup>(54)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



 $<sup>^{(51)}</sup>$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

<sup>(52)</sup> t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| 1-46 | PLL Specifications |
|------|--------------------|
|------|--------------------|

| Symbol                                          | Parameter                                 | Condition                     | Min | Тур | Max                                       | Unit      |
|-------------------------------------------------|-------------------------------------------|-------------------------------|-----|-----|-------------------------------------------|-----------|
| <b>+</b> (67)                                   | Period jitter for dedicated clock output  | $F_{OUT} \ge 100 \text{ MHz}$ | —   | _   | 175                                       | ps (p-p)  |
| t <sub>outpj_dc</sub> <sup>(67)</sup>           | in integer PLL                            | $F_{OUT} < 100 \text{ MHz}$   | —   | _   | 17.5                                      | mUI (p-p) |
| t(67)                                           | Period jitter for dedicated clock output  | $F_{OUT} \ge 100 \text{ MHz}$ |     |     | 250 <sup>(68)</sup> , 175 <sup>(69)</sup> | ps (p-p)  |
| t <sub>FOUTPJ_DC</sub> <sup>(67)</sup>          | in fractional PLL                         | $F_{OUT} < 100 \text{ MHz}$   |     |     | 25 <sup>(68)</sup> , 17.5 <sup>(69)</sup> | mUI (p-p) |
| t                                               | Cycle-to-cycle jitter for dedicated clock | $F_{OUT} \ge 100 \text{ MHz}$ | _   |     | 175                                       | ps (p-p)  |
| t <sub>OUTCCJ_DC</sub> <sup>(67)</sup>          | output in integer PLL                     | $F_{OUT} < 100 \text{ MHz}$   | _   |     | 17.5                                      | mUI (p-p) |
| + (67)                                          | Cycle-to-cycle jitter for dedicated clock | $F_{OUT} \ge 100 \text{ MHz}$ | _   |     | 250 <sup>(68)</sup> , 175 <sup>(69)</sup> | ps (p-p)  |
| t <sub>FOUTCCJ_DC</sub> <sup>(67)</sup>         | output in fractional PLL                  | $F_{OUT} < 100 \text{ MHz}$   | —   |     | 25 <sup>(68)</sup> , 17.5 <sup>(69)</sup> | mUI (p-p) |
| t <sub>OUTPJ_IO</sub> <sup>(67)(70)</sup>       | Period jitter for clock output on a       | $F_{OUT} \ge 100 \text{ MHz}$ | _   |     | 600                                       | ps (p-p)  |
| OUTPJ_IO                                        | regular I/O in integer PLL                | $F_{OUT} < 100 \text{ MHz}$   | _   | _   | 60                                        | mUI (p-p) |
| t <sub>FOUTPJ_IO</sub> <sup>(67)(68)(70)</sup>  | Period jitter for clock output on a       | $F_{OUT} \ge 100 \text{ MHz}$ | —   |     | 600                                       | ps (p-p)  |
| FOUTPJ_IO                                       | regular I/O in fractional PLL             | $F_{OUT} < 100 \text{ MHz}$   |     |     | 60                                        | mUI (p-p) |
| <b>t</b> (67)(70)                               | Cycle-to-cycle jitter for clock output on | $F_{OUT} \ge 100 \text{ MHz}$ |     |     | 600                                       | ps (p-p)  |
| t <sub>OUTCCJ_IO</sub> <sup>(67)(70)</sup>      | a regular I/O in integer PLL              | $F_{OUT} < 100 \text{ MHz}$   | —   | _   | 60                                        | mUI (p-p) |
| <b>t</b> (67)(68)(70)                           | Cycle-to-cycle jitter for clock output on | $F_{OUT} \ge 100 \text{ MHz}$ | _   |     | 600                                       | ps (p-p)  |
| t <sub>FOUTCCJ_IO</sub> <sup>(67)(68)(70)</sup> | a regular I/O in fractional PLL           | $F_{OUT} < 100 \text{ MHz}$   |     |     | 60                                        | mUI (p-p) |



<sup>(67)</sup> Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.99999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Memory Output Clock Jitter Specification for Arria V Devices table.

<sup>&</sup>lt;sup>(68)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.05–0.95 must be  $\geq$  1000 MHz.

<sup>&</sup>lt;sup>(69)</sup> This specification only covered fractional PLL for low bandwidth. The  $f_{VCO}$  for fractional value range 0.20–0.80 must be  $\geq$  1200 MHz.

<sup>&</sup>lt;sup>(70)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Arria V Devices table.

# **High-Speed I/O Specifications**

#### Table 1-40: High-Speed I/O Specifications for Arria V Devices

When J = 3 to 10, use the serializer/deserializer (SERDES) block. When J = 1 or 2, bypass the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

The Arria V devices support the following output standards using true LVDS output buffer types on all I/O banks.

- True RSDS output standard with data rates of up to 360 Mbps
- True mini-LVDS output standard with data rates of up to 400 Mbps

|                                                                                             | Symbol                                                                                      |                                            |      | -I3, -C4 |         | –I5, –C5 |     |         | -C6  |     |                     | Unit |
|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------|------|----------|---------|----------|-----|---------|------|-----|---------------------|------|
|                                                                                             | Symbol                                                                                      | Condition                                  | Min  | Тур      | Max     | Min      | Тур | Мах     | Min  | Тур | Max                 | Onic |
| f <sub>HSCLK_in</sub> (input clock frequency) True<br>Differential I/O Standards            |                                                                                             | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    | _        | 800     | 5        | _   | 750     | 5    | _   | 625                 | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(73)</sup> |                                                                                             | Clock boost factor W<br>= 1 to $40^{(72)}$ | 5    | _        | 625     | 5        | _   | 625     | 5    |     | 500                 | MHz  |
| f <sub>HSCLK_in</sub> (inp<br>Single-Ended                                                  | f <sub>HSCLK_in</sub> (input clock frequency)<br>Single-Ended I/O Standards <sup>(74)</sup> |                                            | 5    |          | 420     | 5        | _   | 420     | 5    | _   | 420                 | MHz  |
| f <sub>HSCLK_OUT</sub> (                                                                    | f <sub>HSCLK_OUT</sub> (output clock frequency)                                             |                                            | 5    | _        | 625(75) | 5        | _   | 625(75) | 5    | _   | 500 <sup>(75)</sup> | MHz  |
| Transmitter                                                                                 | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate)                       | SERDES factor J =3 to $10^{(76)}$          | (77) |          | 1250    | (77)     |     | 1250    | (77) |     | 1050                | Mbps |

<sup>(73)</sup> This applies to DPA and soft-CDR modes only.





<sup>&</sup>lt;sup>(72)</sup> Clock boost factor (W) is the ratio between the input data rate and the input clock rate.

<sup>&</sup>lt;sup>(74)</sup> This applies to non-DPA mode only.

<sup>&</sup>lt;sup>(75)</sup> This is achieved by using the LVDS clock network.

 $<sup>^{(76)}</sup>$  The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(77)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

## **HPS Clock Performance**

### Table 1-48: HPS Clock Performance for Arria V Devices

| Symbol/Description                       | -I3  | -C4 | –C5, –I5 | -C6 | Unit |
|------------------------------------------|------|-----|----------|-----|------|
| mpu_base_clk (microprocessor unit clock) | 1050 | 925 | 800      | 700 | MHz  |
| main_base_clk (L3/L4 interconnect clock) | 400  | 400 | 400      | 350 | MHz  |
| h2f_user0_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user1_clk                            | 100  | 100 | 100      | 100 | MHz  |
| h2f_user2_clk                            | 200  | 200 | 200      | 160 | MHz  |

## **HPS PLL Specifications**

#### **HPS PLL VCO Frequency Range**

#### Table 1-49: HPS PLL VCO Frequency Range for Arria V Devices

| Description | Speed Grade   | Minimum | Maximum | Unit |
|-------------|---------------|---------|---------|------|
|             | -C5, -I5, -C6 | 320     | 1,600   | MHz  |
| VCO range   | -C4           | 320     | 1,850   | MHz  |
|             | -I3           | 320     | 2,100   | MHz  |

## **HPS PLL Input Clock Range**

The HPS PLL input clock range is 10 – 50 MHz. This clock range applies to both HPS\_CLK1 and HPS\_CLK2 inputs.

#### **Related Information**

### **Clock Select, Booting and Configuration chapter**

Provides more information about the clock range for different values of clock select (CSEL).



#### Figure 1-12: USB Timing Diagram



## Ethernet Media Access Controller (EMAC) Timing Characteristics

## Table 1-56: Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Arria V Devices

| Symbol                        | Description                            | Min   | Тур | Max  | Unit |
|-------------------------------|----------------------------------------|-------|-----|------|------|
| T <sub>clk</sub> (1000Base-T) | TX_CLK clock period                    | _     | 8   | _    | ns   |
| T <sub>clk</sub> (100Base-T)  | TX_CLK clock period                    | —     | 40  |      | ns   |
| T <sub>clk</sub> (10Base-T)   | TX_CLK clock period                    | _     | 400 |      | ns   |
| T <sub>dutycycle</sub>        | TX_CLK duty cycle                      | 45    |     | 55   | %    |
| T <sub>d</sub>                | TX_CLK to TXD/TX_CTL output data delay | -0.85 |     | 0.15 | ns   |

#### Figure 1-13: RGMII TX Timing Diagram





# Initialization

#### Table 1-71: Initialization Clock Source Option and the Maximum Frequency for Arria V Devices

| Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles |
|-----------------------------|----------------------|-------------------------|--------------------------------|
| Internal Oscillator         | AS, PS, and FPP      | 12.5                    |                                |
| CLKUSR <sup>(107)</sup>     | PS and FPP           | 125                     | Т                              |
|                             | AS                   | 100                     | 1 init                         |
| DCLK                        | PS and FPP           | 125                     |                                |

# **Configuration Files**

#### Table 1-72: Uncompressed .rbf Sizes for Arria V Devices

Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes.

For the different types of configuration file and file sizes, refer to the Quartus Prime software. However, for a specific version of the Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size.

The IOCSR raw binary file (.rbf) size is specifically for the Configuration via Protocol (CvP) feature.

Arria V GX, GT, SX, and ST Device Datasheet



<sup>&</sup>lt;sup>(107)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box.

| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2015 | 2015.01.30 | • Updated the description for V <sub>CC_AUX_SHARED</sub> to "HPS auxiliary power supply" in the following tables:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |            | <ul> <li>Absolute Maximum Ratings for Arria V Devices</li> <li>HPS Power Supply Operating Conditions for Arria V SX and ST Devices</li> <li>Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.</li> <li>Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.</li> <li>Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.</li> </ul>                                                                                                                                                                                                                                              |
|              |            | <ul> <li>Updated HPS Clock Performance main_base_clk specifications from 525 MHz (for -I3 speed grade) and 462 MHz (for -C4 speed grade) to 400 MHz.</li> <li>Updated HPS PLL VCO maximum frequency to 1,600 MHz (for -C5, -I5, and -C6 speed grades), 1,850 MHz (for -C4 speed grade), and 2,100 MHz (for -I3 speed grade).</li> <li>Changed the symbol for HPS PLL input jitter divide value from NR to N.</li> <li>Removed "Slave select pulse width (Texas Instruments SSP mode)" parameter from the following tables:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|              |            | <ul> <li>SPI Master Timing Requirements for Arria V Devices</li> <li>SPI Slave Timing Requirements for Arria V Devices</li> <li>Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.</li> <li>Added HPS JTAG timing specifications.</li> <li>Updated FPGA JTAG timing specifications note as follows: A 1-ns adder is required for each V<sub>CCIO</sub> voltage step down from 3.0 V. For example, t<sub>JPCO</sub> = 13 ns if V<sub>CCIO</sub> of the TDO I/O bank = 2.5 V, or 14 ns if it equals 1.8 V.</li> <li>Updated the value in the V<sub>ICM</sub> (AC Coupled) row and in note 6 from 650 mV to 750 mV in the Transceiver Specifications for Arria V GT and ST Devices table.</li> </ul> |



#### 1-98 Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 3.8     | <ul> <li>Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.</li> <li>Updated V<sub>CC_HPS</sub> specification in Table 5.</li> <li>Added a note in Table 19: Differential inputs are powered by V<sub>CCPD</sub> which requires 2.5 V.</li> <li>Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20 and Table 21.</li> <li>Updated description in "HPS PLL Specifications" section.</li> <li>Updated VCO range maximum specification in Table 39.</li> <li>Updated T<sub>h</sub> and T<sub>h</sub> specifications in Table 45.</li> <li>Added T<sub>h</sub> specification in Table 47 and Figure 13.</li> <li>Updated a note in Figure 20, Figure 21, and Figure 23 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.</li> <li>Removed "Remote update only in AS mode" specification in Table 58.</li> <li>Added DCLK device initialization clock source specification in Table 60.</li> <li>Added description in "Configuration Files" section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.</li> <li>Removed f<sub>MAX_RU_CLK</sub> specification in Table 63.</li> </ul> |
| February 2014 | 3.7     | <ul> <li>Updated V<sub>CCRSTCLK_HPS</sub> maximum specification in Table 1.</li> <li>Added V<sub>CC_AUX_SHARED</sub> specification in Table 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| December 2013 | 3.6     | <ul> <li>Added "HPS PLL Specifications".</li> <li>Added Table 24, Table 39, and Table 40.</li> <li>Updated Table 1, Table 3, Table 5, Table 19, Table 20, Table 21, Table 38, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, Table 48, Table 49, Table 50, Table 51, Table 55, Table 56, and Table 59.</li> <li>Updated Figure 7, Figure 13, Figure 15, Figure 16, and Figure 19.</li> <li>Removed table: GPIO Pulse Width for Arria V Devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Symbol/Description                         | Conditions                                                | Transceiver Speed Grade 2 |             |                    | Transceiver Speed Grade 3     |      |      | Unit |
|--------------------------------------------|-----------------------------------------------------------|---------------------------|-------------|--------------------|-------------------------------|------|------|------|
| Symbol/Description                         | Conditions                                                | Min                       | Тур         | Max                | Min                           | Тур  | Мах  | Onit |
| Rise time                                  | Measure at ±60 mV of differential signal <sup>(138)</sup> | _                         | _           | 400                | _                             | _    | 400  | 20   |
| Fall time                                  | Measure at ±60 mV of differential signal <sup>(138)</sup> |                           | _           | 400                |                               |      | 400  | ps   |
| Duty cycle                                 | —                                                         | 45                        | _           | 55                 | 45                            |      | 55   | %    |
| Spread-spectrum modulating clock frequency | PCI Express <sup>®</sup> (PCIe)                           | 30                        | _           | 33                 | 30                            |      | 33   | kHz  |
| Spread-spectrum downspread                 | PCIe                                                      |                           | 0 to        | _                  | _                             | 0 to | —    | %    |
|                                            |                                                           |                           | -0.5        |                    |                               | -0.5 |      |      |
| On-chip termination resistors              | —                                                         |                           | 100         | _                  |                               | 100  |      | Ω    |
| Absolute V <sub>MAX</sub>                  | Dedicated reference clock pin                             |                           | _           | 1.6                |                               |      | 1.6  | V    |
|                                            | RX reference clock pin                                    |                           | _           | 1.2                |                               |      | 1.2  |      |
| Absolute V <sub>MIN</sub>                  | —                                                         | -0.4                      | _           | _                  | -0.4                          |      |      | V    |
| Peak-to-peak differential input<br>voltage | -                                                         | 200                       | -           | 1600               | 200                           |      | 1600 | mV   |
| V <sub>ICM</sub> (AC coupled)              | Dedicated reference clock pin                             | 1000/900/850 (139)        |             | 1000/900/850 (139) |                               |      | mV   |      |
| · • ·                                      | RX reference clock pin                                    | 1.                        | .0/0.9/0.85 | 140)               | 1.0/0.9/0.85 <sup>(140)</sup> |      |      | mV   |
| V <sub>ICM</sub> (DC coupled)              | HCSL I/O standard for<br>PCIe reference clock             | 250                       | _           | 550                | 250                           |      | 550  | mV   |



 <sup>(138)</sup> REFCLK performance requires to meet transmitter REFCLK phase noise specification.
 (139) The reference clock common mode voltage is equal to the V<sub>CCR\_GXB</sub> power supply level.
 (140) This supply follows VCCR\_GXB

# **Typical VOD Settings**

| The tolerance is +/-20% for all VOD settings except for settings 2 and below. |                         |                            |                         |                            |  |  |  |
|-------------------------------------------------------------------------------|-------------------------|----------------------------|-------------------------|----------------------------|--|--|--|
| Symbol                                                                        | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) | V <sub>OD</sub> Setting | V <sub>OD</sub> Value (mV) |  |  |  |
|                                                                               | 0 (166)                 | 0                          | 32                      | 640                        |  |  |  |
|                                                                               | 1 <sup>(166)</sup>      | 20                         | 33                      | 660                        |  |  |  |
|                                                                               | 2(166)                  | 40                         | 34                      | 680                        |  |  |  |
|                                                                               | 3(166)                  | 60                         | 35                      | 700                        |  |  |  |
|                                                                               | 4 <sup>(166)</sup>      | 80                         | 36                      | 720                        |  |  |  |
|                                                                               | 5 <sup>(166)</sup>      | 100                        | 37                      | 740                        |  |  |  |
|                                                                               | 6                       | 120                        | 38                      | 760                        |  |  |  |
| $ m V_{OD}$ differential peak to peak typical                                 | 7                       | 140                        | 39                      | 780                        |  |  |  |
|                                                                               | 8                       | 160                        | 40                      | 800                        |  |  |  |
|                                                                               | 9                       | 180                        | 41                      | 820                        |  |  |  |
|                                                                               | 10                      | 200                        | 42                      | 840                        |  |  |  |
|                                                                               | 11                      | 220                        | 43                      | 860                        |  |  |  |
|                                                                               | 12                      | 240                        | 44                      | 880                        |  |  |  |
|                                                                               | 13                      | 260                        | 45                      | 900                        |  |  |  |
|                                                                               | 14                      | 280                        | 46                      | 920                        |  |  |  |

<sup>(166)</sup> If TX termination resistance = 100  $\Omega$ , this VOD setting is illegal.





| Symbol                                                                                                                             | Conditions                                                                |       | C3, I3I |       | C4, I4 |     |       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|---------|-------|--------|-----|-------|------|
| Symbol                                                                                                                             | Conditions                                                                | Min   | Тур     | Мах   | Min    | Тур | Max   | Unit |
|                                                                                                                                    | SERDES factor J = 3 to 10<br>(182), (183)                                 | (184) | _       | 1250  | (184)  | _   | 1050  | Mbps |
| True Differential I/O<br>Standards - f <sub>HSDR</sub> (data rate)                                                                 | SERDES factor $J \ge 4$<br>LVDS TX with DPA<br>(185), (186), (187), (188) | (184) |         | 1600  | (184)  |     | 1250  | Mbps |
|                                                                                                                                    | SERDES factor J = 2,<br>uses DDR Registers                                | (184) |         | (189) | (184)  |     | (189) | Mbps |
|                                                                                                                                    | SERDES factor J = 1,<br>uses SDR Register                                 | (184) | _       | (189) | (184)  |     | (189) | Mbps |
| Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks - f <sub>HSDR</sub> (data rate)<br>(190) | SERDES factor J = 4 to 10 <sup>(191)</sup>                                | (184) |         | 840   | (184)  |     | 840   | Mbps |

<sup>&</sup>lt;sup>(182)</sup> If the receiver with DPA enabled and transmitter are using shared PLLs, the minimum data rate is 150 Mbps.

- <sup>(185)</sup> Arria V GZ RX LVDS will need DPA. For Arria V GZ TX LVDS, the receiver side component must have DPA.
- Requires package skew compensation with PCB trace length. (186)
- (187)Do not mix single-ended I/O buffer within LVDS I/O bank.
- Chip-to-chip communication only with a maximum load of 5 pF. (188)
- <sup>(189)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (fOUT) provided you can close the design timing and the signal integrity simulation is clean.
- <sup>(190)</sup> You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine leftover timing margin.
- <sup>(191)</sup> When using True LVDS RX channels for emulated LVDS TX channel, only serialization factors 1 and 2 are supported.



<sup>&</sup>lt;sup>(183)</sup> The  $F_{MAX}$  specification is based on the fast clock used for serial data. The interface  $F_{MAX}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.

<sup>&</sup>lt;sup>(184)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.

## FPP Configuration Timing when DCLK to DATA[] = 1

#### Figure 2-7: FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is 1

Timing waveform for FPP configuration when using a MAX<sup>®</sup> II or MAX V device as an external host.



Notes:

- 1. The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- 2. After power-up, the Arria V GZ device holds nSTATUS low for the time of the POR delay.
- 3. After power-up, before and during configuration, CONF\_DONE is low.
- 4. Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- 5. For FPP ×16, use DATA[15..0]. For FPP ×8, use DATA[7..0]. DATA[31..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- 6. To ensure a successful configuration, send the entire configuration data to the Arria V GZ device. CONF\_DONE is released high when the Arria V GZ device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- 7. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Arria V GZ Device Datasheet





#### Table 2-57: FPP Timing Parameters for Arria V GZ Devices When the DCLK-to-DATA[] Ratio is >1

Use these timing parameters when you use the decompression and design security features.

| Symbol                              | Parameter                                    | Minimum                                | Maximum     | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------|-------------|------|
| t <sub>CF2CD</sub>                  | nconfig low to conf_done low                 | -                                      | 600         | ns   |
| t <sub>CF2ST0</sub>                 | nconfig low to nstatus low                   | -                                      | 600         | ns   |
| t <sub>CFG</sub>                    | nCONFIG low pulse width                      | 2                                      | _           | μs   |
| t <sub>STATUS</sub>                 | nSTATUS low pulse width                      | 268                                    | 1,506 (210) | μs   |
| t <sub>CF2ST1</sub>                 | nCONFIG high to nSTATUS high                 | —                                      | 1,506 (211) | μs   |
| t <sub>CF2CK</sub> <sup>(212)</sup> | nCONFIG high to first rising edge on DCLK    | 1,506                                  | _           | μs   |
| t <sub>ST2CK</sub> <sup>(212)</sup> | nSTATUS high to first rising edge of DCLK    | 2                                      | _           | μs   |
| t <sub>DSU</sub>                    | DATA[] setup time before rising edge on DCLK | 5.5                                    | _           | ns   |
| t <sub>DH</sub>                     | DATA[] hold time after rising edge on DCLK   | N-1/f <sub>DCLK</sub> <sup>(213)</sup> | _           | S    |
| t <sub>CH</sub>                     | DCLK high time                               | $0.45 	imes 1/f_{MAX}$                 | _           | S    |
| t <sub>CL</sub>                     | DCLK low time                                | $0.45 \times 1/f_{MAX}$                | _           | S    |
| t <sub>CLK</sub>                    | DCLK period                                  | 1/f <sub>MAX</sub>                     | _           | S    |
| £                                   | DCLK frequency (FPP ×8/×16)                  | -                                      | 125         | MHz  |
| $f_{MAX}$                           | DCLK frequency (FPP ×32)                     | -                                      | 100         | MHz  |
| t <sub>R</sub>                      | Input rise time                              | -                                      | 40          | ns   |
| t <sub>F</sub>                      | Input fall time                              | -                                      | 40          | ns   |
| t <sub>CD2UM</sub>                  | CONF_DONE high to user mode <sup>(214)</sup> | 175                                    | 437         | μs   |

<sup>(210)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.

<sup>(211)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

 $^{(212)}$  If nSTATUS is monitored, follow the  $t_{ST2CK}$  specification. If nSTATUS is not monitored, follow the  $t_{CF2CK}$  specification.

 $^{(213)}$  N is the DCLK-to-DATA ratio and  $f_{DCLK}$  is the DCLK frequency the system is operating.

<sup>(214)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device.

Arria V GZ Device Datasheet

**Altera Corporation** 



#### 2-64 FPP Configuration Timing when DCLK to DATA[] > 1

| Symbol              | Parameter                                         | Minimum                                    | Maximum | Unit |
|---------------------|---------------------------------------------------|--------------------------------------------|---------|------|
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period      | —       | —    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU}$ + (8576 × CLKUSR period) (215) | —       | —    |

#### **Related Information**

- DCLK-to-DATA[] Ratio (r) for FPP Configuration on page 2-57
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices





<sup>&</sup>lt;sup>(215)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on these pins, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.

# **Active Serial Configuration Timing**

#### Figure 2-9: AS Configuration Timing



Timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing.

Notes:

1. If you are using AS ×4 mode, this signal represents the AS\_DATA[3..0] and ERCQ sends in 4-bits of data for each DCLKcycle.

2. The initialization clock can be from internal oscillator or CLKUSR pin

3. After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE ges low.

#### Table 2-58: AS Timing Parameters for AS x1 and AS x4 Configurations in Arria V GZ Devices

The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.

t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CFG</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for PS mode listed in the "PS Timing Parameters for Arria V GZ Devices" table.



| Symbol              | Parameter                                         | Minimum                                        | Maximum | Unit |
|---------------------|---------------------------------------------------|------------------------------------------------|---------|------|
| t <sub>CO</sub>     | DCLK falling edge to AS_DATA0/ASDO output         |                                                | 4       | ns   |
| t <sub>SU</sub>     | Data setup time before falling edge on DCLK       | 1.5                                            | —       | ns   |
| t <sub>H</sub>      | Data hold time after falling edge on DCLK         | 0                                              | —       | ns   |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (216)                 | 175                                            | 437     | μs   |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                  | $4 \times \text{maximum DCLK}$ period          | _       | _    |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (8576 × Clkusr<br>period) | _       | _    |

### Table 2-59: DCLK Frequency Specification in the AS Configuration Scheme

This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.

The AS multi-device configuration scheme does not support  ${\tt DCLK}$  frequency of 100 MHz.

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### **Related Information**

- Passive Serial Configuration Timing on page 2-67
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices





<sup>&</sup>lt;sup>(216)</sup> To enable the CLKUSR pin as the initialization clock source and to obtain the maximum frequency specification on this pin, refer to the "Initialization" section of the *Configuration, Design Security, and Remote System Upgrades in Arria V Devices* chapter.