# E·XFL

#### Intel - 5AGZME5K3F40C4N Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 18870                                                      |
| Number of Logic Elements/Cells | 400000                                                     |
| Total RAM Bits                 | 34322432                                                   |
| Number of I/O                  | 674                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 0.82V ~ 0.88V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 1517-BBGA, FCBGA                                           |
| Supplier Device Package        | 1517-FBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5agzme5k3f40c4n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Arria V GX, GT, SX, and ST Device Datasheet



This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Arria® V devices.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in -C4 (fastest), -C5, and -C6 speed grades. Industrial grade devices are offered in the -I3 and -I5 speed grades.

#### **Related Information**

#### Arria V Device Overview

Provides more information about the densities and packages of devices in the Arria V family.

## **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Arria V devices.

## **Operating Conditions**

Arria V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this section.

## **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms.

The functional operation of the device is not implied for these conditions.

<sup>©</sup> 2017 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, NIOS, Quartus and Stratix words and logos are trademarks of Intel Corporation in the US and/or other countries. Other marks and brands may be claimed as the property of others. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





AV-51002 2017.02.10

1-5

| Symbol                            | Description                                 | Condition          | Minimum <sup>(1)</sup> | Typical | Maximum <sup>(1)</sup> | Unit |
|-----------------------------------|---------------------------------------------|--------------------|------------------------|---------|------------------------|------|
| V                                 | Core voltage power supply                   | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V <sub>CC</sub>                   | Core voltage power suppry                   | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
| V                                 | Periphery circuitry, PCIe hard IP block,    | -C4, -I5, -C5, -C6 | 1.07                   | 1.1     | 1.13                   | V    |
| V CCP                             | and transceiver PCS power supply            | -I3                | 1.12                   | 1.15    | 1.18                   | V    |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| 17                                | Configuration pins power supply             | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
| V CCPGM                           |                                             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |
|                                   |                                             | 1.8 V              | 1.71                   | 1.8     | 1.89                   | V    |
| V <sub>CC_AUX</sub>               | Auxiliary supply                            | _                  | 2.375                  | 2.5     | 2.625                  | V    |
| V <sub>CCBAT</sub> <sup>(2)</sup> | Battery back-up power supply                | _                  | 1.2                    | —       | 3.0                    | V    |
|                                   | (For design security volatile key register) |                    |                        |         |                        |      |
|                                   |                                             | 3.3 V              | 3.135                  | 3.3     | 3.465                  | V    |
| V <sub>CCPD</sub> <sup>(3)</sup>  | I/O pre-driver power supply                 | 3.0 V              | 2.85                   | 3.0     | 3.15                   | V    |
|                                   |                                             | 2.5 V              | 2.375                  | 2.5     | 2.625                  | V    |

<sup>(1)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

(2) If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. Arria V power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> is not powered up.



<sup>&</sup>lt;sup>(3)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25, or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.  $V_{CCPD}$  must be 3.3 V when  $V_{CCIO}$  is 3.3 V.

## **Transceiver Power Supply Operating Conditions**

| Table ' | 1-4: | Transceiver | Power S | upply | Operating | Conditions | for Arria V Devices | j |
|---------|------|-------------|---------|-------|-----------|------------|---------------------|---|
|---------|------|-------------|---------|-------|-----------|------------|---------------------|---|

| Symbol                | Description                                              | Minimum <sup>(5)</sup> | Typical     | Maximum <sup>(5)</sup> | Unit |  |
|-----------------------|----------------------------------------------------------|------------------------|-------------|------------------------|------|--|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)               | 2 275                  | 2 500       | 2 625                  | V    |  |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)              | 2.575                  | 2.300       | 2.025                  | v    |  |
| V <sub>CCR_GXBL</sub> | GX and SX speed grades—receiver power (left side)        | 1.08/1.12              | 1 1/1 15(6) | 1 14/1 19              | V    |  |
| V <sub>CCR_GXBR</sub> | GX and SX speed grades—receiver power (right side)       | 1.00/1.12              | 1.1/1.13    | 1.14/1.10              | v    |  |
| V <sub>CCR_GXBL</sub> | GT and ST speed grades—receiver power (left side)        | 1 17                   | 1 20        | 1 23                   | V    |  |
| V <sub>CCR_GXBR</sub> | GT and ST speed grades—receiver power (right side)       | 1.17                   | 1.20        | 1.23                   | v    |  |
| V <sub>CCT_GXBL</sub> | GX and SX speed grades—transmitter power (left side)     | 1.00/1.12              | 1 1/1 15(6) | 1 14/1 18              | V    |  |
| V <sub>CCT_GXBR</sub> | GX and SX speed grades—transmitter power<br>(right side) | 1.00/1.12              | 1.1/1.15    | 1.14/1.10              | v    |  |
| V <sub>CCT_GXBL</sub> | GT and ST speed grades—transmitter power (left side)     | 1 17                   | 1 20        | 1 23                   | V    |  |
| V <sub>CCT_GXBR</sub> | GT and ST speed grades—transmitter power (right side)    | 1.17                   | 1.20        | 1.23                   | v    |  |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)              | 1 /25                  | 1 500       | 1 575                  | V    |  |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side)             | 1.423                  | 1.300       | 1.375                  | v    |  |

<sup>(5)</sup> The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

<sup>(6)</sup> For data rate <=3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to either 1.1-V or 1.15-V power supply. For data rate >3.2 Gbps, connect V<sub>CCR\_GXBL/R</sub>, V<sub>CCT\_GXBL/R</sub>, or V<sub>CCL\_GXBL/R</sub> to a 1.15-V power supply. For details, refer to the Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines.



#### Figure 1-1: Equation for OCT Variation Without Recalibration

$$R_{OCT} = R_{SCAL} \left( 1 + \left( \frac{dR}{dT} \times \Delta T \right) \pm \left( \frac{dR}{dV} \times \Delta V \right) \right)$$

The definitions for the equation are as follows:

- The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>.
- R<sub>SCAL</sub> is the OCT resistance value at power-up.
- $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- $\Delta V$  is the variation of voltage with respect to the V<sub>CCIO</sub> at power up.
- dR/dT is the percentage change of R<sub>SCAL</sub> with temperature.
- dR/dV is the percentage change of  $R_{SCAL}$  with voltage.

## OCT Variation after Power-Up Calibration

#### Table 1-10: OCT Variation after Power-Up Calibration for Arria V Devices

This table lists OCT variation with temperature and voltage after power-up calibration. The OCT variation is valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and a temperature range of 0°C to 85°C.

| Symbol | Description                                      | V <sub>CCIO</sub> (V) | Value | Unit |
|--------|--------------------------------------------------|-----------------------|-------|------|
|        |                                                  | 3.0                   | 0.100 |      |
| dR/dV  |                                                  | 2.5                   | 0.100 |      |
|        | OCT variation with voltage without recalibration | 1.8                   | 0.100 |      |
|        |                                                  | 1.5                   | 0.100 | %/mV |
|        |                                                  | 1.35                  | 0.150 |      |
|        |                                                  | 1.25                  | 0.150 |      |
|        |                                                  | 1.2                   | 0.150 |      |



AV-51002 2017.02.10

## I/O Standard Specifications

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria V devices.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

## Single-Ended I/O Standards

| I/O Standard    | rd V <sub>CCIO</sub> (V) V <sub>IL</sub> (V) V <sub>IH</sub> (V) |     | (V)   | V <sub>OL</sub> (V) V <sub>OH</sub> (V) |                        | I <sub>OL</sub> <sup>(13)</sup> | Ι <sup>(13)</sup> (mΔ) |                        |                           |      |            |
|-----------------|------------------------------------------------------------------|-----|-------|-----------------------------------------|------------------------|---------------------------------|------------------------|------------------------|---------------------------|------|------------|
|                 | Min                                                              | Тур | Max   | Min                                     | Мах                    | Min                             | Мах                    | Мах                    | Min                       | (mA) | 10H (IIIA) |
| 3.3-V<br>LVTTL  | 3.135                                                            | 3.3 | 3.465 | -0.3                                    | 0.8                    | 1.7                             | 3.6                    | 0.45                   | 2.4                       | 4    | -4         |
| 3.3-V<br>LVCMOS | 3.135                                                            | 3.3 | 3.465 | -0.3                                    | 0.8                    | 1.7                             | 3.6                    | 0.2                    | V <sub>CCIO</sub> – 0.2   | 2    | -2         |
| 3.0-V<br>LVTTL  | 2.85                                                             | 3   | 3.15  | -0.3                                    | 0.8                    | 1.7                             | 3.6                    | 0.4                    | 2.4                       | 2    | -2         |
| 3.0-V<br>LVCMOS | 2.85                                                             | 3   | 3.15  | -0.3                                    | 0.8                    | 1.7                             | 3.6                    | 0.2                    | V <sub>CCIO</sub> – 0.2   | 0.1  | -0.1       |
| 3.0-V PCI       | 2.85                                                             | 3   | 3.15  | —                                       | $0.3 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$           | $V_{CCIO} + 0.3$       | $0.1 \times V_{CCIO}$  | $0.9 \times V_{\rm CCIO}$ | 1.5  | -0.5       |
| 3.0-V<br>PCI-X  | 2.85                                                             | 3   | 3.15  | —                                       | $0.35 \times V_{CCIO}$ | $0.5 \times V_{CCIO}$           | $V_{CCIO} + 0.3$       | $0.1 \times V_{CCIO}$  | $0.9 \times V_{CCIO}$     | 1.5  | -0.5       |
| 2.5 V           | 2.375                                                            | 2.5 | 2.625 | -0.3                                    | 0.7                    | 1.7                             | 3.6                    | 0.4                    | 2                         | 1    | -1         |
| 1.8 V           | 1.71                                                             | 1.8 | 1.89  | -0.3                                    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$          | $V_{CCIO} + 0.3$       | 0.45                   | V <sub>CCIO</sub> – 0.45  | 2    | -2         |
| 1.5 V           | 1.425                                                            | 1.5 | 1.575 | -0.3                                    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$          | $V_{CCIO} + 0.3$       | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$    | 2    | -2         |
| 1.2 V           | 1.14                                                             | 1.2 | 1.26  | -0.3                                    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$          | $V_{CCIO} + 0.3$       | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$    | 2    | -2         |

Table 1-14: Single-Ended I/O Standards for Arria V Devices

(13) To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



| Symbol/Description                                                                       | Condition                      | Transceiver Speed Grade 4 |                                               |     | Transc | Unit                             |     |     |  |
|------------------------------------------------------------------------------------------|--------------------------------|---------------------------|-----------------------------------------------|-----|--------|----------------------------------|-----|-----|--|
| Symbol/Description                                                                       | Condition                      | Min                       | Тур                                           | Max | Min    | Тур                              | Max |     |  |
| Minimum differential eye<br>opening at the receiver<br>serial input pins <sup>(30)</sup> | _                              | 100                       | _                                             | _   | 100    | _                                | _   | mV  |  |
| V <sub>ICM</sub> (AC coupled)                                                            | —                              | _                         | 0.7/0.75/<br>0.8 <sup>(31)</sup>              |     |        | 0.7/0.75/<br>0.8 <sup>(31)</sup> | —   | mV  |  |
| V <sub>ICM</sub> (DC coupled)                                                            | $\leq$ 3.2Gbps <sup>(32)</sup> | 670                       | 700                                           | 730 | 670    | 700                              | 730 | mV  |  |
|                                                                                          | 85- $\Omega$ setting           |                           | 85                                            |     |        | 85                               | —   | Ω   |  |
| Differential on-chip                                                                     | 100- $\Omega$ setting          |                           | 100                                           |     |        | 100                              |     | Ω   |  |
| termination resistors                                                                    | 120-Ω setting                  |                           | 120                                           |     |        | 120                              | —   | Ω   |  |
|                                                                                          | 150-Ω setting                  |                           | 150                                           |     |        | 150                              | —   | Ω   |  |
| $t_{LTR}^{(33)}$                                                                         | _                              |                           |                                               | 10  |        | —                                | 10  | μs  |  |
| $t_{LTD}^{(34)}$                                                                         |                                | 4                         | _                                             |     | 4      | _                                | —   | μs  |  |
| t <sub>LTD_manual</sub> <sup>(35)</sup>                                                  |                                | 4                         |                                               |     | 4      | —                                |     | μs  |  |
| $t_{LTR\_LTD\_manual}^{(36)}$                                                            |                                | 15                        |                                               |     | 15     | —                                | —   | μs  |  |
| Programmable ppm detector <sup>(37)</sup>                                                | _                              |                           | ±62.5, 100, 125, 200, 250, 300, 500, and 1000 |     |        |                                  |     | ppm |  |

<sup>(30)</sup> The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.

(31) The AC coupled  $V_{ICM} = 700 \text{ mV}$  for Arria V GX and SX in PCIe mode only. The AC coupled  $V_{ICM} = 750 \text{ mV}$  for Arria V GT and ST in PCIe mode only.

<sup>(32)</sup> For standard protocol compliance, use AC coupling.

 $^{(33)}$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $^{(34)}$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $^{(35)}$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



| Symbol/Description                          | Condition                                                     | Т                                                                                                                                                                                                                                                               | Unit |     |      |  |  |
|---------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|--|--|
| Symbol/Description                          | iption Condition —                                            |                                                                                                                                                                                                                                                                 | Тур  | Мах | Onit |  |  |
| $t_{LTD\_manual}^{(51)}$                    |                                                               | 4                                                                                                                                                                                                                                                               | _    | _   | μs   |  |  |
| t <sub>LTR_LTD_manual</sub> <sup>(52)</sup> | _                                                             | 15                                                                                                                                                                                                                                                              | _    | —   | μs   |  |  |
| Programmable ppm detector <sup>(53)</sup>   | _                                                             | ±62.5, 100                                                                                                                                                                                                                                                      | ppm  |     |      |  |  |
| Run length                                  | _                                                             |                                                                                                                                                                                                                                                                 | _    | 200 | UI   |  |  |
| Programmable equalization AC and DC gain    | AC gain setting = 0 to $3^{(54)}$<br>DC gain setting = 0 to 1 | Refer to CTLE Response at Data Rates > 3.25 Gbps across Supported AC G<br>and DC Gain for Arria V GX, GT, SX, and ST Devices and CTLE Response<br>Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain for Arria<br>GX, GT, SX, and ST Devices diagrams. |      |     |      |  |  |

## Table 1-29: Transmitter Specifications for Arria V GT and ST Devices

| Sumbol/Description              | Condition                       | Tran  | Unit |         |      |  |  |  |
|---------------------------------|---------------------------------|-------|------|---------|------|--|--|--|
| Symbol Description              | Condition                       | Min   | Тур  | Max     | onit |  |  |  |
| Supported I/O standards         | 1.5 V PCML                      |       |      |         |      |  |  |  |
| Data rate (6-Gbps transceiver)  | —                               | 611   |      | 6553.6  | Mbps |  |  |  |
| Data rate (10-Gbps transceiver) | _                               | 0.611 |      | 10.3125 | Gbps |  |  |  |
| V <sub>OCM</sub> (AC coupled)   | _                               |       | 650  |         | mV   |  |  |  |
| V <sub>OCM</sub> (DC coupled)   | $\leq$ 3.2 Gbps <sup>(48)</sup> | 670   | 700  | 730     | mV   |  |  |  |

<sup>(53)</sup> The rate match FIFO supports only up to  $\pm 300$  ppm.

<sup>(54)</sup> The Quartus Prime software allows AC gain setting = 3 for design with data rate between 611 Mbps and 1.25 Gbps only.



 $<sup>^{(51)}</sup>$  t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

<sup>(52)</sup> t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

## Table 1-31: Transceiver-FPGA Fabric Interface Specifications for Arria V GT and ST Devices

| Symbol/Description                  | Transceiver S | peed Grade 3                                | Unit |  |  |
|-------------------------------------|---------------|---------------------------------------------|------|--|--|
| Symbol Description                  | Min Max       |                                             | ont  |  |  |
| Interface speed (PMA direct mode)   | 50            | 153.6 <sup>(56)</sup> , 161 <sup>(57)</sup> | MHz  |  |  |
| Interface speed (single-width mode) | 25            | 187.5                                       | MHz  |  |  |
| Interface speed (double-width mode) | 25            | 163.84                                      | MHz  |  |  |

**Related Information** 

- CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain on page 1-35
- CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain on page 1-36



<sup>&</sup>lt;sup>(56)</sup> The maximum frequency when core transceiver local routing is selected.

<sup>&</sup>lt;sup>(57)</sup> The maximum frequency when core transceiver network routing (GCLK, RCLK, or PCLK) is selected.

| Cumhal                                                                                                           | Condition                                                                                    |     | -I3, -C4 |      | –I5, –C5 |     | -C6  |     |     | 11   |      |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|----------|------|----------|-----|------|-----|-----|------|------|
| Symbol                                                                                                           |                                                                                              | Min | Тур      | Max  | Min      | Тур | Max  | Min | Тур | Max  | Unit |
| t <sub>x Jitter</sub> -Emulated<br>Differential I/O<br>Standards with Three                                      | Total Jitter for Data<br>Rate 600 Mbps – 1.25<br>Gbps                                        | _   |          | 260  | _        | _   | 300  | _   |     | 350  | ps   |
| External Output Resistor<br>Network                                                                              | Total Jitter for Data<br>Rate < 600 Mbps                                                     | —   |          | 0.16 | _        | _   | 0.18 | _   |     | 0.21 | UI   |
| t <sub>x Jitter</sub> -Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network | _                                                                                            |     |          | 0.15 |          | _   | 0.15 |     |     | 0.15 | UI   |
| t <sub>DUTY</sub>                                                                                                | TX output clock duty<br>cycle for both True<br>and Emulated<br>Differential I/O<br>Standards | 45  | 50       | 55   | 45       | 50  | 55   | 45  | 50  | 55   | %    |
|                                                                                                                  | True Differential I/O<br>Standards <sup>(82)</sup>                                           |     |          | 160  | _        | _   | 180  |     |     | 200  | ps   |
| t <sub>RISE</sub> and t <sub>FALL</sub>                                                                          | Emulated Differential<br>I/O Standards with<br>Three External Output<br>Resistor Network     |     | _        | 250  |          | _   | 250  |     | —   | 300  | ps   |
|                                                                                                                  | Emulated Differential<br>I/O Standards with<br>One External Output<br>Resistor Network       | _   |          | 500  | _        |     | 500  | _   |     | 500  | ps   |



 $<sup>^{(82)}\,</sup>$  This applies to default pre-emphasis and  $V_{OD}$  settings only.

## **FPP Configuration Timing**

## DCLK-to-DATA[] Ratio (r) for FPP Configuration

Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP  $\times 16$  where the *r* is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

## Table 1-65: DCLK-to-DATA[] Ratio for Arria V Devices

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) |  |
|----------------------|------------|-------------|--------------------------|--|
|                      | Off        | Off         | 1                        |  |
| EDD (9 bit wide)     | On         | Off         | 1                        |  |
| frr (o-bit wide)     | Off        | On          | 2                        |  |
|                      | On         | On          | 2                        |  |
|                      | Off        | Off         | 1                        |  |
| EDD (16 bit wide)    | On         | Off         | 2                        |  |
| fif (lo-bit wide)    | Off        | On          | 4                        |  |
|                      | On         | On          | 4                        |  |

## FPP Configuration Timing when DCLK-to-DATA[] = 1

When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP ×8 and FPP ×16. For the respective DCLKto-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Arria V Devices table.

#### Table 1-66: FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Arria V Devices

| Symbol              | Parameter                    | Minimum | Maximum | Unit |
|---------------------|------------------------------|---------|---------|------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low | _       | 600     | ns   |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low   | _       | 600     | ns   |
| t <sub>CFG</sub>    | nCONFIG low pulse width      | 2       |         | μs   |

#### Arria V GX, GT, SX, and ST Device Datasheet

**Altera Corporation** 







| Date        | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2013 | 3.5     | <ul><li>Removed "Pending silicon characterization" note in Table 29.</li><li>Updated Table 25.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| August 2013 | 3.4     | <ul> <li>Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 21, Table 22, Table 23, Table 24, Table 25, Table 26, Table 27, Table 28, Table 29, Table 30, Table 31, Table 35, Table 36, Table 51, Table 53, Table 54, Table 55, Table 56, Table 57, Table 60, Table 62, and Table 64.</li> <li>Updated Table 1, Table 3, Table 11, Table 19, Table 20, Table 21, Table 22, Table 29.</li> </ul> |
| June 2013   | 3.3     | Updated Table 20, Table 21, Table 25, and Table 38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| May 2013    | 3.2     | <ul> <li>Added Table 37.</li> <li>Updated Figure 8, Figure 9, Figure 20, Figure 22, and Figure 23.</li> <li>Updated Table 1, Table 5, Table 10, Table 13, Table 19, Table 20, Table 21, Table 23, Table 29, Table 39, Table 40, Table 46, Table 56, Table 57, Table 60, and Table 64.</li> <li>Updated industrial junction temperature range for -I3 speed grade in "PLL Specifications" section.</li> </ul>                                                                                                                                      |
| March 2013  | 3.1     | <ul> <li>Added HPS reset information in the "HPS Specifications" section.</li> <li>Added Table 60.</li> <li>Updated Table 1, Table 3, Table 17, Table 20, Table 29, and Table 59.</li> <li>Updated Figure 21.</li> </ul>                                                                                                                                                                                                                                                                                                                          |



## **Transceiver Power Supply Requirements**

## Table 2-7: Transceiver Power Supply Voltage Requirements for Arria V GZ Devices

| Conditions                                                     | VCCR_GXB and VCCT_GXB <sup>(122)</sup> | VCCA_GXB | VCCH_GXB | Unit |
|----------------------------------------------------------------|----------------------------------------|----------|----------|------|
| If BOTH of the following conditions are true:                  | 1.05                                   |          |          |      |
| • Data rate > 10.3 Gbps.                                       |                                        |          |          |      |
| • DFE is used.                                                 |                                        |          |          |      |
| If ANY of the following conditions are true <sup>(123)</sup> : | 1.0                                    | 3.0      |          |      |
| • ATX PLL is used.                                             |                                        |          |          |      |
| • Data rate > $6.5$ Gbps.                                      |                                        |          | 1.5      | V    |
| • DFE (data rate ≤ 10.5 Gbps), AEQ, or EyeQ feature is used.   |                                        |          |          |      |
| If ALL of the following conditions are true:                   | 0.85                                   | 2.5      |          |      |
| • ATX PLL is not used.                                         |                                        |          |          |      |
| • Data rate $\leq 6.5$ Gbps.                                   |                                        |          |          |      |
| • DFE, AEQ, and EyeQ are not used.                             |                                        |          |          |      |

## **DC Characteristics**

### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting.

Use the Excel-based Early Power Estimator (EPE) to get supply current estimates for your design because these currents vary greatly with the resources you use.



Send Feedback

<sup>&</sup>lt;sup>(122)</sup> If the VCCR\_GXB and VCCT\_GXB supplies are set to 1.0 V or 1.05 V, they cannot be shared with the VCC core supply. If the VCCR\_GXB and VCCT\_GXB are set to 0.85 V, they can be shared with the VCC core supply.

<sup>&</sup>lt;sup>(123)</sup> Choose this power supply voltage requirement option if you plan to upgrade your design later with any of the listed conditions.

| Symbol Description                                                                           |                                                                                                                                    | Conditions                                    | Calibration Ac | Unit          |      |
|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------|------|
| Symbol                                                                                       | Description                                                                                                                        | Conditions                                    | C3, I3L        | C4, I4        | Onit |
| 25-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (25- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 50-Ω R <sub>S</sub>                                                                          | Internal series termination with calibration (50- $\Omega$ setting)                                                                | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |
| 34- $\Omega$ and 40- $\Omega$ $R_S$                                                          | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                               | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 V    | ±15            | ±15           | %    |
| 48-Ω, 60-Ω, 80-Ω, and<br>240-Ω R <sub>S</sub>                                                | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting)              | $V_{CCIO} = 1.2 V$                            | ±15            | ±15           | %    |
| 50- $\Omega$ R <sub>T</sub>                                                                  | Internal parallel termination with calibration (50- $\Omega$ setting)                                                              | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2 V      | -10 to +40     | -10 to<br>+40 | %    |
| 20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration ( $20-\Omega$ , $30-\Omega$ , $40-\Omega$ , $60-\Omega$ , and $120-\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 V         | -10 to +40     | -10 to<br>+40 | %    |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub>                                                | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting)                                            | $V_{CCIO} = 1.2$                              | -10 to +40     | -10 to<br>+40 | %    |
| 25- $\Omega R_{S\_left\_shift}$                                                              | Internal left shift series termination with calibration (25- $\Omega$ R <sub>S_left_shift</sub> setting)                           | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 V | ±15            | ±15           | %    |

## Table 2-11: OCT Without Calibration Resistance Tolerance Specifications for Arria V GZ Devices

| Symbol                      | Description                                                            | Conditions                        | Resistance | Unit   |      |
|-----------------------------|------------------------------------------------------------------------|-----------------------------------|------------|--------|------|
| Symbol                      | Description                                                            | Conditions                        | C3, I3L    | C4, I4 | Onic |
| 25-Ω R, 50-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 V | ±40        | ±40    | %    |



| Sumbol/Description                           | Conditions                                              | Trans | ceiver Spee | d Grade 2 | Transc | Unit |     |      |
|----------------------------------------------|---------------------------------------------------------|-------|-------------|-----------|--------|------|-----|------|
| Symbol/Description                           | Conditions                                              | Min   | Тур         | Мах       | Min    | Тур  | Max | Onit |
|                                              | $V_{CCR_GXB} = 0.85 V$<br>full bandwidth                | —     | 600         |           | _      | 600  | _   | mV   |
| Varia (AC and DC coupled)                    | $V_{CCR_{GXB}} = 0.85 V$<br>half bandwidth              | —     | 600         |           | _      | 600  | _   | mV   |
| V <sub>ICM</sub> (AC and DC coupled)         | $V_{CCR_{GXB}} = 1.0 V$<br>full bandwidth               | —     | 700         |           | —      | 700  | _   | mV   |
|                                              | $V_{CCR_{GXB}} = 1.0 V$<br>half bandwidth               | —     | 700         |           | _      | 700  | _   | mV   |
| t <sub>LTR</sub> <sup>(149)</sup>            | —                                                       |       | —           | 10        | —      | —    | 10  | μs   |
| t <sub>LTD</sub> <sup>(150)</sup>            | —                                                       | 4     | —           |           | 4      | _    | _   | μs   |
| t <sub>LTD_manual</sub> <sup>(151)</sup>     | —                                                       | 4     | —           | _         | 4      | —    | —   | μs   |
| t <sub>LTR_LTD_manual</sub> <sup>(152)</sup> | —                                                       | 15    | —           |           | 15     | _    | _   | μs   |
| Programmable equalization (AC Gain)          | Full bandwidth (6.25 GHz)<br>Half bandwidth (3.125 GHz) |       | _           | 16        |        |      | 16  | dB   |

2-26

Receiver



 $<sup>^{(149)}</sup>$  t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset.

 $<sup>^{(150)}</sup>$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

<sup>(151)</sup>  $t_{LTD\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.

 $t_{\text{LTR\_LTD\_manual}}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

| Symbol/Description                          | Conditions | Transceiver Speed Grade 2 |     |                                | Transceiver Speed Grade 3 |     |                                | Unit |
|---------------------------------------------|------------|---------------------------|-----|--------------------------------|---------------------------|-----|--------------------------------|------|
| Symbol/Description                          | Conditions | Min                       | Тур | Мах                            | Min                       | Тур | Max                            | Onic |
| Supported data range                        | _          | 600                       |     | 3250/<br>3125 <sup>(158)</sup> | 600                       |     | 3250/<br>3125 <sup>(158)</sup> | Mbps |
| t <sub>pll_powerdown</sub> <sup>(159)</sup> | _          | 1                         |     |                                | 1                         |     |                                | μs   |
| t <sub>pll_lock</sub> <sup>(160)</sup>      | _          |                           |     | 10                             |                           |     | 10                             | μs   |

#### **Related Information**

#### Arria V Device Overview

For more information about device ordering codes.

## **Clock Network Data Rate**

## Table 2-29: Clock Network Maximum Data Rate Transmitter Specifications

Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the MegaWizard message during the PHY IP instantiation.

|                                  | ATX PLL                   |                       |                 | CMU PLL <sup>(161)</sup>  |                       |                 | fPLL                      |                       |                 |
|----------------------------------|---------------------------|-----------------------|-----------------|---------------------------|-----------------------|-----------------|---------------------------|-----------------------|-----------------|
| Clock Network                    | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span | Non-bonded<br>Mode (Gbps) | Bonded<br>Mode (Gbps) | Channel<br>Span |
| x1 <sup>(162)</sup>              | 12.5                      | _                     | 6               | 12.5                      | _                     | 6               | 3.125                     | _                     | 3               |
| x6 <sup>(162)</sup>              | _                         | 12.5                  | 6               | _                         | 12.5                  | 6               | _                         | 3.125                 | 6               |
| x6 PLL Feedback <sup>(163)</sup> | _                         | 12.5                  | Side-wide       | _                         | 12.5                  | Side-wide       | _                         | _                     | —               |

<sup>&</sup>lt;sup>(158)</sup> When you use fPLL as a TXPLL of the transceiver.



 $<sup>^{(159)}</sup>$  t<sub>pll\_powerdown</sub> is the PLL powerdown minimum pulse width.

<sup>(160)</sup>  $t_{pll \ lock}$  is the time required for the transmitter CMU/ATX PLL to lock to the input reference clock frequency after coming out of reset.

<sup>&</sup>lt;sup>(161)</sup> ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.

<sup>&</sup>lt;sup>(162)</sup> Channel span is within a transceiver bank.

<sup>&</sup>lt;sup>(163)</sup> Side-wide channel bonding is allowed up to the maximum supported by the PHY IP.

t<sub>ARESET</sub>

| Symbol                   | Parameter                                                                                                       | Min | Тур | Max | Unit |
|--------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f                        | Output frequency for an internal global or regional clock (C3, I3L speed grade)                                 | _   | _   | 650 | MHz  |
| OUT                      | Output frequency for an internal global or regional clock (C4, I4 speed grade)                                  | _   |     | 580 | MHz  |
| f (169)                  | Output frequency for an external clock output (C3, I3L speed grade)                                             | _   | _   | 667 | MHz  |
| LOUT_EXT                 | Output frequency for an external clock output (C4, I4 speed grade)                                              | _   | _   | 533 | MHz  |
| toutduty                 | Duty cycle for a dedicated external clock output (when set to 50%)                                              | 45  | 50  | 55  | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                                                                       | —   |     | 10  | ns   |
| f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk                                                            | _   | _   | 100 | MHz  |
| t <sub>LOCK</sub>        | Time required to lock from the end-of-device configuration or deassertion of areset                             |     | _   | 1   | ms   |
| t <sub>DLOCK</sub>       | Time required to lock dynamically (after switchover<br>or reconfiguring any non-post-scale counters/<br>delays) | —   | —   | 1   | ms   |
|                          | PLL closed-loop low bandwidth                                                                                   | _   | 0.3 |     | MHz  |
| f <sub>CLBW</sub>        | PLL closed-loop medium bandwidth                                                                                | —   | 1.5 |     | MHz  |
|                          | PLL closed-loop high bandwidth (170)                                                                            | _   | 4   |     | MHz  |
| t <sub>PLL_PSERR</sub>   | Accuracy of PLL phase shift                                                                                     | _   | _   | ±50 | ps   |

10

\_\_\_\_

\_

Minimum pulse width on the areset signal





ns

 $<sup>^{(169)}</sup>$  This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $f_{OUT}$  of the PLL.

<sup>&</sup>lt;sup>(170)</sup> High bandwidth PLL settings are not supported in external feedback mode.

| Number of DQS Delay Buffers | C3, I3L | C4, I4 | Unit |  |
|-----------------------------|---------|--------|------|--|
| 4                           | 120     | 128    | ps   |  |

## **Memory Output Clock Jitter Specifications**

#### Table 2-50: Memory Output Clock Jitter Specification for Arria V GZ Devices

The clock jitter specification applies to the memory output clock pins generated using differential signal-splitter and DDIO circuits clocked by a PLL output routed on a PHY, regional, or global clock network as specified. Altera recommends using PHY clock networks whenever possible.

The clock jitter specification applies to the memory output clock pins clocked by an integer PLL.

The memory output clock jitter is applicable when an input jitter of 30 ps peak-to-peak is applied with bit error rate (BER) -12, equivalent to 14 sigma.

| Clock Notwork | Parameter                    | Symbol                 | C3, I3L |      | C4, I4 |      | Unit |
|---------------|------------------------------|------------------------|---------|------|--------|------|------|
| CIOCK NELWOIK | raiailietei                  | Symbol                 | Min     | Мах  | Min    | Мах  |      |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -55     | 55   | -55    | 55   | ps   |
| Regional      | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -110    | 110  | -110   | 110  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
|               | Clock period jitter          | t <sub>JIT(per)</sub>  | -82.5   | 82.5 | -82.5  | 82.5 | ps   |
| Global        | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -165    | 165  | -165   | 165  | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -90     | 90   | -90    | 90   | ps   |
| PHY Clock     | Clock period jitter          | t <sub>JIT(per)</sub>  | -30     | 30   | -35    | 35   | ps   |
|               | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -60     | 60   | -70    | 70   | ps   |
|               | Duty cycle jitter            | t <sub>JIT(duty)</sub> | -45     | 45   | -56    | 56   | ps   |



#### Table 2-55: DCLK-to-DATA[] Ratio for Arria V GZ Devices

Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the data rate in bytes per second (Bps), or words per second (Wps). For example, in FPP ×16 when the DCLK-to-DATA[] ratio is 2, the DCLK frequency must be 2 times the data rate in Wps. Arria V GZ devices use the additional clock cycles to decrypt and decompress the configuration data.

| Configuration Scheme | Decompression | Design Security | DCLK-to-DATA[] Ratio |
|----------------------|---------------|-----------------|----------------------|
|                      | Disabled      | Disabled        | 1                    |
| FPP ×8               | Disabled      | Enabled         | 1                    |
| 111 ×0               | Enabled       | Disabled        | 2                    |
|                      | Enabled       | Enabled         | 2                    |
|                      | Disabled      | Disabled        | 1                    |
| FDD v16              | Disabled      | Enabled         | 2                    |
| 111 ×10              | Enabled       | Disabled        | 4                    |
|                      | Enabled       | Enabled         | 4                    |
|                      | Disabled      | Disabled        | 1                    |
| FDD ~32              | Disabled      | Enabled         | 4                    |
| FPP ×32              | Enabled       | Disabled        | 8                    |
|                      | Enabled       | Enabled         | 8                    |





#### **Related Information**

- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reconfiguration input for the ALTREMOTE\_UPDATE IP core, refer to the "User Watchdog Timer" section.
- Configuration, Design Security, and Remote System Upgrades in Arria V Devices For more information about the reset\_timer input for the ALTREMOTE\_UPDATE IP core, refer to the "Remote System Upgrade State Machine" section.

## User Watchdog Internal Oscillator Frequency Specification

## Table 2-65: User Watchdog Internal Oscillator Frequency Specifications

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |

## I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis.

The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete placeand-route.

#### **Related Information**

## **Arria V Devices Documentation page**

For the Excel-based I/O Timing spreadsheet

#### Arria V GZ Device Datasheet

Altera Corporation



<sup>&</sup>lt;sup>(226)</sup> This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.

<sup>&</sup>lt;sup>(227)</sup> This is equivalent to strobing the reset\_timer input of the ALTREMOTE\_UPDATE IP core high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.