

Welcome to E-XFL.COM

### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

### Details

E·XFl

| Product Status          | Active                                                     |
|-------------------------|------------------------------------------------------------|
| Туре                    | DSP                                                        |
| Interface               | Host Interface, SSI, SCI                                   |
| Clock Rate              | 100MHz                                                     |
| Non-Volatile Memory     | ROM (576B)                                                 |
| On-Chip RAM             | 24kB                                                       |
| Voltage - I/O           | 3.30V                                                      |
| Voltage - Core          | 3.30V                                                      |
| Operating Temperature   | -40°C ~ 100°C                                              |
| Mounting Type           | Surface Mount                                              |
| Package / Case          | 196-LBGA                                                   |
| Supplier Device Package | 196-PBGA (15x15)                                           |
| Purchase URL            | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=dsp56303vf100 |
|                         |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Notes: 1. The HI08 port supports a non-multiplexed or a multiplexed bus, single or double Data Strobe (DS), and single or double Host Request (HR) configurations. Since each of these modes is configured independently, any combination of these modes is possible. These HI08 signals can also be configured alternatively as GPIO signals (PB[0–15]). Signals with dual designations (for example, HAS/HAS) have configurable polarity.
  - 2. The ESSI0, ESSI1, and SCI signals are multiplexed with the Port C GPIO signals (PC[0–5]), Port D GPIO signals (PD[0–5]), and Port E GPIO signals (PE[0–2]), respectively.
  - 3. TIO[0–2] can be configured as GPIO signals.
  - 4. Ground connections shown in this figure are for the TQFP package. In the MAP-BGA package, in addition to the GND<sub>P</sub> and GND<sub>P1</sub> connections, there are 64 GND connections to a common internal package ground plane.

Figure 1-1. Signals Identified by Functional Group



# 1.3 Clock

| Table 1-4. | Clock Signals |
|------------|---------------|
|            |               |

| Signal Name | Туре   | State During<br>Reset | Signal Description                                                                                                                                   |
|-------------|--------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTAL       | Input  | Input                 | <b>External Clock/Crystal Input</b> —Interfaces the internal crystal oscillator input to an external crystal or an external clock.                   |
| XTAL        | Output | Chip-driven           | <b>Crystal Output</b> —Connects the internal crystal oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. |

# 1.4 PLL

| Signal Name | Туре   | State During<br>Reset | Signal Description                                                                                                                                                                                       |
|-------------|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKOUT      | Output | Chip-driven           | <b>Clock Output</b> —Provides an output clock synchronized to the internal core clock phase.                                                                                                             |
|             |        |                       | If the PLL is enabled and both the multiplication and division factors equal one, then CLKOUT is also synchronized to EXTAL.                                                                             |
|             |        |                       | If the PLL is disabled, the CLKOUT frequency is half the frequency of EXTAL.                                                                                                                             |
| PCAP        | Input  | Input                 | <b>PLL Capacitor</b> —An input connecting an off-chip capacitor to the PLL filter.<br>Connect one capacitor terminal to PCAP and the other terminal to V <sub>CCP</sub> .                                |
|             |        |                       | If the PLL is not used, PCAP can be tied to V <sub>CC</sub> , GND, or left floating.                                                                                                                     |
| PINIT       | Input  | Input                 | <b>PLL Initial</b> —During assertion of RESET, the value of PINIT is written into the PLL enable (PEN) bit of the PLL control (PCTL) register, determining whether the PLL is enabled or disabled.       |
| NMI         | Input  |                       | <b>Nonmaskable Interrupt</b> —After RESET deassertion and during normal instruction processing, this Schmitt-trigger input is the negative-edge-triggered NMI request internally synchronized to CLKOUT. |
|             |        |                       | Note: PINIT/NMI can tolerate 5 V.                                                                                                                                                                        |

### **Table 1-5.**Phase-Locked Loop Signals

# 1.5 External Memory Expansion Port (Port A)

**Note:** When the DSP56303 enters a low-power standby mode (stop or wait), it releases bus mastership and tristates the relevant Port A signals: A[0–17], D[0–23], AA0/RAS0–AA3/RAS3, RD, WR, BB, CAS.

## 1.5.1 External Address Bus

| Signal Name | Туре   | State During<br>Reset, Stop, or<br>Wait | Signal Description                                                                                                                                                                                                                                                                                        |
|-------------|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[0–17]     | Output | Tri-stated                              | Address Bus—When the DSP is the bus master, A[0–17] are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A[0–17] do not change state when external memory spaces are not being accessed. |

 Table 1-6.
 External Address Bus Signals



## 1.5.2 External Data Bus

| Table 1-7.         External Data Bus Signals |  |
|----------------------------------------------|--|
|----------------------------------------------|--|

| Signal<br>Name | Туре          | State<br>During<br>Reset | State<br>During Stop<br>or Wait                        | Signal Description                                                                                                                                                                                                              |
|----------------|---------------|--------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[0–23]        | Input/ Output | Ignored Input            | Last state:<br>Input: Ignored<br>Output:<br>Tri-stated | <b>Data Bus</b> —When the DSP is the bus master, D[0–23] are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D[0–23] are tri-stated. |

## 1.5.3 External Bus Control

| Table 1-8. | External Bus Con | trol Signals  |
|------------|------------------|---------------|
|            | External Bao bon | a or orginalo |

| Signal<br>Name | Туре   | State During Reset,<br>Stop, or Wait                                                                                                                                                                            | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AA[0-3]        | Output | Tri-stated                                                                                                                                                                                                      | Address Attribute—When defined as AA, these signals can be used as chip selects or additional address lines. The default use defines a priority scheme under which only one AA signal can be asserted at a time. Setting the AA priority disable (APD) bit (Bit 14) of the Operating Mode Register, the priority mechanism is disabled and the lines can be used together as four external lines that can be decoded externally into 16 chip select signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RAS[0-3]       | Output |                                                                                                                                                                                                                 | <b>Row Address Strobe</b> —When defined as $\overline{RAS}$ , these signals can be used as $\overline{RAS}$ for DRAM interface. These signals are tri-statable outputs with programmable polarity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RD             | Output | Tri-stated                                                                                                                                                                                                      | <b>Read Enable</b> —When the DSP is the bus master, $\overline{RD}$ is an active-low output that is asserted to read external memory on the data bus (D[0–23]). Otherwise, $\overline{RD}$ is tristated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WR             | Output | Tri-stated                                                                                                                                                                                                      | Write Enable—When the DSP is the bus master, $\overline{WR}$ is an active-low output that is asserted to write external memory on the data bus (D[0–23]). Otherwise, the signals are tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ΤΑ             | Input  | Ignored Input                                                                                                                                                                                                   | <b>Transfer Acknowledge</b> —If the DSP56303 is the bus master and there is no external bus activity, or the DSP56303 is not the bus master, the TA input is ignored. The TA input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states $(1, 2infinity)$ can be added to the wait states inserted by the bus control register (BCR) by keeping TA deasserted. In typical operation, TA is deasserted at the start of a bus cycle, is asserted to enable completion of the bus cycle, and is deasserted before the next bus cycle. The current bus cycle completes one clock period after TA is provide the transfer and by the TA input or by the BCR, whichever is longer. The BCR can be used to set the minimum number of wait states in external bus cycles. To use the TA functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by TA deassertion; otherwise, improper operation may result. TA can operate synchronously or asynchronously depending on the setting of the TAS bit in the Operating Mode Register. TA functionality cannot be used during DRAM type accesses; otherwise improper operation may result. |
| BR             | Output | Reset: Output<br>(deasserted)<br>State during Stop/Wait<br>depends on BRH bit<br>setting:<br>• BRH = 0: Output,<br>deasserted<br>• BRH = 1: Maintains last<br>state (that is, if asserted,<br>remains asserted) | <b>Bus Request</b> —Asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ may be asserted or deasserted independently of whether the DSP56303 is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56303 is the bus master. (See the description of bus "parking" in the $\overline{BB}$ signal description.) The bus request hold (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is affected only by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state.                                                                                                                                                                                                                                                                                            |



| Table 1-12. | Enhanced Synchronous Serial Interface 0 (Continued) |
|-------------|-----------------------------------------------------|

| Signal Name                                  | Туре                                                                                                                                                                                                                                                                                           | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                   |  |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| STD0                                         | Output                                                                                                                                                                                                                                                                                         | Ignored Input                        | <b>Serial Transmit Data</b> —Transmits data from the Serial Transmit Shift Register. STD0 is an output when data is transmitted.                                                                                                                                     |  |
| PC5                                          | Input or Output                                                                                                                                                                                                                                                                                |                                      | <b>Port C 5</b> —The default configuration following reset is GPIO input PC5. When configured as PC5, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal STD0 through the Port C Control Register. |  |
| Notes: 1. In<br>• I<br>• I<br>2. Tr<br>3. Al | In the Stop state, the signal maintains the last state as follows:<br>• If the last state is input, the signal is an ignored input.<br>• If the last state is output, the signal is tri-stated.<br>The Wait processing state does not affect the signal state.<br>All inputs are 5 V tolerant. |                                      |                                                                                                                                                                                                                                                                      |  |

# 1.9 Enhanced Synchronous Serial Interface 1 (ESSI1)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC10        | Input or Output | Ignored Input                        | <b>Serial Control 0</b> —For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0.                                                                                                                                                                                |
| PD0         | Input or Output |                                      | <b>Port D 0</b> —The default configuration following reset is GPIO input PD0. When configured as PD0, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC10 through the Port D Control Register.                                                                                                                                      |
| SC11        | Input/Output    | Ignored Input                        | <b>Serial Control 1</b> —For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for Transmitter 2 output or for Serial I/O Flag 1.                                                                                                                                                                                                           |
| PD1         | Input or Output |                                      | <b>Port D 1</b> —The default configuration following reset is GPIO input PD1. When configured as PD1, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC11 through the Port D Control Register.                                                                                                                                      |
| SC12        | Input/Output    | Ignored Input                        | Serial Control Signal 2—The frame sync for both the transmitter and receiver<br>in synchronous mode and for the transmitter only in asynchronous mode. When<br>configured as an output, this signal is the internally generated frame sync signal.<br>When configured as an input, this signal receives an external frame sync signal<br>for the transmitter (and the receiver in synchronous operation). |
| PD2         | Input or Output |                                      | <b>Port D 2</b> —The default configuration following reset is GPIO input PD2. When configured as PD2, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC12 through the Port D Control Register.                                                                                                                                      |

 Table 1-13.
 Enhanced Serial Synchronous Interface 1



# 1.10 Serial Communication Interface (SCI)

The SCI provides a full duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems.

| Signal Name                                                | Туре                                                                                                  | State During<br>Reset <sup>1,2</sup>                                                                 | Signal Description                                                                                                                                                                                                                                                  |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXD                                                        | Input                                                                                                 | Ignored Input                                                                                        | Serial Receive Data—Receives byte-oriented serial data and transfers it to the SCI Receive Shift Register.                                                                                                                                                          |
| PE0                                                        | Input or Output                                                                                       |                                                                                                      | <b>Port E 0</b> —The default configuration following reset is GPIO input PE0. When configured as PE0, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal RXD through the Port E Control Register.  |
| TXD                                                        | Output                                                                                                | Ignored Input                                                                                        | Serial Transmit Data—Transmits data from the SCI Transmit Data Register.                                                                                                                                                                                            |
| PE1                                                        | Input or Output                                                                                       |                                                                                                      | <b>Port E 1</b> —The default configuration following reset is GPIO input PE1. When configured as PE1, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal TXD through the Port E Control Register.  |
| SCLK                                                       | Input/Output                                                                                          | Ignored Input                                                                                        | <b>Serial Clock</b> —Provides the input or output clock used by the transmitter and/or the receiver.                                                                                                                                                                |
| PE2                                                        | Input or Output                                                                                       |                                                                                                      | <b>Port E 2</b> —The default configuration following reset is GPIO input PE2. When configured as PE2, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal SCLK through the Port E Control Register. |
| Notes: 1. In th<br>• If t<br>• If t<br>2. The<br>3. All in | he Stop state, the sign<br>he last state is input,<br>he last state is outpu<br>Wait processing state | nal maintains the las<br>the signal is an igno<br>t, the signal is tri-sta<br>te does not affect the | st state as follows:<br>ored input.<br>ted.<br>e signal state.                                                                                                                                                                                                      |

| Table 1-14.         Serial Communication Interface |
|----------------------------------------------------|
|----------------------------------------------------|



Table 2-4. Internal Clocks, CLKOUT (Continued)

| Characteristics                                                                                                                                                                                                                                                                                                                                | Symbol           | Expression <sup>1, 2</sup> |                     |     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|---------------------|-----|
| Characteristics                                                                                                                                                                                                                                                                                                                                | Symbol           | Min Typ                    |                     | Max |
| Internal clock and CLKOUT cycle time with PLL disabled                                                                                                                                                                                                                                                                                         | T <sub>C</sub>   | _                          | 2 × ET <sub>C</sub> | _   |
| Instruction cycle time                                                                                                                                                                                                                                                                                                                         | I <sub>CYC</sub> | —                          | T <sub>C</sub>      | _   |
| <ol> <li>Notes: 1. DF = Division Factor; Ef = External frequency; ET<sub>C</sub> = External clock cycle; MF = Multiplication Factor; PDF = Predivision Factor; T<sub>C</sub> = internal clock cycle</li> <li>2. See the PLL and Clock Generation section in the <i>DSP56300 Family Manual</i> for a detailed discussion of the PLL.</li> </ol> |                  |                            |                     |     |

## 2.5.2 External Clock Operation

The DSP56303 system clock is derived from the on-chip oscillator or is externally supplied. To use the on-chip oscillator, connect a crystal and associated resistor/capacitor components to EXTAL and XTAL; examples are shown in **Figure 2-1**.



Figure 2-1. Crystal Oscillator Circuits

If an externally-supplied square wave voltage source is used, disable the internal oscillator circuit during bootup by setting XTLD (PCTL Register bit 16 = 1—see the *DSP56303 User's Manual*). The external square wave source connects to EXTAL; XTAL is not physically connected to the board or socket. **Figure 2-2** shows the relationship between the EXTAL input and the internal clock and CLKOUT.



DSP56303 Technical Data, Rev. 11



| NI - |                                                                                                                                                          | 0 m h a l         | <b>-</b>                 | 100 MHz          |      | Unit         |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------|------------------|------|--------------|
| NO.  | Characteristics                                                                                                                                          | Symbol            | Expression .             | Min              | Max  | Unit         |
| 131  | Page mode cycle time for two consecutive accesses of the same direction                                                                                  |                   | $4 \times T_{C}$         | 40.0             | —    | ns           |
|      | Page mode cycle time for mixed (read and write) accesses                                                                                                 | t <sub>PC</sub>   | $3.5 	imes T_{C}$        | 35.0             | —    | ns           |
| 132  | CAS assertion to data valid (read)                                                                                                                       | t <sub>CAC</sub>  | $2 \times T_C - 5.7$     | _                | 14.3 | ns           |
| 133  | Column address valid to data valid (read)                                                                                                                | t <sub>AA</sub>   | $3 	imes T_C - 5.7$      | —                | 24.3 | ns           |
| 134  | CAS deassertion to data not valid (read hold time)                                                                                                       | t <sub>OFF</sub>  |                          | 0.0              | —    | ns           |
| 135  | Last CAS assertion to RAS deassertion                                                                                                                    | t <sub>RSH</sub>  | $2.5 	imes T_C - 4.0$    | 21.0             | _    | ns           |
| 136  | Previous CAS deassertion to RAS deassertion                                                                                                              | t <sub>RHCP</sub> | $4.5 	imes T_C - 4.0$    | 41.0             | —    | ns           |
| 137  | CAS assertion pulse width                                                                                                                                | t <sub>CAS</sub>  | $2 \times T_C - 4.0$     | 16.0             | —    | ns           |
| 138  | Last $\overline{CAS}$ deassertion to $\overline{RAS}$ assertion <sup>5</sup><br>• BRW[1-0] = 00, 01—not applicable<br>• BRW[1-0] = 10<br>• BRW[1-0] = 11 | t <sub>CRP</sub>  |                          | <br>41.5<br>61.5 |      | <br>ns<br>ns |
| 139  | CAS deassertion pulse width                                                                                                                              | t <sub>CP</sub>   | $1.5 	imes T_C - 4.0$    | 11.0             | —    | ns           |
| 140  | Column address valid to CAS assertion                                                                                                                    | t <sub>ASC</sub>  | T <sub>C</sub> –4.0      | 6.0              | —    | ns           |
| 141  | CAS assertion to column address not valid                                                                                                                | t <sub>CAH</sub>  | $2.5 	imes T_C - 4.0$    | 21.0             | —    | ns           |
| 142  | Last column address valid to RAS deassertion                                                                                                             | t <sub>RAL</sub>  | $4 	imes T_C - 4.0$      | 36.0             | —    | ns           |
| 143  | WR deassertion to CAS assertion                                                                                                                          | t <sub>RCS</sub>  | $1.25 	imes T_C - 4.0$   | 8.5              | —    | ns           |
| 144  | CAS deassertion to WR assertion                                                                                                                          | t <sub>RCH</sub>  | $0.75 	imes T_C - 4.0$   | 3.5              | —    | ns           |
| 145  | CAS assertion to WR deassertion                                                                                                                          | t <sub>WCH</sub>  | $2.25 	imes T_C - 4.2$   | 18.3             | —    | ns           |
| 146  | WR assertion pulse width                                                                                                                                 | t <sub>WP</sub>   | $3.5 	imes T_C - 4.5$    | 30.5             | —    | ns           |
| 147  | Last $\overline{WR}$ assertion to $\overline{RAS}$ deassertion                                                                                           | t <sub>RWL</sub>  | $3.75 	imes T_C - 4.3$   | 33.2             | —    | ns           |
| 148  | WR assertion to CAS deassertion                                                                                                                          | t <sub>CWL</sub>  | $3.25 	imes T_C - 4.3$   | 28.2             | —    | ns           |
| 149  | Data valid to CAS assertion (write)                                                                                                                      | t <sub>DS</sub>   | $0.5 	imes T_C - 4.5$    | 0.5              | —    | ns           |
| 150  | CAS assertion to data not valid (write)                                                                                                                  | t <sub>DH</sub>   | $2.5 	imes T_C - 4.0$    | 21.0             | —    | ns           |
| 151  | $\overline{\text{WR}}$ assertion to $\overline{\text{CAS}}$ assertion                                                                                    | t <sub>WCS</sub>  | $1.25 	imes T_C - 4.3$   | 8.2              | —    | ns           |
| 152  | Last $\overline{\text{RD}}$ assertion to $\overline{\text{RAS}}$ deassertion                                                                             | t <sub>ROH</sub>  | $3.5 	imes T_C - 4.0$    | 31.0             | —    | ns           |
| 153  | RD assertion to data valid                                                                                                                               | t <sub>GA</sub>   | $2.5 	imes T_{C}$ – 5.7  | —                | 19.3 | ns           |
| 154  | RD deassertion to data not valid <sup>6</sup>                                                                                                            | t <sub>GZ</sub>   |                          | 0.0              | _    | ns           |
| 155  | WR assertion to data active                                                                                                                              |                   | $0.75 	imes T_{C} - 1.5$ | 6.0              | _    | ns           |
| 156  | WR deassertion to data high impedance                                                                                                                    |                   | $0.25 \times T_{C}$      | _                | 2.5  | ns           |

 Table 2-9.
 DRAM Page Mode Timings, Three Wait States<sup>1,2,3</sup>

1. The number of wait states for Page mode access is specified in the DRAM Control Register.

2. The refresh period is specified in the DRAM Control Register.

3. The asynchronous delays specified in the expressions are valid for the DSP56303.

4. All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example,  $t_{PC}$  equals  $4 \times T_C$  for read-after-read or write-after-write sequences). An expression is used to compute the number listed as the minimum or maximum value listed, as appropriate.

5. BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each DRAM out-of pageaccess.

6. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>.

Notes:



## 2.5.5.3 Synchronous Timings

| Na     | Other and a start of the start                                                                                                                                                                                                                                      | <b>-</b>                                                                                                       | 100              | MHz  | 11 14 |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------|------|-------|
| NO.    | Characteristics                                                                                                                                                                                                                                                     | Expression                                                                                                     | Min              | Max  | Unit  |
| 198    | CLKOUT high to address, and AA valid <sup>6</sup>                                                                                                                                                                                                                   | 0.25 × T <sub>C</sub> + 4.0                                                                                    | —                | 6.5  | ns    |
| 199    | CLKOUT high to address, and AA invalid <sup>6</sup>                                                                                                                                                                                                                 | $0.25 	imes T_{C}$                                                                                             | 2.5              | _    | ns    |
| 200    | TA valid to CLKOUT high (set-up time)                                                                                                                                                                                                                               |                                                                                                                | 4.0              | _    | ns    |
| 201    | CLKOUT high to $\overline{TA}$ invalid (hold time)                                                                                                                                                                                                                  |                                                                                                                | 0.0              | _    | ns    |
| 202    | CLKOUT high to data out active                                                                                                                                                                                                                                      | $0.25 	imes T_{C}$                                                                                             | 2.5              | —    | ns    |
| 203    | CLKOUT high to data out valid                                                                                                                                                                                                                                       | $0.25 \times T_{C} + 4.0$                                                                                      | —                | 6.5  | ns    |
| 204    | CLKOUT high to data out invalid                                                                                                                                                                                                                                     | $0.25 	imes T_C$                                                                                               | 2.5              | —    | ns    |
| 205    | CLKOUT high to data out high impedance                                                                                                                                                                                                                              | $0.25 	imes T_{C}$                                                                                             | —                | 2.5  | ns    |
| 206    | Data in valid to CLKOUT high (set-up)                                                                                                                                                                                                                               |                                                                                                                | 4.0              | —    | ns    |
| 207    | CLKOUT high to data in invalid (hold)                                                                                                                                                                                                                               |                                                                                                                | 0.0              | —    | ns    |
| 208    | CLKOUT high to RD assertion                                                                                                                                                                                                                                         | maximum: $0.75 \times T_{C} + 2.5$                                                                             | 6.7              | 10.0 | ns    |
| 209    | CLKOUT high to RD deassertion                                                                                                                                                                                                                                       |                                                                                                                | 0.0              | 4.0  | ns    |
| 210    | CLKOUT high to $\overline{WR}$ assertion <sup>2</sup>                                                                                                                                                                                                               | maximum: $0.5 \times T_C + 4.3$ for WS = 1 or WS ≥ 4                                                           | 5.0              | 9.3  | ns    |
|        |                                                                                                                                                                                                                                                                     | for 2 ≤WS ≤3                                                                                                   | 0.0              | 4.3  | ns    |
| 211    | CLKOUT high to WR deassertion                                                                                                                                                                                                                                       |                                                                                                                | 0.0              | 3.8  | ns    |
| Notes: | <ol> <li>Use external bus synchronous timings only for refere</li> <li>Synchronous Bus Arbitration is not recommended. U</li> <li>WS is the number of wait states specified in the BCF</li> <li>If WS &gt; 1, WR assertion refers to the next rising edg</li> </ol> | ence to the clock and <i>not</i> for relative tin<br>Jse Asynchronous mode whenever pos<br>R.<br>Je of CLKOUT. | nings.<br>sible. |      |       |

**Table 2-13.**External Bus Synchronous Timings<sup>1,2</sup>

5. Use the expression to compute the maximum or minimum value listed, as appropriate. For timing 210, the minimum is an absolute value.
 6. T100 and T100 are valid for Address Trace mode if the ATE bit is the Operating Model.

6. T198 and T199 are valid for Address Trace mode if the ATE bit in the Operating Mode Register is set. when this mode is enabled, use the status of BR (See T212) to determine whether the access referenced by A[0–17] is internal or external.



## 2.5.5.4 Arbitration Timings

| Na     |                                                                                                                                                       | <b>F</b>                                                                          | 100                 |             |           |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|-------------|-----------|
| NO.    | Characteristics                                                                                                                                       | Expression-                                                                       | Min                 | Мах         | Unit      |
| 212    | CLKOUT high to $\overline{\text{BR}}$ assertion/deassertion <sup>3</sup>                                                                              |                                                                                   | 0.0                 | 4.0         | ns        |
| 213    | BG asserted/deasserted to CLKOUT high (setup)                                                                                                         |                                                                                   | 4.0                 | _           | ns        |
| 214    | CLKOUT high to $\overline{\text{BG}}$ deasserted/asserted (hold)                                                                                      |                                                                                   | 0.0                 | —           | ns        |
| 215    | BB deassertion to CLKOUT high (input set-up)                                                                                                          |                                                                                   | 4.0                 | —           | ns        |
| 216    | CLKOUT high to $\overline{\text{BB}}$ assertion (input hold)                                                                                          |                                                                                   | 0.0                 | _           | ns        |
| 217    | CLKOUT high to $\overline{BB}$ assertion (output)                                                                                                     |                                                                                   | 0.0                 | 4.0         | ns        |
| 218    | CLKOUT high to $\overline{BB}$ deassertion (output)                                                                                                   |                                                                                   | 0.0                 | 4.0         | ns        |
| 219    | $\overline{\text{BB}}$ high to $\overline{\text{BB}}$ high impedance (output)                                                                         |                                                                                   | _                   | 4.5         | ns        |
| 220    | CLKOUT high to address and controls active                                                                                                            | $0.25 	imes T_{C}$                                                                | 2.5                 | _           | ns        |
| 221    | CLKOUT high to address and controls high impedance                                                                                                    | $0.75 	imes T_{C}$                                                                | _                   | 7.5         | ns        |
| 222    | CLKOUT high to AA active                                                                                                                              | $0.25 	imes T_{C}$                                                                | 2.5                 | —           | ns        |
| 223    | CLKOUT high to AA deassertion                                                                                                                         | maximum: $0.25 \times T_{C} + 4.0$                                                | 2.0                 | 6.5         | ns        |
| 224    | CLKOUT high to AA high impedance                                                                                                                      | $0.75 	imes T_{C}$                                                                | _                   | 7.5         | ns        |
| Notes: | <ol> <li>Synchronous bus arbitration is not recommended. Us</li> <li>An expression is used to compute the maximum or n<br/>absolute value.</li> </ol> | se Asynchronous mode whenever possil<br>ninimum value listed, as appropriate. For | ole.<br>r timing 22 | 3, the mini | mum is an |

### Table 2-14. Arbitration Bus Timings<sup>1</sup>

T212 is valid for Address Trace mode when the ATE bit in the Operating Mode Register is set. BR is deasserted for internal accesses and asserted for external accesses.





**Note**: Address lines A[0-17] hold their state after a read or write operation. AA[0-3] do not hold their state after a read or write operation.





Note: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation.





## 2.5.6 Host Interface Timing

|     | Observation to 10                                                                                                                                                                                                                               | <b>F</b>                 | 100      |      |          |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------|------|----------|
| NO. | Characteristic                                                                                                                                                                                                                                  | Expression               | Min      | Max  | Unit     |
| 317 | Read data strobe assertion width <sup>5</sup><br>HACK assertion width                                                                                                                                                                           | T <sub>C</sub> + 9.9     | 19.9     | —    | ns       |
| 318 | Read data strobe deassertion width <sup>5</sup><br>HACK deassertion width                                                                                                                                                                       |                          | 9.9      | _    | ns       |
| 319 | Read data strobe deassertion width <sup>5</sup> after "Last Data Register" reads <sup>8,11</sup> , or<br>between two consecutive CVR, ICR, or ISR reads <sup>3</sup><br>HACK deassertion width after "Last Data Register" reads <sup>8,11</sup> | $2.5 \times T_{C} + 6.6$ | 31.6     | _    | ns       |
| 320 | Write data strobe assertion width <sup>6</sup>                                                                                                                                                                                                  |                          | 13.2     | —    | ns       |
| 321 | Write data strobe deassertion width <sup>8</sup><br>HACK write deassertion width<br>• after ICR, CVR and "Last Data Register" writes                                                                                                            | $2.5 \times T_{C} + 6.6$ | 31.8     | _    | ns       |
|     | <ul> <li>after IVR writes, or<br/>after TXH:TXM:TXL writes (with HLEND= 0), or<br/>after TXL:TXM:TXH writes (with HLEND = 1)</li> </ul>                                                                                                         |                          | 16.5     | _    | ns       |
| 322 | HAS assertion width                                                                                                                                                                                                                             |                          | 9.9      | —    | ns       |
| 323 | HAS deassertion to data strobe assertion <sup>4</sup>                                                                                                                                                                                           |                          | 0.0      | —    | ns       |
| 324 | Host data input setup time before write data strobe deassertion <sup>6</sup>                                                                                                                                                                    |                          | 9.9      | —    | ns       |
| 325 | Host data input hold time after write data strobe deassertion <sup>6</sup>                                                                                                                                                                      |                          | 3.3      | —    | ns       |
| 326 | Read data strobe assertion to output data active from high impedance <sup>5</sup> HACK assertion to output data active from high impedance                                                                                                      |                          | 3.3      | —    | ns       |
| 327 | Read data strobe assertion to output data valid <sup>5</sup> $\overline{\text{HACK}}$ assertion to output data valid                                                                                                                            |                          | _        | 24.5 | ns       |
| 328 | Read data strobe deassertion to output data high impedance <sup>5</sup><br>HACK deassertion to output data high impedance                                                                                                                       |                          | —        | 9.9  | ns       |
| 329 | Output data hold time after read data strobe deassertion <sup>5</sup><br>Output data hold time after HACK deassertion                                                                                                                           |                          | 3.3      | —    | ns       |
| 330 | HCS assertion to read data strobe deassertion <sup>5</sup>                                                                                                                                                                                      | T <sub>C</sub> + 9.9     | 19.9     | _    | ns       |
| 331 | HCS assertion to write data strobe deassertion <sup>6</sup>                                                                                                                                                                                     |                          | 9.9      | _    | ns       |
| 332 | HCS assertion to output data valid                                                                                                                                                                                                              |                          | _        | 19.3 | ns       |
| 333 | HCS hold time after data strobe deassertion <sup>4</sup>                                                                                                                                                                                        |                          | 0.0      | —    | ns       |
| 334 | Address (HAD[0-7]) setup time before HAS deassertion (HMUX=1)                                                                                                                                                                                   |                          | 4.6      | —    | ns       |
| 335 | Address (HAD[0-7]) hold time after HAS deassertion (HMUX=1)                                                                                                                                                                                     |                          | 3.3      | —    | ns       |
| 336 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/W setup time before data strobe assertion <sup>4</sup><br>• Read<br>• Write                                                                                                                             |                          | 0<br>4.6 |      | ns<br>ns |
| 337 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/ $\overline{W}$ hold time after data strobe deassertion <sup>4</sup>                                                                                                                                    |                          | 3.3      | _    | ns       |
| 338 | Delay from read data strobe deassertion to host request assertion for "Last Data Register" read <sup>5, 7, 8</sup>                                                                                                                              | T <sub>C</sub> + 5.3     | 15.3     | _    | ns       |
| 339 | Delay from write data strobe deassertion to host request assertion for "Last Data Register" write <sup>6, 7, 8</sup>                                                                                                                            | $1.5 \times T_{C} + 5.3$ | 20.3     | _    | ns       |

Table 2-16.Host Interface Timings<sup>1,2,12</sup>









Figure 2-29. Read Timing Diagram, Non-Multiplexed Bus, Double Data Strobe









Figure 2-31. Write Timing Diagram, Non-Multiplexed Bus, Double Data Strobe



## 2.5.9 Timer Timing

| No     | Charaotoristics                                                                                                                                            | Expression <sup>2</sup>                               | 100      | Unit     |          |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|----------|----------|
| NO.    | Gharacteristics                                                                                                                                            | Expression                                            | Min      | Max      | Unit     |
| 480    | TIO Low                                                                                                                                                    | 2 × T <sub>C</sub> + 2.0                              | 22.0     | —        | ns       |
| 481    | TIO High                                                                                                                                                   | 2 × T <sub>C</sub> + 2.0                              | 22.0     | —        | ns       |
| 482    | Timer set-up time from TIO (Input) assertion to CLKOUT rising edge                                                                                         |                                                       | 9.0      | 10.0     | ns       |
| 483    | Synchronous timer delay time from CLKOUT rising<br>edge to the external memory access address out valid<br>caused by first interrupt instruction execution | 10.25 × T <sub>C</sub> + 1.0                          | 103.5    | _        | ns       |
| 484    | CLKOUT rising edge to TIO (Output) assertion<br>• Minimum<br>• Maximum                                                                                     | $0.5 \times T_{C} + 0.5$<br>$0.5 \times T_{C} + 19.8$ | 5.5<br>— | <br>24.8 | ns<br>ns |
| 485    | CLKOUT rising edge to TIO (Output) deassertion <ul> <li>Minimum</li> <li>Maximum</li> </ul>                                                                | $0.5 \times T_{C} + 0.5$<br>$0.5 \times T_{C} + 19.8$ | 5.5<br>— | <br>24.8 | ns<br>ns |
| Notes: | <b>1.</b> $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}; \text{ T}_{J} = -40^{\circ}\text{C} \text{ to } +100 ^{\circ}\text{C}, \text{ C}_{L} = 50$            | pF.                                                   |          |          |          |

Table 2-19.Timer Timing<sup>1</sup>

2. An expression is used to compute the number listed as the minimum or maximum value as appropriate.





Figure 2-40. TIO Timer Event Input Restrictions



Figure 2-41. Timer Interrupt Generation



Figure 2-42. External Pulse Generation





Figure 2-45. Boundary Scan (JTAG) Timing Diagram







Figure 2-47. TRST Timing Diagram



| Table 3-4. | DSP56303 MAP-BGA Signal Identification by Name ( | (Continued) |
|------------|--------------------------------------------------|-------------|
|------------|--------------------------------------------------|-------------|

| Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. |
|-------------|------------|-------------|------------|-------------|------------|
| HRW         | J2         | PB14        | K2         | PE2         | G2         |
| HTRQ/HTRQ   | K2         | PB15        | J1         | PINIT       | D1         |
| HWR/HWR     | J3         | PB2         | N4         | RASO        | N13        |
| IRQA        | C4         | PB3         | P3         | RAS1        | P12        |
| ĪRQB        | A5         | PB4         | N3         | RAS2        | P7         |
| IRQC        | C5         | PB5         | P2         | RAS3        | N7         |
| IRQD        | B5         | PB6         | N1         | RD          | M12        |
| MODA        | C4         | PB7         | N2         | RESET       | N5         |
| MODB        | A5         | PB8         | МЗ         | RXD         | F1         |
| MODC        | C5         | PB9         | M1         | SC00        | F3         |
| MODD        | B5         | PC0         | F3         | SC01        | D2         |
| NC          | A1         | PC1         | D2         | SC02        | C1         |
| NC          | A14        | PC2         | C1         | SC10        | F2         |
| NC          | B14        | PC3         | H3         | SC11        | A2         |
| NC          | H1         | PC4         | E3         | SC12        | B2         |
| NC          | M7         | PC5         | E1         | SCK0        | НЗ         |
| NC          | P1         | PCAP        | P5         | SCK1        | G1         |
| NC          | P14        | PD0         | F2         | SCLK        | G2         |
| NMI         | D1         | PD1         | A2         | SRD0        | E3         |
| PB0         | M5         | PD2         | B2         | SRD1        | B1         |
| PB1         | P4         | PD3         | G1         | STD0        | E1         |
| PB10        | M2         | PD4         | B1         | STD1        | C2         |
| PB11        | J2         | PD5         | C2         | TA          | P10        |
| PB12        | J3         | PE0         | F1         | ТСК         | C3         |
| PB13        | L1         | PE1         | G3         | TDI         | B3         |

### on Considerations

- To define a value approximately equal to a junction-to-board thermal resistance, the thermal resistance is measured from the junction to the point at which the leads attach to the case.
- If the temperature of the package case  $(T_T)$  is determined by a thermocouple, thermal resistance is computed from the value obtained by the equation  $(T_J T_T)/P_D$ .

As noted earlier, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, that value is also suitable to determine the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, the use of the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading on the case of the package will yield an estimate of a junction temperature slightly higher than actual temperature. Hence, the new thermal metric, thermal characterization parameter or  $\Psi_{JT}$ , has been defined to be  $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when the surface temperature of the package is used. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy.

# 4.2 Electrical Design Considerations

### CAUTION

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{CC}$ ).

Use the following list of recommendations to ensure correct DSP operation.

- Provide a low-impedance path from the board power supply to each  $V_{CC}$  pin on the DSP and from the board ground to each GND pin.
- Use at least six 0.01–0.1  $\mu$ F bypass capacitors positioned as close as possible to the four sides of the package to connect the V<sub>CC</sub> power source to GND.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip  $V_{CC}$  and GND pins are less than 0.5 inch per capacitor lead.
- Use at least a four-layer PCB with two inner layers for  $V_{CC}$  and GND.
- Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal. This recommendation particularly applies to the address and data buses as well as the IRQA, IRQB, IRQC, IRQD, TA, and BG pins. Maximum PCB trace lengths on the order of 6 inches are recommended.



| de<br>de<br>de<br>de<br>de<br>de<br>de<br>de<br>de<br>de<br>de<br>de<br>de<br>d | \$6C6657<br>\$C2A544<br>\$A3662D<br>\$A4E762<br>\$84F0F3<br>\$E6F1B0<br>\$B3829<br>\$8BF7AE<br>\$63A94F<br>\$EF78DC<br>\$242DE5<br>\$A3E0BA<br>\$EBAB6B<br>\$8726C8<br>\$CA361<br>\$2F6E86<br>\$A57347<br>\$4BE774<br>\$8F349D<br>\$A1ED12<br>\$4BFCE3<br>\$EA26E0<br>\$CD7D99<br>\$4BA85E<br>\$27A43F<br>\$A8B10C<br>\$D3A55<br>\$25EC6A<br>\$2A255B<br>\$A5F1F8<br>\$2426D1<br>\$A8B10C<br>\$D3A55<br>\$25EC6A<br>\$2A255B<br>\$A5F1F8<br>\$2426D1<br>\$AE6536<br>\$CBBC37<br>\$6235A4<br>\$37F0D<br>\$63BEC2<br>\$A5E4D3<br>\$8CE810<br>\$3FF09<br>\$60E50E<br>\$CFFB2F<br>\$40753C<br>\$8262C5<br>\$CA641A<br>\$EB3B4B<br>\$2DA928 |
|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| de                                                                              | SOUEDUE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| dc                                                                              | \$40753C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| de                                                                              | \$8262C5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$CA641A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$EB3B4B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$2DA928                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$AB6641                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$28A7E6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$4E2127                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dC<br>Ja                                                                        | \$482FD4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| dc                                                                              | \$/25/D<br>☆〒53070                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| de                                                                              | SE33C72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| de                                                                              | STRQC3<br>SE27510                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| XDAT FIND                                                                       | JHZ / J4U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| YDAT_START                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ; org<br>dc                                                                     | y:0<br>\$5B6DA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

| dc \$C3F701 |
|-------------|





### **Ordering Information**

Consult a Freescale Semiconductor sales office or authorized distributor to determine product availability and place an order.

| Part     | Supply<br>Voltage | Package Type                                      | Pin<br>Count | Core<br>Frequency<br>(MHz) | Solder Spheres | Order Number  |
|----------|-------------------|---------------------------------------------------|--------------|----------------------------|----------------|---------------|
| DSP56303 | 3.3 V             | Thin Quad Flat Pack (TQFP)                        | 144          | 100                        | Lead-free      | DSP56303AG100 |
|          |                   |                                                   |              |                            | Lead-bearing   | DSP56303PV100 |
|          |                   | Molded Array Process-Ball Grid<br>Array (MAP-BGA) | 196          | 100                        | Lead-free      | DSP56303VL100 |
|          |                   |                                                   |              |                            | Lead-bearing   | DSP56303VF100 |

### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations not listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GMBH Technical Information Center Schatzbogen 7 81829 München, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Order No.: DSP56303 Rev. 11 2/2005 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 1996, 2005.

