# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 18                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 12x10b; D/A 1x8b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 20-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1618t-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 4: 20-PIN ALLOCATION TABLE (PIC16(L)F1618)

|               | 6                      |             |     |           |            |        | ((   | ,,    |         |         |                   |     |               |                    |         |                  |           |         |       |
|---------------|------------------------|-------------|-----|-----------|------------|--------|------|-------|---------|---------|-------------------|-----|---------------|--------------------|---------|------------------|-----------|---------|-------|
| QĮ            | 20-Pin PDIP, SOIC, SSC | 20-Pin UQFN | A/D | Reference | Comparator | Timers | ССР  | CWG   | ZCD     | CLC     | EUSART            | SMT | Angular Timer | dSSM               | MW      | High Current I/O | Interrupt | Pull-up | Basic |
|               | —                      | —           | -   |           | C1OUT      | _      | CCP1 | CWG1A | ZCD10UT | CLC1OUT | DT <sup>(3)</sup> | _   | _             | SDO                | PWM3OUT | —                | _         | -       | —     |
| o <del></del> | —                      | _           | Ι   | _         | C2OUT      | _      | CCP2 | CWG1B | _       | CLC2OUT | СК                | _   | _             | SCK <sup>(3)</sup> | PWM4OUT | _                | _         | —       | _     |
| 0010-         | _                      |             | _   | _         | —          | _      | _    | CWG1C | —       | CLC3OUT | ΤХ                | _   | _             | —                  | _       | _                | _         | _       | _     |
|               | _                      | —           | —   |           | —          | —      | —    | CWG1D | —       | CLC4OUT | _                 | _   | _             | _                  | _       | —                | —         | —       |       |

Note 1: Default peripheral input. Input can be moved to any other pin with the PPS input selection registers.

2: All pin outputs default to PORT latch data. Any pin can be selected as a digital peripheral output with the PPS output selection registers.

3: These peripheral functions are bidirectional. The output pin selections must be the same as the input pin selections.

1

## 1.1 Register and Bit Naming Conventions

## 1.1.1 REGISTER NAMES

When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one.

#### 1.1.2 BIT NAMES

There are two variants for bit names:

- Short name: Bit function abbreviation
- Long name: Peripheral abbreviation + short name

#### 1.1.2.1 Short Bit Names

Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant.

Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is *RegisterName*bits.*ShortName*. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CON0bits.EN = 1.

Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions.

#### 1.1.2.2 Long Bit Names

Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral, thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN.

Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction.

## 1.1.2.3 Bit Fields

Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode:

COG1CON0bits.MD = 0x5;

Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode:

Example 1:

MOVLW ~(1<<G1MD1) ANDWF COG1CON0,F MOVLW 1<<G1MD2 | 1<<G1MD0 IORWF COG1CON0,F

#### Example 2:

| BSF | COG1CON0,G1MD2 |
|-----|----------------|
| BCF | COG1CON0,G1MD1 |
| BSF | COG1CON0,G1MD0 |

#### 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS

#### 1.1.3.1 Status, Interrupt, and Mirror Bits

Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant.

#### 1.1.3.2 Legacy Peripherals

There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following:

- EUSART
- MSSP

| R/W-0/0      | ) R/W-0/0           | R/W-0/0             | R/W-0/0         | R/W-0/0                                               | R/W-0/0   | R/W-0/0   | R/W-0/0 |  |  |  |
|--------------|---------------------|---------------------|-----------------|-------------------------------------------------------|-----------|-----------|---------|--|--|--|
| SCANIF       | CRCIF               | SMT2PWAIF           | SMT2PRAIF       | SMT2IF                                                | SMT1PWAIF | SMT1PRAIF | SMT1IF  |  |  |  |
| bit 7        | L                   |                     |                 |                                                       |           |           | bit 0   |  |  |  |
|              |                     |                     |                 |                                                       |           |           |         |  |  |  |
| Legend:      |                     |                     |                 |                                                       |           |           |         |  |  |  |
| R = Reada    | ıble bit            | W = Writable I      | bit             | U = Unimplemented bit, read as '0'                    |           |           |         |  |  |  |
| u = Bit is u | nchanged            | x = Bit is unkn     | own             | -n/n = Value at POR and BOR/Value at all other Resets |           |           |         |  |  |  |
| '1' = Bit is | set                 | '0' = Bit is clea   | ared            |                                                       |           |           |         |  |  |  |
|              |                     |                     |                 |                                                       |           |           |         |  |  |  |
| bit 7        | SCANIF: So          | anner Interrupt     | Flag bit        |                                                       |           |           |         |  |  |  |
|              | 1 = Interrupt       | t is pending        |                 |                                                       |           |           |         |  |  |  |
| 1.1.0        |                     | t is not pending    |                 |                                                       |           |           |         |  |  |  |
| DIT 6        |                     | t is ponding        | DIT             |                                                       |           |           |         |  |  |  |
|              | 0 = Interrupt       | t is not pending    |                 |                                                       |           |           |         |  |  |  |
| bit 5        | SMT2PWAI            | F: SMT2 Pulse       | Width Acquisiti | ion Interrupt F                                       | lag bit   |           |         |  |  |  |
|              | 1 = Interrupt       | t is pending        | ·               |                                                       | Ū         |           |         |  |  |  |
|              | 0 = Interrupt       | t is not pending    |                 |                                                       |           |           |         |  |  |  |
| bit 4        | SMT2PRAI            | F: SMT2 Period      | Acquisition Int | errupt Flag bi                                        | t         |           |         |  |  |  |
|              | 1 = Interrupt       | t is pending        |                 |                                                       |           |           |         |  |  |  |
| hit 3        | SMT2IE: SM          | T2 Match Inter      | runt Elag hit   |                                                       |           |           |         |  |  |  |
| DIL D        | 1 = Interrupt       | t is pending        | lupt l'iag bit  |                                                       |           |           |         |  |  |  |
|              | 0 = Interrupt       | t is not pending    |                 |                                                       |           |           |         |  |  |  |
| bit 2        | SMT1PWAI            | F: SMT1 Pulse       | Width Acquisiti | ion Interrupt F                                       | lag bit   |           |         |  |  |  |
|              | 1 = Interrupt       | t is pending        |                 |                                                       |           |           |         |  |  |  |
|              | 0 = Interrupt       | t is not pending    |                 |                                                       |           |           |         |  |  |  |
| bit 1        | SMT1PRAI            | F: SMI1 Period      | Acquisition Int | errupt Flag bi                                        | t         |           |         |  |  |  |
|              | 0 = Interrupt       | t is not pending    |                 |                                                       |           |           |         |  |  |  |
| bit 0        | SMT1IF: SM          | IT1 Match Inter     | rupt Flag bit   |                                                       |           |           |         |  |  |  |
|              | 1 = Interrupt       | t is pending        |                 |                                                       |           |           |         |  |  |  |
|              | 0 = Interrupt       | t is not pending    |                 |                                                       |           |           |         |  |  |  |
|              |                     |                     |                 |                                                       |           |           |         |  |  |  |
| Note:        | Interrupt flag bits | are set when ar     | n interrupt     |                                                       |           |           |         |  |  |  |
|              | condition occurs,   | regardless of th    | e state of      |                                                       |           |           |         |  |  |  |
|              | its corresponding   | enable bit or the   | ne Global       |                                                       |           |           |         |  |  |  |
|              | User software       | should ens          | ure the         |                                                       |           |           |         |  |  |  |
|              | appropriate interr  | upt flag bits are o | clear prior     |                                                       |           |           |         |  |  |  |
|              | to enabling an int  | errupt.             | -               |                                                       |           |           |         |  |  |  |

# REGISTER 7-10: PIR4: PERIPHERAL INTERRUPT REQUEST REGISTER 4

| R/W-0/0         | R/W-0/0                      | R/W-0/0                          | R/W-0/0          | U-0            | R/HS-0/0         | R/W/HS-0/0       | R/W/HS-0/0  |  |
|-----------------|------------------------------|----------------------------------|------------------|----------------|------------------|------------------|-------------|--|
| TMR3GIF         | TMR3IF                       | TMR5GIF                          | TMR5IF           | -              | AT1IF            | PID1EIF          | PID1DIF     |  |
| bit 7           |                              | ·                                |                  | ·              |                  |                  | bit 0       |  |
|                 |                              |                                  |                  |                |                  |                  |             |  |
| Legend:         |                              |                                  |                  |                |                  |                  |             |  |
| R = Readab      | le bit                       | W = Writable I                   | oit              | U = Unimpler   | mented bit, read | d as '0'         |             |  |
| u = Bit is un   | changed                      | x = Bit is unkn                  | own              | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |  |
| '1' = Bit is se | et                           | '0' = Bit is clea                | ared             |                |                  |                  |             |  |
|                 |                              |                                  |                  |                |                  |                  |             |  |
| bit 7           | TMR3GIF: 7                   | Timer3 Gate Inte                 | errupt Flag bit  |                |                  |                  |             |  |
|                 | 1 = Interrupt                | t is pending                     |                  |                |                  |                  |             |  |
| h:# 0           |                              | t is not pending                 | - 4 <b>F</b> l h |                |                  |                  |             |  |
| DIE             | 1 = Interrupt                | ner3 Overflow II                 | nterrupt Flag t  | DIT            |                  |                  |             |  |
|                 | 0 = Interrupt                | t is not pending                 |                  |                |                  |                  |             |  |
| bit 5           | TMR5GIF: 1                   | Timer5 Gate Inte                 | errupt Flag bit  |                |                  |                  |             |  |
|                 | 1 = Interrupt                | t is pending                     |                  |                |                  |                  |             |  |
|                 | 0 = Interrupt                | t is not pending                 |                  |                |                  |                  |             |  |
| bit 4           | TMR5IF: Tir                  | mer5 Overflow I                  | nterrupt Flag b  | bit            |                  |                  |             |  |
|                 | 1 = Interrupt                | t is pending                     |                  |                |                  |                  |             |  |
|                 | 0 = Interrup                 | t is not pending                 |                  |                |                  |                  |             |  |
| bit 3           | Unimplemen                   | nted: Read as '0                 | )'<br>. <b>—</b> |                |                  |                  |             |  |
| bit 2           | AT1IF: Angu                  | ular Timer 1 Inte                | errupt Flag bit  |                |                  |                  |             |  |
|                 | 1 = Interrup<br>0 = Interrup | t is penaing<br>t is not pending |                  |                |                  |                  |             |  |
| bit 1           | PID1EIF: PI                  | D Error Interrup                 | t Flag bit       |                |                  |                  |             |  |
|                 | 1 = Interrupt                | t is pending                     | 0                |                |                  |                  |             |  |
|                 | 0 = Interrupt                | t is not pending                 |                  |                |                  |                  |             |  |
| bit 0           | PID1DIF: PI                  | D Interrupt Flag                 | bit              |                |                  |                  |             |  |
|                 | 1 = Interrupt                | t is pending                     |                  |                |                  |                  |             |  |
|                 | 0 = Interrup                 | t is not pending                 |                  |                |                  |                  |             |  |
| r               |                              |                                  | <b>e</b>         |                |                  |                  |             |  |
| Note: In        | nterrupt flag bits           | are set when ar                  | n interrupt      |                |                  |                  |             |  |
| C               | ondition occurs,             | regardless of th                 | e state of       |                |                  |                  |             |  |
| l lr            | nterrupt Enable              | bit. GIE of the                  | INTCON           |                |                  |                  |             |  |
| re              | egister. User so             | ftware should e                  | nsure the        |                |                  |                  |             |  |
| a               | ppropriate interr            | upt flag bits are o              | clear prior      |                |                  |                  |             |  |
| to              | o enabling an int            | errupt.                          |                  |                |                  |                  |             |  |
|                 |                              |                                  |                  |                |                  |                  |             |  |

# REGISTER 7-11: PIR5: PERIPHERAL INTERRUPT REQUEST REGISTER 5

# 8.0 POWER-DOWN MODE (SLEEP)

The Power-Down mode is entered by executing a SLEEP instruction.

Upon entering Sleep mode, the following conditions exist:

- 1. WDT will be cleared but keeps running, if enabled for operation during Sleep.
- 2. PD bit of the STATUS register is cleared.
- 3.  $\overline{\text{TO}}$  bit of the STATUS register is set.
- 4. CPU clock is disabled.
- 5. 31 kHz LFINTOSC is unaffected and peripherals that operate from it may continue operation in Sleep.
- 6. Timer1 and peripherals that operate from Timer1 continue operation in Sleep when the Timer1 clock source selected is:
  - LFINTOSC
  - T1CKI
  - Timer1 oscillator
- 7. ADC is unaffected, if the dedicated FRC oscillator is selected.
- 8. I/O ports maintain the status they had before SLEEP was executed (driving high, low or highimpedance).
- 9. Resets other than WDT are not affected by Sleep mode.

Refer to individual chapters for more details on peripheral operation during Sleep.

To minimize current consumption, the following conditions should be considered:

- I/O pins should not be floating
- External circuitry sinking current from I/O pins
- Internal circuitry sourcing current from I/O pins
- Current draw from pins with internal weak pull-ups
- Modules using 31 kHz LFINTOSC
- CWG modules using HFINTOSC

I/O pins that are high-impedance inputs should be pulled to VDD or VSS externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include the FVR module. See **Section 15.0 "Fixed Voltage Reference (FVR)"** for more information on this module.

## 8.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled
- 2. BOR Reset, if enabled
- 3. POR Reset
- 4. Watchdog Timer, if enabled
- 5. Any external interrupt
- 6. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information)

The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 6.12** "**Determining the Cause of a Reset**".

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

## 8.1.1 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction
  - SLEEP instruction will execute as a NOP
  - WDT and WDT prescaler will not be cleared
  - TO bit of the STATUS register will not be set
  - PD bit of the STATUS register will not be cleared
- If the interrupt occurs **during or after** the execution of a SLEEP instruction
  - SLEEP instruction will be completely executed
  - Device will immediately wake-up from Sleep
  - WDT and WDT prescaler will be cleared
  - TO bit of the STATUS register will be set
  - PD bit of the STATUS register will be cleared

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

## **REGISTER 12-19: LATC: PORTC DATA LATCH REGISTER**

| R/W-x/u              | R/W-x/u              | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|----------------------|----------------------|---------|---------|---------|---------|---------|---------|
| LATC7 <sup>(1)</sup> | LATC6 <sup>(1)</sup> | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7                |                      |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-0 | LATC<7:0>: RC<7:0> Output Latch Value bits <sup>(1)</sup> |
|---------|-----------------------------------------------------------|
|         | 1 = PORTC pin configured as an input (tri-stated)         |
|         | 0 = PORTC pin configured as an output                     |

**Note 1:** LATC<7:6> on PIC16(L)F1618 only.

2: Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is return of actual I/O pin values.

#### REGISTER 12-20: ANSELC: PORTC ANALOG SELECT REGISTER

| R/W-1/1              | R/W-1/1              | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|----------------------|----------------------|-----|-----|---------|---------|---------|---------|
| ANSC7 <sup>(1)</sup> | ANSC6 <sup>(1)</sup> | —   | —   | ANSC3   | ANSC2   | ANSC1   | ANSC0   |
| bit 7                |                      |     |     |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-6 **ANSC<7:6>**: Analog Select between Analog or Digital Function on Pins RC<7:6>, respectively<sup>(1)</sup> 1 = Analog input. Pin is assigned as analog input<sup>(2)</sup>. Digital input buffer disabled.

- 0 = Digital I/O. Pin is assigned to port or digital special function.
- bit 5-4 Unimplemented: Read as '0'

bit 3-0 **ANSC<3:0>**: Analog Select between Analog or Digital Function on Pins RC<3:0>, respectively 1 = Analog input. Pin is assigned as analog input<sup>(2)</sup>. Digital input buffer disabled. 0 = Digital I/O. Pin is assigned to port or digital special function.

Note 1: ANSC<7:6> on PIC16(L)F1618 only.

2: When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# **REGISTER 14-4:** IOCBP: INTERRUPT-ON-CHANGE PORTB POSITIVE EDGE REGISTER<sup>(1)</sup>

| R/W-0/0           | R/W-0/0                                     | R/W-0/0                               | R/W-0/0                           | U-0                                    | U-0                          | U-0                | U-0              |  |  |  |
|-------------------|---------------------------------------------|---------------------------------------|-----------------------------------|----------------------------------------|------------------------------|--------------------|------------------|--|--|--|
| IOCBP7            | IOCBP6                                      | IOCBP5                                | IOCBP4                            | —                                      | —                            | —                  | _                |  |  |  |
| bit 7             |                                             |                                       |                                   |                                        |                              |                    | bit 0            |  |  |  |
|                   |                                             |                                       |                                   |                                        |                              |                    |                  |  |  |  |
| Legend:           |                                             |                                       |                                   |                                        |                              |                    |                  |  |  |  |
| R = Readable bit  |                                             | W = Writable bit                      |                                   | U = Unimplemented bit, read as '0'     |                              |                    |                  |  |  |  |
| u = Bit is unchan | ged                                         | x = Bit is unknow                     | wn                                | -n/n = Value at                        | POR and BOR/Val              | ue at all other Re | sets             |  |  |  |
| '1' = Bit is set  |                                             | '0' = Bit is cleare                   | ed                                |                                        |                              |                    |                  |  |  |  |
|                   |                                             |                                       |                                   |                                        |                              |                    |                  |  |  |  |
| bit 7-4           | <b>IOCBP&lt;7:4&gt;</b> :<br>1 = Interrupt- | Interrupt-on-Chan<br>on-Change enable | ige PORTB Por<br>ed on the pin fo | sitive Edge Enab<br>r a positive going | le bits<br>g edge. IOCBFx bi | t and IOCIF flag   | will be set upon |  |  |  |

- detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

bit 3-0 Unimplemented: Read as '0'

Note 1: PIC16(L)F1618 only.

## REGISTER 14-5: IOCBN: INTERRUPT-ON-CHANGE PORTB NEGATIVE EDGE REGISTER<sup>(1)</sup>

| R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| IOCBN7  | IOCBN6  | IOCBN5  | IOCBN4  | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-4 IOCBN<7:4>: Interrupt-on-Change PORTB Negative Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a negative going edge. IOCBFx bit and IOCIF flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

bit 3-0 Unimplemented: Read as '0'

Note 1: PIC16(L)F1618 only.

## REGISTER 14-6: IOCBF: INTERRUPT-ON-CHANGE PORTB FLAG REGISTER<sup>(1)</sup>

| R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | U-0 | U-0 | U-0 | U-0   |
|------------|------------|------------|------------|-----|-----|-----|-------|
| IOCBF7     | IOCBF6     | IOCBF5     | IOCBF4     | —   | —   | —   | —     |
| bit 7      |            |            |            |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-4 IOCBF<7:4>: Interrupt-on-Change PORTB Flag bits

1 = An enabled change was detected on the associated pin.

- Set when IOCBPx = 1 and a rising edge was detected on RBx, or when IOCBNx = 1 and a falling edge was detected on RBx.
- 0 = No change was detected, or the user cleared the detected change.

bit 3-0 Unimplemented: Read as '0'

**Note 1:** PIC16(L)F1618 only.

## 22.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

# 22.4 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If the external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section22.4.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

Note: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment.

#### 22.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

| T1GSS | Timer1 Gate Source                                                    |
|-------|-----------------------------------------------------------------------|
| 00    | Timer1 Gate pin (T1G)                                                 |
| 01    | Overflow of Timer0 (T0_overflow)<br>(TMR0 increments from FFh to 00h) |
| 10    | Comparator 1 Output (C1_OUT_sync) <sup>(1)</sup>                      |
| 11    | Comparator 2 Output (C2_OUT_sync) <sup>(1)</sup>                      |

Note 1: Optionally synchronized comparator output.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

# 22.5 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 Gate Enable.

Timer1 gate can also be driven by multiple selectable sources.

## 22.5.1 TIMER1 GATE ENABLE

The Timer1 Gate Enable mode is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate Enable mode is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See Figure 22-3 for timing details.

| TABLE 22-3: | TIMER1 GATE ENABLE |
|-------------|--------------------|
|             | SELECTIONS         |

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| 1          | 0      | 0   | Counts           |
| $\uparrow$ | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| $\uparrow$ | 1      | 1   | Counts           |

## 22.5.2 TIMER1 GATE SOURCE SELECTION

Timer1 gate source selections are shown in Table 22-4. Source selection is controlled by the T1GSS<1:0> bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

## 23.5.7 EDGE-TRIGGERED HARDWARE LIMIT ONE-SHOT MODE

In Edge-Triggered Hardware Limit One-Shot modes the timer starts on the first external signal edge after the ON bit is set and resets on all subsequent edges. Only the first edge after the ON bit is set is needed to start the timer. The counter will resume counting automatically two clocks after all subsequent external Reset edges. Edge triggers are as follows:

- Rising edge start and Reset (MODE<4:0> = 01100)
- Falling edge start and Reset (MODE<4:0> = 01101)

The timer resets and clears the ON bit when the timer value matches the PRx period value. External signal edges will have no effect until after software sets the ON bit. Figure 23-10 illustrates the rising edge hardware limit one-shot operation.

When this mode is used in conjunction with the CCP then the first starting edge trigger, and all subsequent Reset edges, will activate the PWM drive. The PWM drive will deactivate when the timer matches the CCPRx pulse-width value and stay deactivated until the timer halts at the PRx period match unless an external signal edge resets the timer before the match occurs.

### 23.5.10 LEVEL-TRIGGERED HARDWARE LIMIT ONE-SHOT MODES

The Level-Triggered Hardware Limit One-Shot modes hold the timer in Reset on an external Reset level and start counting when both the ON bit is set and the external signal is not at the Reset level. If one of either the external signal is not in Reset or the ON bit is set then the other signal being set/made active will start the timer. Reset levels are selected as follows:

- Low Reset level (MODE<4:0> = 10110)
- High Reset level (MODE<4:0> = 10111)

When the timer count matches the PRx period count, the timer is reset and the ON bit is cleared. When the ON bit is cleared by either a PRx match or by software control the timer will stay in Reset until both the ON bit is set and the external signal is not at the Reset level.

When Level-Triggered Hardware Limit One-Shot modes are used in conjunction with the CCP PWM operation the PWM drive goes active with either the external signal edge or the setting of the ON bit, whichever of the two starts the timer.

#### 24.4.5 START CONDITION

The  $I^2C$  specification defines a Start condition as a transition of SDA from a high to a low state while SCL line is high. A Start condition is always generated by the master and signifies the transition of the bus from an Idle to an Active state. Figure 24-12 shows wave forms for Start and Stop conditions.

A bus collision can occur on a Start condition if the module samples the SDA line low before asserting it low. This does not conform to the  $I^2C$  Specification that states no bus collision can occur on a Start.

## 24.4.6 STOP CONDITION

A Stop condition is a transition of the SDA line from low-to-high state while the SCL line is high.

Note: At least one SCL low time must appear before a Stop is valid, therefore, if the SDA line goes low then high again while the SCL line stays high, only the Start condition is detected.

## 24.4.7 RESTART CONDITION

A Restart is valid any time that a Stop would be valid. A master can issue a Restart if it wishes to hold the bus after terminating the current transfer. A Restart has the same effect on the slave that a Start would, resetting all slave logic and preparing it to clock in an address. The master may want to address the same or another slave. Figure 24-13 shows the wave form for a Restart condition.

In 10-bit Addressing Slave mode a Restart is required for the master to clock data out of the addressed slave. Once a slave has been fully addressed, matching both high and low address bytes, the master can issue a Restart and the high address byte with the R/W bit set. The slave logic will then hold the clock and prepare to clock out data.

After a full match with  $R/\overline{W}$  clear in 10-bit mode, a prior match flag is set and maintained until a Stop condition, a high address with  $R/\overline{W}$  clear, or high address match fails.

#### 24.4.8 START/STOP CONDITION INTERRUPT MASKING

The SCIE and PCIE bits of the SSPxCON3 register can enable the generation of an interrupt in Slave modes that do not typically support this function. Slave modes where interrupt on Start and Stop detect are already enabled, these bits will have no effect.



#### FIGURE 24-13: I<sup>2</sup>C RESTART CONDITION



## 25.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a VOL Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 25-5 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 25.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 25-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXxREG register.

#### 25.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXxSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXxSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCxSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

Note: The TXIF Transmitter Interrupt flag is set when the TXEN enable bit is set.

#### 25.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXxREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXxREG until the Stop bit of the previous character has been transmitted. The pending character in the TXxREG is then transferred to the TSR in one Tcy immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXxREG.

#### 25.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUDxCON register. The default state of this bit is '0' which selects high true transmit idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See **Section 25.5.1.2 "Clock Polarity**".

#### 25.1.1.4 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR1 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXxREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXxREG. The TXIF flag bit is not cleared immediately upon writing TXxREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXxREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXxREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXxREG.

## 26.2 Compare Mode

The Compare mode function described in this section is available and identical for all CCP modules.

Compare mode makes use of the 16-bit Timer1 resource. The 16-bit value of the CCPRxH:CCPRxL register pair is constantly compared against the 16-bit value of the TMR1H:TMR1L register pair. When a match occurs, one of the following events can occur:

- · Toggle the CCPx output
- · Set the CCPx output
- Clear the CCPx output
- · Pulse the CCPx output
- · Generate a Software Interrupt
- Optionally Reset TMR1

The action on the pin is based on the value of the MODE<3:0> control bits of the CCPxCON register. At the same time, the interrupt flag CCPxIF bit is set.

All Compare modes can generate an interrupt.

Figure 26-2 shows a simplified diagram of the compare operation.

#### 26.2.1 CCPx PIN CONFIGURATION

The user must configure the CCPx pin as an output by clearing the associated TRIS bit.

# FIGURE 26-2: COMPARE MODE OPERATION BLOCK DIAGRAM



# 27.1 **PWMx Pin Configuration**

All PWM outputs are multiplexed with the PORT data latch. The user must configure the pins as outputs by clearing the associated TRIS bits.

## 27.1.1 FUNDAMENTAL OPERATION

The PWM module produces a 10-bit resolution output. Timer2 and PR2 set the period of the PWM. The PWMxDCL and PWMxDCH registers configure the duty cycle. The period is common to all PWM modules, whereas the duty cycle is independently controlled.

| Note: | The Timer2 postscaler is not used in the  |
|-------|-------------------------------------------|
|       | determination of the PWM frequency. The   |
|       | postscaler could be used to have a servo  |
|       | update rate at a different frequency than |
|       | the PWM output.                           |

All PWM outputs associated with Timer2 are set when TMR2 is cleared. Each PWMx is cleared when TMR2 is equal to the value specified in the corresponding PWMxDCH (8 MSb) and PWMxDCL<7:6> (2 LSb) registers. When the value is greater than or equal to PR2, the PWM output is never cleared (100% duty cycle).

| Note: | The PWMxDCH and PWMxDCL registers        |  |  |
|-------|------------------------------------------|--|--|
|       | are double buffered. The buffers are     |  |  |
|       | updated when Timer2 matches PR2. Care    |  |  |
|       | should be taken to update both registers |  |  |
|       | before the timer match occurs.           |  |  |

#### 27.1.2 PWM OUTPUT POLARITY

The output polarity is inverted by setting the PWMxPOL bit of the PWMxCON register.

#### 27.1.3 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 27-1.

## EQUATION 27-1: PWM PERIOD

 $PWM Period = [(PR2) + 1] \bullet 4 \bullet Tosc \bullet$ (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The PWM output is active. (Exception: When the PWM duty cycle = 0%, the PWM output will remain inactive.)
- The PWMxDCH and PWMxDCL register values are latched into the buffers.

| Note: | The Timer2 postscaler has no effect on |
|-------|----------------------------------------|
|       | the PWM operation.                     |

## 27.1.4 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to the PWMxDCH and PWMxDCL register pair. The PWMxDCH register contains the eight MSbs and the PWMxDCL<7:6>, the two LSbs. The PWMxDCH and PWMxDCL registers can be written to at any time.

Equation 27-2 is used to calculate the PWM pulse width.

Equation 27-3 is used to calculate the PWM duty cycle ratio.

## EQUATION 27-2: PULSE WIDTH

 $Pulse Width = (PWMxDCH:PWMxDCL<7:6>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

# EQUATION 27-3: DUTY CYCLE RATIO

$$Duty Cycle Ratio = \frac{(PWMxDCH:PWMxDCL<7:6>)}{4(PR2+1)}$$

The 8-bit timer TMR2 register is concatenated with the two Least Significant bits of 1/Fosc, adjusted by the Timer2 prescaler to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

Figure 27-2 shows a waveform of the PWM signal when the duty cycle is set for the smallest possible pulse.

## FIGURE 27-2: PWM OUTPUT



# 29.2 Data Gating

Outputs from the input multiplexers are directed to the desired logic function input through the data gating stage. Each data gate can direct any combination of the four selected inputs.

#### Note: Data gating is undefined at power-up.

The gate stage is more than just signal direction. The gate can be configured to direct each input signal as inverted or non-inverted data. Directed signals are ANDed together in each gate. The output of each gate can be inverted before going on to the logic function stage.

The gating is in essence a 1-to-4 input AND/NAND/OR/ NOR gate. When every input is inverted and the output is inverted, the gate is an OR of all enabled data inputs. When the inputs and output are not inverted, the gate is an AND or all enabled inputs.

Table 29-2 summarizes the basic logic that can be obtained in gate 1 by using the gate logic select bits. The table shows the logic of four input variables, but each gate can be configured to use less than four. If no inputs are selected, the output will be zero or one, depending on the gate output polarity bit.

| TABLE 29-2: D | ATA GATING | LOGIC |
|---------------|------------|-------|
|---------------|------------|-------|

| CLCxGLS0 | LCxG1POL | Gate Logic |
|----------|----------|------------|
| 0x55     | 1        | AND        |
| 0x55     | 0        | NAND       |
| 0xAA     | 1        | NOR        |
| 0xAA     | 0        | OR         |
| 0x00     | 0        | Logic 0    |
| 0x00     | 1        | Logic 1    |

It is possible (but not recommended) to select both the true and negated values of an input. When this is done, the gate output is zero, regardless of the other inputs, but may emit logic glitches (transient-induced pulses). If the output of the channel must be zero or one, the recommended method is to set all gate bits to zero and use the gate polarity bit to set the desired level.

Data gating is configured with the logic gate select registers as follows:

- Gate 1: CLCxGLS0 (Register 29-6)
- Gate 2: CLCxGLS1 (Register 29-7)
- Gate 3: CLCxGLS2 (Register 29-8)
- Gate 4: CLCxGLS3 (Register 29-9)

Register number suffixes are different than the gate numbers because other variations of this module have multiple gate selections in the same register. Data gating is indicated in the right side of Figure 29-2. Only one gate is shown in detail. The remaining three gates are configured identically with the exception that the data enables correspond to the enables for that gate.

## 29.2.1 LOGIC FUNCTION

There are eight available logic functions including:

- AND-OR
- OR-XOR
- AND
- S-R Latch
- D Flip-Flop with Set and Reset
- D Flip-Flop with Reset
- J-K Flip-Flop with Reset
- · Transparent Latch with Set and Reset

Logic functions are shown in Figure 29-3. Each logic function has four inputs and one output. The four inputs are the four data gate outputs of the previous stage. The output is fed to the inversion stage and from there to other peripherals, an output pin, and back to the CLCx itself.

## 29.2.2 OUTPUT POLARITY

The last stage in the configurable logic cell is the output polarity. Setting the LCxPOL bit of the CLCxCON register inverts the output signal from the logic stage. Changing the polarity while the interrupts are enabled will cause an interrupt for the resulting output transition.

| REGISTER 30-4: | SMTxCLK: SMT CLOCK SELECTION REGISTER |
|----------------|---------------------------------------|
|                |                                       |

| U-0                                         | U-0          | U-0               | U-0  | U-0                                              | R/W-0/0   | R/W-0/0 |       |  |  |  |  |
|---------------------------------------------|--------------|-------------------|------|--------------------------------------------------|-----------|---------|-------|--|--|--|--|
| —                                           | —            | —                 | —    | —                                                | CSEL<2:0> |         |       |  |  |  |  |
| bit 7                                       | it 7         |                   |      |                                                  |           |         | bit 0 |  |  |  |  |
|                                             |              |                   |      |                                                  |           |         |       |  |  |  |  |
| Legend:                                     |              |                   |      |                                                  |           |         |       |  |  |  |  |
| R = Readable                                | bit          | W = Writable      | bit  | U = Unimplemented bit, read as '0'               |           |         |       |  |  |  |  |
| u = Bit is uncha                            | anged        | x = Bit is unkr   | nown | -n/n = Value at POR and BOR/Value at all other R |           |         |       |  |  |  |  |
| '1' = Bit is set                            |              | '0' = Bit is clea | ared | q = Value depends on condition                   |           |         |       |  |  |  |  |
|                                             |              |                   |      |                                                  |           |         |       |  |  |  |  |
| bit 7-3                                     | Unimplemen   | ted: Read as '    | 0'   |                                                  |           |         |       |  |  |  |  |
| bit 2-0 CSEL<2:0>: SMT Clock Selection bits |              |                   |      |                                                  |           |         |       |  |  |  |  |
| 111 = Reserved                              |              |                   |      |                                                  |           |         |       |  |  |  |  |
| 110 = AT1_perclk                            |              |                   |      |                                                  |           |         |       |  |  |  |  |
| 101 = MFINTOSC                              |              |                   |      |                                                  |           |         |       |  |  |  |  |
| 100 = MFINTOSC/16                           |              |                   |      |                                                  |           |         |       |  |  |  |  |
| 011 = LFINTOSC                              |              |                   |      |                                                  |           |         |       |  |  |  |  |
|                                             | 010 - UEINIT |                   |      |                                                  |           |         |       |  |  |  |  |

010 = HFINTOSC 16 MHz 001 = Fosc/4

000 = Fosc

#### 31.2.1 SINGLE-PULSE MODE

The operation of Single-Pulse mode is illustrated in Figure 31-1. The calculations on the input signal are done in a few distinct steps. First, there is a divider that divides the module clock by the ATxRES register pair and uses the resulting signal to increment a period counter. This operation is expressed by Equation 31-2. This equation differs slightly from that of Equation 31-1 because the counters include the count of zero. To compensate for this, the number written to the resolution register, ATxRES, must be one less than the desired resolution.

#### EQUATION 31-2:

$$ATxPER = \frac{\frac{F(ATxclk)}{F(ATxsig)}}{(ATxRES+1)}$$

Variables in Equation 31-2 are as follows:

- ATxPER is the value of the period counter latched by the input signal.
- ATxRES is the user-specified resolution. The phase counter will count up to this value.
- F(ATxclk) is the ATx clock frequency.
- F(ATxsig) is the input signal frequency.

The second step in the angular timer's operation is the creation of the phase clock, which is also illustrated in Figure 31-1. The input clock is divided by the ATxPER value, latched-in during the previous step, and the resulting signal is used to increment the phase counter. This signal also is used as the phase clock output, and for setting the PHSIF interrupt flag bit of the ATxIR0 register. The result is that the phase counter counts from zero to a final value expressed in Equation 31-3, outputting a pulse each time the counter increments. The value of the phase counter can be accessed by software by reading the ATxPHS register pair. However, because of the synchronization required, in order for reads of this register pair to be accurate, the instruction clock (Fosc/4) needs to be at least 3x the ATx\_phsclk output frequency.

#### **EQUATION 31-3:**

$$ATxPHS(final) = \frac{\left(\frac{F(ATxclk)}{F(ATxsig)}\right)}{(ATxPER+1)}$$

The variables in Equation 31-3 are as follows:

- ATxPHS(final) is the maximum value that the phase counter will reach before being reset by the input signal. As noted in Equation 31-1, this will equal ATxRES.
- ATxPER is the maximum value of the period counter.
- F(ATxclk) is the ATx clock frequency.
- F(ATxsig) is the input signal frequency.

Notice that the division is ATxPER + 1. Ideally, this would be just ATxPER but the divider includes zero in the count. In most applications, ATxPER is a large number so the error introduced by adding one is negligible.

ATxPHS counting from 0 to ATxRES is useful when the input signal represents a rotation (for example, a motor or A/C mains). In this case, the input signal is understood to provide a period pulse every 360 degrees. Since the phase clock equally divides the signal period into a number of intervals determined by the ATxRES register pair, each pulse on the phase clock output marks a fixed phase angle in that rotation, as expressed by Equation 31-4.

#### **EQUATION 31-4:**

$$Angle Resolution = \frac{360 degrees}{AT x RES + 1}$$

ATxRES can then be used with the instantaneous value of the ATxPHS register pair to get the instantaneous angle of the rotation using Equation 31-5.

#### **EQUATION 31-5:**

$$Angle = 360 degrees \bullet \frac{ATxPHS}{ATxRES + 1}$$

#### 31.2.2 MULTI-PULSE MODE

The operation of Multi-Pulse mode is illustrated in Figure 31-3. The calculations on the input signal are similar to those in Single-Pulse mode, with the primary difference relating to when the ATxPHS register pair is reset.

The period counter is latched into the ATxPER register pair and reset on every input pulse except the pulse immediately following a missing pulse. The first active pulse following a missing pulse triggers all of the following:

- Period clock output
- PERIF interrupt
- Phase counter reset

The result is a period clock output that has a period length equal to the time between missing pulses (e.g., a missing tooth in a gear). This leads to a significantly different relation between ATxRES and the maximum phase count, ATxPHS, as shown in Equation 31-6.

#### **EQUATION 31-6:**

$$ATxPHS(final) = ATxRES\left(\frac{MissP}{PulseP}\right)$$

## 31.2.3 MISSING PULSE DETECTION

In both Single-Pulse and Multi-Pulse modes, the AT module monitors for missing pulses in the following manner. The latched value of the ATxPER register pair is continuously subtracted from the value of the period counter as it counts up. The result of this subtraction is compared to a third value and a missing pulse event is generated when the comparison is equal.

The third value is either the ATxMISS register pair or the ATxPER register pair divided by two. The APMOD bit of ATxCON0 register (Register 31-1) selects which of these two values is used.

In Single-Pulse mode, a missing pulse event generates the missing pulse output of the module as well as triggering the MISSIF interrupt.

In Multi-Pulse mode, a missing pulse event generates the output and interrupt, and is also used to determine the period signal timing.

## 31.2.4 MISSING PULSE MODES

Missing pulse detection has two modes of operation selected with the APMOD bit of the ATxCON0 register:

- Adaptive
- Fixed

#### 31.2.4.1 Adaptive Missing Pulse Mode

When APMOD = 1, the missing pulse detection is in the Adaptive mode. In Adaptive mode, the difference between the period counter and the latched ATxPER value is compared to the latched ATxPER value divided by two. A missing pulse event will occur when an input signal pulse is not detected within 1.5 times the previous time between pulses. If the signal input period changes, the missing pulse comparison adapts to the change to maintain the relative time to the missing pulse event at 1.5 times the previous pulse interval.

#### 31.2.4.2 Fixed Missing Pulse Mode

When APMOD = 0, the missing pulse detection is in the Fixed mode. In Fixed mode, the difference between the period counter and the latched ATxPER value is compared to the value in the ATxMISS register pair. This gives the user absolute control over when the missing pulse will be detected, with the trade-off of not being adaptive to changes in the period.

## TABLE 35-6: THERMAL CHARACTERISTICS

| Param.<br>No. | Sym.      | Characteristic                         | Тур. | Units | Conditions                                               |  |  |
|---------------|-----------|----------------------------------------|------|-------|----------------------------------------------------------|--|--|
| TH01          | θJA       | Thermal Resistance Junction to Ambient | 62.2 | °C/W  | 20-pin DIP package                                       |  |  |
|               |           |                                        | 77.7 | °C/W  | 20-pin SOIC package                                      |  |  |
|               |           |                                        | 87.3 | °C/W  | 20-pin SSOP package                                      |  |  |
|               |           |                                        | 43   | °C/W  | 20-pin QFN 4X4mm package                                 |  |  |
| TH02          | θJC       | Thermal Resistance Junction to Case    | 27.5 | °C/W  | 20-pin DIP package                                       |  |  |
|               |           |                                        | 23.1 | °C/W  | 20-pin SOIC package                                      |  |  |
|               |           |                                        | 31.1 | °C/W  | 20-pin SSOP package                                      |  |  |
|               |           |                                        | 5.3  | °C/W  | 20-pin QFN 4X4mm package                                 |  |  |
| TH03          | TJMAX     | Maximum Junction Temperature           | 150  | °C    |                                                          |  |  |
| TH04          | PD        | Power Dissipation                      | _    | W     | PD = PINTERNAL + PI/O                                    |  |  |
| TH05          | PINTERNAL | Internal Power Dissipation             | _    | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |  |  |
| TH06          | Pi/o      | I/O Power Dissipation                  | _    | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |  |  |
| TH07          | PDER      | Derated Power                          | _    | W     | Pder = PDmax (Τj - Τa)/θja <sup>(2)</sup>                |  |  |

# Standard Operating Conditions (unless otherwise stated)

Note 1: IDD is current to run the chip alone without driving any load on the output pins.

2: TA = Ambient Temperature; TJ = Junction Temperature

## TABLE 35-14: ADC CONVERSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated) |      |                                                                    |     |                           |      |       |                                              |  |  |
|---------------------------------------------------------|------|--------------------------------------------------------------------|-----|---------------------------|------|-------|----------------------------------------------|--|--|
| Param.<br>No.                                           | Sym. | Characteristic                                                     |     | Тур†                      | Max. | Units | Conditions                                   |  |  |
| AD130*                                                  | TAD  | ADC Clock Period (TADC)                                            | 1.0 | —                         | 6.0  | μS    | Fosc-based                                   |  |  |
|                                                         |      | ADC Internal FRC Oscillator Period (TFRC)                          | 1.0 | 2.0                       | 6.0  | μS    | ADCS<2:0> = x11 (ADC FRC mode)               |  |  |
| AD131                                                   | TCNV | Conversion Time<br>(not including Acquisition Time) <sup>(1)</sup> |     | 11                        | _    | Tad   | Set GO/DONE bit to conversion<br>complete    |  |  |
| AD132*                                                  | TACQ | Acquisition Time                                                   | -   | 5.0                       |      | μS    |                                              |  |  |
| AD133*                                                  | Тнср | Holding Capacitor Disconnect Time                                  |     | 1/2 TAD<br>1/2 TAD + 1TCY | -    |       | Fosc-based<br>ADCS<2:0> = x11 (ADC FRC mode) |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: The ADRES register may be read on the following TCY cycle.

# TABLE 35-15: COMPARATOR SPECIFICATIONS<sup>(1)</sup>

Operating Conditions (unless otherwise stated)

| $VDD = 3.0V, TA = 25^{\circ}C$ |          |                                           |      |      |      |       |                           |
|--------------------------------|----------|-------------------------------------------|------|------|------|-------|---------------------------|
| Param.<br>No.                  | Sym.     | Characteristics                           | Min. | Тур. | Max. | Units | Comments                  |
| CM01                           | Vioff    | Input Offset Voltage                      |      | ±7.5 | ±60  | mV    | CxSP = 1,<br>Vicm = VDD/2 |
| CM02                           | Vicm     | Input Common Mode Voltage                 | 0    |      | VDD  | V     |                           |
| CM03                           | CMRR     | Common Mode Rejection Ratio               | _    | 50   | _    | dB    |                           |
| CM04A                          |          | Response Time Rising Edge                 | _    | 400  | 800  | ns    | <b>CxSP =</b> 1           |
| CM04B                          | Troop(2) | Response Time Falling Edge                | _    | 200  | 400  | ns    | <b>CxSP =</b> 1           |
| CM04C                          | Tresp.   | Response Time Rising Edge                 |      | 1200 |      | ns    | <b>CxSP =</b> 0           |
| CM04D                          |          | Response Time Falling Edge                | _    | 550  | _    | ns    | <b>CxSP =</b> 0           |
| CM05*                          | Tmc2ov   | Comparator Mode Change to<br>Output Valid |      | —    | 10   | μs    |                           |
| CM06                           | CHYSTER  | Comparator Hysteresis                     | —    | 25   | _    | mV    | CxHYS = 1,<br>CxSP = 1    |

\* These parameters are characterized but not tested.

**Note 1:** See Section 36.0 "DC and AC Characteristics Graphs and Charts" for operating characterization.

2: Response time measured with one comparator input at VDD/2, while the other input transitions from Vss to VDD.