# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 600MHz                                                                |
| Co-Processors/DSP               | Security; SEC                                                         |
| RAM Controllers                 | DDR, SDRAM                                                            |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography, Random Number Generator                                 |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8541epxake |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- 1000 Mbps IEEE 802.3z TBI
- 10/100/1000 Mbps RGMII/RTBI
- Full- and half-duplex support
- Buffer descriptors are backwards compatible with MPC8260 and MPC860T 10/100 programming models
- 9.6-Kbyte jumbo frame support
- RMON statistics support
- 2-Kbyte internal transmit and receive FIFOs
- MII management interface for control and status
- Programmable CRC generation and checking
- OCeaN switch fabric
  - Three-port crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Integrated DMA controller
  - Four-channel controller
  - All channels accessible by both local and remote masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Support for scatter and gather transfers
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no-snoop)
  - Ability to start and flow control each DMA channel from external 3-pin interface
  - Ability to launch DMA from single write transaction
- PCI Controllers
  - PCI 2.2 compatible
  - One 64-bit or two 32-bit PCI ports supported at 16 to 66 MHz
  - Host and agent mode support, 64-bit PCI port can be host or agent, if two 32-bit ports, only one can be an agent
  - 64-bit dual address cycle (DAC) support
  - Supports PCI-to-memory and memory-to-PCI streaming
  - Memory prefetching of PCI read accesses
  - Supports posting of processor-to-PCI and PCI-to-memory writes
  - PCI 3.3-V compatible



#### **Electrical Characteristics**

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8541E.



1. Note that  $t_{SYS}$  refers to the clock period associated with the SYSCLK signal.

#### Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/OV<sub>DD</sub>/LV<sub>DD</sub>

The MPC8541E core voltage must always be provided at nominal 1.2 V (see Table 2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied MV<sub>REF</sub> signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.



Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the MPC8541E for the 3.3-V signals, respectively.



Figure 3. Maximum AC Waveforms on PCI interface for 3.3-V Signaling

### 2.1.4 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                           | Programmable Output Impedance ( $\Omega$ ) | Supply<br>Voltage            | Notes |
|---------------------------------------|--------------------------------------------|------------------------------|-------|
| Local bus interface utilities signals | 25                                         | OV <sub>DD</sub> = 3.3 V     | 1     |
|                                       | 42 (default)                               |                              |       |
| PCI signals                           | 25                                         |                              | 2     |
|                                       | 42 (default)                               |                              |       |
| DDR signal                            | 20                                         | GV <sub>DD</sub> = 2.5 V     |       |
| TSEC/10/100 signals                   | 42                                         | LV <sub>DD</sub> = 2.5/3.3 V |       |
| DUART, system control, I2C, JTAG      | 42                                         | OV <sub>DD</sub> = 3.3 V     |       |

#### Table 3. Output Drive Capability

#### Notes:

1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR.

2. The drive strength of the PCI interface is determined by the setting of the PCI\_GNT1 signal at reset.



|   |              | 7 |  |
|---|--------------|---|--|
|   |              |   |  |
| Δ | $\mathbf{A}$ |   |  |

| Interface     | Parameters    | GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments                             |
|---------------|---------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|--------------------------------------|
| DDR I/O       | CCB = 200 MHz | 0.46                        | —                           | —                           | —                           | W    | —                                    |
|               | CCB = 266 MHz | 0.59                        | —                           | —                           | —                           | W    | —                                    |
|               | CCB = 300 MHz | 0.66                        | —                           | —                           | —                           | W    | —                                    |
|               | CCB = 333 MHz | 0.73                        | —                           | —                           | —                           | W    | —                                    |
| PCI I/O       | 64b, 66 MHz   | —                           | 0.14                        | —                           | _                           | W    | —                                    |
|               | 64b, 33 MHz   | —                           | 0.08                        | —                           | _                           | W    | —                                    |
|               | 32b, 66 MHz   | —                           | 0.07                        | —                           | —                           | W    | Multiply by 2 if using two 32b ports |
|               | 32b, 33 MHz   | —                           | 0.04                        | _                           | _                           | W    |                                      |
| Local Bus I/O | 32b, 167 MHz  | —                           | 0.30                        | —                           | _                           | W    | —                                    |
|               | 32b, 133 MHz  | —                           | 0.24                        | —                           | —                           | W    | —                                    |
|               | 32b, 83 MHz   | —                           | 0.16                        | _                           | _                           | W    | _                                    |
|               | 32b, 66 MHz   | —                           | 0.13                        | _                           | _                           | W    | _                                    |
|               | 32b, 33 MHz   | —                           | 0.07                        | _                           | _                           | W    | _                                    |
| TSEC I/O      | MII           | —                           | _                           | 0.01                        | _                           | W    | Multiply by number of interfaces     |
|               | GMII or TBI   | —                           | _                           | 0.07                        | _                           | W    | used.                                |
|               | RGMII or RTBI | —                           | —                           | —                           | 0.04                        | W    |                                      |
| CPM - FCC     | MII           | —                           | 0.015                       | —                           | —                           | W    | —                                    |
|               | RMII          | —                           | 0.013                       | —                           | —                           | W    | —                                    |
|               | HDLC 16 Mbps  | —                           | 0.009                       | —                           | —                           | W    | —                                    |

#### Table 5. Typical I/O Power Dissipation



## 4 Clock Timing

## 4.1 System Clock Timing

Table 6 provides the system clock (SYSCLK) AC timing specifications for the MPC8541E.

| Parameter/Condition       | Symbol                                | Min | Typical | Max     | Unit | Notes |
|---------------------------|---------------------------------------|-----|---------|---------|------|-------|
| SYSCLK frequency          | f <sub>SYSCLK</sub>                   | _   | _       | 166     | MHz  | 1     |
| SYSCLK cycle time         | t <sub>SYSCLK</sub>                   | 6.0 | _       | _       | ns   | _     |
| SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0     | 1.2     | ns   | 2     |
| SYSCLK duty cycle         | <sup>t</sup> ĸнк <sup>∕t</sup> sysclĸ | 40  | _       | 60      | %    | 3     |
| SYSCLK jitter             | _                                     | _   | _       | +/- 150 | ps   | 4, 5  |

#### Table 6. SYSCLK AC Timing Specifications

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYSCLK are measured at 0.6 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. For spread spectrum clocking, guidelines are ±1% of the input frequency with a maximum of 60 kHz of modulation regardless of the input frequency.

## 4.2 TSEC Gigabit Reference Clock Timing

Table 7 provides the TSEC gigabit reference clock (EC\_GTX\_CLK125) AC timing specifications for the MPC8541E.

| Table 7. EC | _GTX_ | _CLK125 | <b>AC</b> Timing | Specifications |
|-------------|-------|---------|------------------|----------------|
|-------------|-------|---------|------------------|----------------|

| Parameter/Condition                                  | Symbol                                | Min      | Typical | Max      | Unit | Notes |
|------------------------------------------------------|---------------------------------------|----------|---------|----------|------|-------|
| EC_GTX_CLK125 frequency                              | f <sub>G125</sub>                     | —        | 125     | _        | MHz  | _     |
| EC_GTX_CLK125 cycle time                             | t <sub>G125</sub>                     | —        | 8       | -        | ns   |       |
| EC_GTX_CLK125 rise time                              | t <sub>G125R</sub>                    | —        | —       | 1.0      | ns   | 1     |
| EC_GTX_CLK125 fall time                              | t <sub>G125F</sub>                    | —        | —       | 1.0      | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _       | 55<br>53 | %    | 1, 2  |

Notes:

1. Timing is guaranteed by design and characterization.

2. EC\_GTX\_CLK125 is used to generate GTX clock for TSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as PHY device can tolerate the duty cycle generated by GTX\_CLK of TSEC.



Figure 4 shows the DDR SDRAM output timing for address skew with respect to any MCK.



Figure 4. Timing Diagram for  $t_{\mbox{AOSKEW}}$  Measurement

Figure 5 shows the DDR SDRAM output timing diagram for the source synchronous mode.



Figure 5. DDR SDRAM Output Timing Diagram for Source Synchronous Mode



Ethernet: Three-Speed, MII Management

## 8.2.3.2 MII Receive AC Timing Specifications

Table 23 provides the MII receive AC timing specifications.

#### Table 23. MII Receive AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                                  | Min  | Тур | Мах | Unit |
|---------------------------------------------|------------------------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub> 2                                   | _    | 400 | _   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                                     |      | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub>                  | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                                  | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                                  | 10.0 | —   | —   | ns   |
| RX_CLK clock rise and fall time             | t <sub>MRXR</sub> , t <sub>MRXF</sub> <sup>2,3</sup> | 1.0  | —   | 4.0 | ns   |

#### Notes:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3.Guaranteed by design.

Figure 11 shows the MII receive AC timing diagram.



Figure 11. MII Receive AC Timing Diagram



## 8.2.4 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

#### 8.2.4.1 TBI Transmit AC Timing Specifications

Table 24 provides the MII transmit AC timing specifications.

#### Table 24. TBI Transmit AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                                                | Symbol <sup>1</sup>                                  | Min | Тур | Мах | Unit |
|--------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                                               | t <sub>TTX</sub>                                     | _   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                                                 | t <sub>TTXH</sub> /t <sub>TTX</sub>                  | 40  | _   | 60  | %    |
| GMII data TCG[9:0], TX_ER, TX_EN setup time<br>GTX_CLK going high  | <sup>t</sup> ttkhdv                                  | 2.0 | -   | —   | ns   |
| GMII data TCG[9:0], TX_ER, TX_EN hold time from GTX_CLK going high | <sup>t</sup> тткнdx                                  | 1.0 |     | —   | ns   |
| GTX_CLK clock rise and fall time                                   | t <sub>TTXR</sub> , t <sub>TTXF</sub> <sup>2,3</sup> | _   | _   | 1.0 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern of  $t_{(first two letters of functional block)(signal)(state)}$ 

(include to botto or initiate include, include to botto or initiate include, it is a signal (it is the initiate include, it is a signal of the initiate initiat

2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3. Guaranteed by design.

Figure 12 shows the TBI transmit AC timing diagram.



Figure 12. TBI Transmit AC Timing Diagram



Ethernet: Three-Speed, MII Management

## 8.2.4.2 TBI Receive AC Timing Specifications

Table 25 provides the TBI receive AC timing specifications.

#### Table 25. TBI Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                  | Symbol <sup>1</sup>                                  | Min | Тур  | Max | Unit |
|--------------------------------------|------------------------------------------------------|-----|------|-----|------|
| RX_CLK clock period                  | t <sub>TRX</sub>                                     |     | 16.0 |     | ns   |
| RX_CLK skew                          | <sup>t</sup> SKTRX                                   | 7.5 | —    | 8.5 | ns   |
| RX_CLK duty cycle                    | t <sub>TRXH</sub> /t <sub>TRX</sub>                  | 40  | _    | 60  | %    |
| RCG[9:0] setup time to rising RX_CLK | t <sub>TRDVKH</sub>                                  | 2.5 |      | —   | ns   |
| RCG[9:0] hold time to rising RX_CLK  | t <sub>trdxkh</sub>                                  | 1.5 | _    | —   | ns   |
| RX_CLK clock rise time and fall time | t <sub>TRXR</sub> , t <sub>TRXF</sub> <sup>2,3</sup> | 0.7 |      | 2.4 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of  $t_{(first two letters of functional block)(signal)(state)}$ (reference)(state) for inputs and  $t_{(first two letters of functional block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{TRDVKH}$  symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{TRX}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{TRDXKH}$  symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{TRX}$  clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of  $t_{TRX}$  represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX).

2. Guaranteed by design.

Figure 13 shows the TBI receive AC timing diagram.



Figure 13. TBI Receive AC Timing Diagram



| Parameter                                    | Configuration <sup>7</sup>           | Symbol <sup>1</sup>  | Min  | Max | Unit | Notes |
|----------------------------------------------|--------------------------------------|----------------------|------|-----|------|-------|
| Local bus clock to address valid for LAD     | LWE[0:1] = 00                        | t <sub>LBKLOV3</sub> | _    | 0.8 | ns   | 3     |
|                                              | $\overline{LWE[0:1]} = 11$ (default) |                      |      | 2.3 |      |       |
| Output hold from local bus clock (except     | LWE[0:1] = 00                        | t <sub>LBKLOX1</sub> | -2.7 | _   | ns   | 3     |
| LAD/LDP and LALE)                            | $\overline{LWE[0:1]} = 11$ (default) |                      | -1.8 |     |      |       |
| Output hold from local bus clock for LAD/LDP | LWE[0:1] = 00                        | t <sub>LBKLOX2</sub> | -2.7 | _   | ns   | 3     |
|                                              | $\overline{LWE[0:1]} = 11$ (default) |                      | -1.8 |     |      |       |
| Local bus clock to output high Impedance     | <u>LWE[0:1]</u> = 00                 | t <sub>LBKLOZ1</sub> | _    | 1.0 | ns   | 5     |
| (except LAD/LDP and LALE)                    | $\overline{LWE[0:1]} = 11$ (default) |                      |      | 2.4 |      |       |
| Local bus clock to output high impedance for | <u>LWE[0:1]</u> = 00                 | t <sub>LBKLOZ2</sub> | _    | 1.0 | ns   | 5     |
|                                              | LWE[0:1] = 11 (default)              |                      |      | 2.4 |      |       |

#### Table 31. Local Bus General Timing Parameters—DLL Bypassed (continued)

#### Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to LSYNC\_IN for DLL enabled mode.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of local bus clock for DLL bypass mode to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins LWE[0:1].
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2.
- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

Figure 16 provides the AC test load for the local bus.



Figure 16. Local Bus C Test Load



Local Bus



Figure 19. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled)



СРМ

## 10 CPM

This section describes the DC and AC electrical specifications for the CPM of the MPC8541E.

## **10.1 CPM DC Electrical Characteristics**

Table 32 provides the DC electrical characteristics for the CPM.

| Characteristic      | Symbol          | Condition                 | Min | Max   | Unit | Notes |
|---------------------|-----------------|---------------------------|-----|-------|------|-------|
| Input high voltage  | V <sub>IH</sub> |                           | 2.0 | 3.465 | V    | 1     |
| Input low voltage   | V <sub>IL</sub> |                           | GND | 0.8   | V    | 1, 2  |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4 | _     | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | l <sub>OL</sub> = 8.0 mA  | —   | 0.5   | V    | 1     |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA | 2.4 | —     | V    | 1     |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _   | 0.4   | V    | 1     |

 Table 32. CPM DC Electrical Characteristics

## 10.2 CPM AC Timing Specifications

Table 33 and Table 34 provide the CPM input and output AC timing specifications, respectively.

### NOTE: Rise/Fall Time on CPM Input Pins

It is recommended that the rise/fall time on CPM input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of VCC; fall time refers to transitions from 90% to 10% of VCC.

| Characteristic                                    | Symbol <sup>2</sup>   | Min <sup>3</sup> | Unit |
|---------------------------------------------------|-----------------------|------------------|------|
| FCC inputs—internal clock (NMSI) input setup time | t <sub>FIIVKH</sub>   | 6                | ns   |
| FCC inputs—internal clock (NMSI) hold time        | t <sub>FIIXKH</sub>   | 0                | ns   |
| FCC inputs—external clock (NMSI) input setup time | t <sub>FEIVKH</sub>   | 2.5              | ns   |
| FCC inputs—external clock (NMSI) hold time        | t <sub>FEIXKH</sub> b | 2                | ns   |
| SPI inputs—internal clock (NMSI) input setup time | t <sub>NIIVKH</sub>   | 6                | ns   |
| SPI inputs—internal clock (NMSI) input hold time  | t <sub>NIIXKH</sub>   | 0                | ns   |
| SPI inputs—external clock (NMSI) input setup time | t <sub>NEIVKH</sub>   | 4                | ns   |
| SPI inputs—external clock (NMSI) input hold time  | t <sub>NEIXKH</sub>   | 2                | ns   |
| PIO inputs—input setup time                       | <sup>t</sup> риvкн    | 8                | ns   |

#### Table 33. CPM Input AC Timing Specifications <sup>1</sup>



СРМ

Figure 24 through Figure 29 represent the AC timing from Table 33 and Table 34. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 24 shows the FCC internal clock.



Figure 24. FCC Internal AC Timing Clock Diagram

Figure 25 shows the FCC external clock.



Figure 25. FCC External AC Timing Clock Diagram

Figure 26 shows Ethernet collision timing on FCCs.



Figure 26. Ethernet Collision AC Timing Diagram (FCC)



Package and Pin Listings

| Signal                                    | Package Pin Number                                                                                                                                                               | Pin Type | Power<br>Supply  | Notes    |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------|--|
| LA[28:31]                                 | T18, T19, T20, T21                                                                                                                                                               | 0        | OV <sub>DD</sub> | 5, 7, 9  |  |
| LAD[0:31]                                 | AD26, AD27, AD28, AC26, AC27, AC28, AA22,<br>AA23, AA26, Y21, Y22, Y26, W20, W22, W26, V19,<br>T22, R24, R23, R22, R21, R18, P26, P25, P20, P19,<br>P18, N22, N23, N24, N25, N26 |          | OV <sub>DD</sub> | -        |  |
| LALE                                      | V21                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 8, 9  |  |
| LBCTL                                     | V20                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 9        |  |
| LCKE                                      | U23                                                                                                                                                                              | 0        | OV <sub>DD</sub> | —        |  |
| LCLK[0:2]                                 | U27, U28, V18                                                                                                                                                                    | 0        | OV <sub>DD</sub> | —        |  |
| LCS[0:4]                                  | Y27, Y28, W27, W28, R27                                                                                                                                                          | 0        | OV <sub>DD</sub> | —        |  |
| LCS5/DMA_DREQ2                            | R28                                                                                                                                                                              | I/O      | OV <sub>DD</sub> | 1        |  |
| LCS6/DMA_DACK2                            | P27                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 1        |  |
| LCS7/DMA_DDONE2                           | P28                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 1        |  |
| LDP[0:3]                                  | AA27, AA28, T26, P21                                                                                                                                                             | I/O      | OV <sub>DD</sub> | —        |  |
| LGPL0/LSDA10                              | PL0/LSDA10 U19                                                                                                                                                                   |          | OV <sub>DD</sub> | 5, 9     |  |
| LGPL1/LSDWE                               | U22                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9     |  |
| LGPL2/LOE/LSDRAS                          | RAS V28                                                                                                                                                                          |          | OV <sub>DD</sub> | 5, 8, 9  |  |
| LGPL3/LSDCAS                              | V27                                                                                                                                                                              |          | OV <sub>DD</sub> | 5, 9     |  |
| LGPL4/ <del>LGTA</del> /LUPWAIT/<br>LPBSE | GPL4/LGTA/LUPWAIT/ V23<br>PBSE                                                                                                                                                   |          | OV <sub>DD</sub> | 21       |  |
| LGPL5                                     | V22                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9     |  |
| LSYNC_IN                                  | T27                                                                                                                                                                              | Ι        | OV <sub>DD</sub> | —        |  |
| LSYNC_OUT                                 | T28                                                                                                                                                                              | 0        | OV <sub>DD</sub> | —        |  |
| LWE[0:1]/LSDDQM[0:1]/<br>LBS[0:1]         | VE[0:1]/LSDDQM[0:1]/         AB28, AB27           3S[0:1]         3S[0:1]                                                                                                        |          | OV <sub>DD</sub> | 1, 5, 9  |  |
| LWE[2:3]/LSDDQM[2:3]/<br>LBS[2:3]         | T23, P24                                                                                                                                                                         | 0        | OV <sub>DD</sub> | 1, 5, 9  |  |
|                                           | DMA                                                                                                                                                                              |          |                  |          |  |
| DMA_DREQ[0:1]                             | H5, G4                                                                                                                                                                           | Ι        | OV <sub>DD</sub> | —        |  |
| DMA_DACK[0:1]                             | MA_DACK[0:1] H6, G5                                                                                                                                                              |          | OV <sub>DD</sub> | —        |  |
| DMA_DDONE[0:1]                            | H7, G6                                                                                                                                                                           | 0        | OV <sub>DD</sub> | <u> </u> |  |
|                                           | Programmable Interrupt Controller                                                                                                                                                |          |                  | <u></u>  |  |
| MCP                                       | AG17                                                                                                                                                                             | Ι        | OV <sub>DD</sub> | —        |  |
| UDE                                       | AG16                                                                                                                                                                             | I        | OV <sub>DD</sub> | -        |  |

#### Table 43. MPC8541E Pinout Listing (continued)



Package and Pin Listings

#### Table 43. MPC8541E Pinout Listing (continued)

| Signal         | ignal Package Pin Number Pin 1   |     | Power<br>Supply  | Notes    |
|----------------|----------------------------------|-----|------------------|----------|
| TSEC2_CRS      | D9                               | I   | LV <sub>DD</sub> |          |
| TSEC2_COL      | F8                               | I   | LV <sub>DD</sub> | —        |
| TSEC2_RXD[7:0] | F9, E9, C9, B9, A9, H9, G10, F10 | I   | LV <sub>DD</sub> |          |
| TSEC2_RX_DV    | H8                               | I   | LV <sub>DD</sub> | —        |
| TSEC2_RX_ER    | A8                               | I   | LV <sub>DD</sub> | —        |
| TSEC2_RX_CLK   | E10                              | I   | LV <sub>DD</sub> | —        |
|                | DUART                            |     |                  |          |
| UART_CTS[0,1]  | Y2, Y3                           | I   | OV <sub>DD</sub> | —        |
| UART_RTS[0,1]  | Y1, AD1                          | 0   | OV <sub>DD</sub> | —        |
| UART_SIN[0,1]  | P11, AD5                         | I   | OV <sub>DD</sub> | —        |
| UART_SOUT[0,1] | N6, AD2                          | 0   | OV <sub>DD</sub> |          |
|                | I <sup>2</sup> C interface       |     |                  |          |
| IIC_SDA        | AH22                             | I/O | OV <sub>DD</sub> | 4, 19    |
| IIC_SCL        | AH23                             | I/O | OV <sub>DD</sub> | 4, 19    |
|                | System Control                   |     |                  |          |
| HRESET         | AH16                             | I   | OV <sub>DD</sub> | —        |
| HRESET_REQ     | SET_REQ AG20                     |     | OV <sub>DD</sub> | 18       |
| SRESET         | RESET AF20                       |     | OV <sub>DD</sub> | _        |
| CKSTP_IN       | KSTP_IN M11                      |     | OV <sub>DD</sub> | —        |
| CKSTP_OUT      | KSTP_OUT G1                      |     | OV <sub>DD</sub> | 2, 4     |
|                | Debug                            |     |                  |          |
| TRIG_IN        | N12                              | I   | OV <sub>DD</sub> | _        |
| TRIG_OUT/READY | G2                               | 0   | OV <sub>DD</sub> | 6, 9, 18 |
| MSRCID[0:1]    | J9, G3                           | 0   | OV <sub>DD</sub> | 5, 6, 9  |
| MSRCID[2:3]    | F3, F5                           | 0   | OV <sub>DD</sub> | 6        |
| MSRCID4        | MSRCID4 F2                       |     | OV <sub>DD</sub> | 6        |
| MDVAL          | F4                               | 0   | OV <sub>DD</sub> | 6        |
|                | Clock                            |     |                  |          |
| SYSCLK         | AH21                             | I   | OV <sub>DD</sub> | _        |
| RTC            | AB23                             |     | OV <sub>DD</sub> | —        |
| CLK_OUT        | AF22                             | 0   | OV <sub>DD</sub> | _        |



Package and Pin Listings

| Table 43. | MPC8541E | <b>Pinout Listing</b> | (continued) | ١ |
|-----------|----------|-----------------------|-------------|---|
|           |          | I mout Listing        | (continucu) | , |

| Signal Package Pin Number                         |                                                    | Pin Type                      | Power<br>Supply    | Notes |  |  |
|---------------------------------------------------|----------------------------------------------------|-------------------------------|--------------------|-------|--|--|
| JTAG                                              |                                                    |                               |                    |       |  |  |
| тск                                               | Ι                                                  | OV <sub>DD</sub>              | —                  |       |  |  |
| TDI                                               | AG21                                               | Ι                             | OV <sub>DD</sub>   | 12    |  |  |
| TDO                                               | AF19                                               | 0                             | OV <sub>DD</sub>   | 11    |  |  |
| TMS                                               | AF23                                               | I                             | OV <sub>DD</sub>   | 12    |  |  |
| TRST                                              | AG23                                               | I                             | OV <sub>DD</sub>   | 12    |  |  |
|                                                   | DFT                                                |                               |                    |       |  |  |
| LSSD_MODE                                         | AG19                                               | Ι                             | OV <sub>DD</sub>   | 20    |  |  |
| L1_TSTCLK                                         | AB22                                               | Ι                             | OV <sub>DD</sub>   | 20    |  |  |
| L2_TSTCLK AG22                                    |                                                    | Ι                             | OV <sub>DD</sub>   | 20    |  |  |
| TEST_SEL0 I                                       |                                                    | I                             | OV <sub>DD</sub>   | 3     |  |  |
| TEST_SEL1                                         | AG26                                               | I                             | OV <sub>DD</sub>   | 3     |  |  |
|                                                   | Thermal Management                                 |                               |                    |       |  |  |
| THERM0                                            | AG2                                                | _                             | _                  | 14    |  |  |
| THERM1                                            | AH3                                                | _                             | _                  | 14    |  |  |
| Power Management                                  |                                                    |                               |                    |       |  |  |
| ASLEEP                                            | AG18                                               |                               | —                  | 9, 18 |  |  |
|                                                   | Power and Ground Signals                           |                               |                    |       |  |  |
| AV <sub>DD</sub> 1 AH19 F                         |                                                    | Power for e500<br>PLL (1.2 V) | AV <sub>DD</sub> 1 | —     |  |  |
| AV <sub>DD</sub> 2 AH18 Power for CCB PLL (1.2 V) |                                                    | AV <sub>DD</sub> 2            | —                  |       |  |  |
| AV <sub>DD</sub> 3                                | AV <sub>DD</sub> 3 AH17 Power for CPM PLL (1.2 V)  |                               | AV <sub>DD</sub> 3 | —     |  |  |
| AV <sub>DD</sub> 4                                | AV <sub>DD</sub> 4 AF28 Power for PCI1 PLL (1.2 V) |                               | AV <sub>DD</sub> 4 | —     |  |  |
| AV <sub>DD</sub> 5                                | AE28                                               | Power for PCI2<br>PLL (1.2 V) | AV <sub>DD</sub> 5 | —     |  |  |



## 15.2 Platform/System PLL Ratio

The platform clock is the clock that drives the L2 cache, the DDR SDRAM data rate, and the e500 core complex bus (CCB), and is also called the CCB clock. The values are determined by the binary value on LA[28:31] at power up, as shown in Table 46.

There is no default for this PLL ratio; these signals must be pulled to the desired values.

For specifications on the PCI\_CLK, refer to the PCI 2.2 Specification.

| Binary Value of<br>LA[28:31] Signals | Ratio Description                      |
|--------------------------------------|----------------------------------------|
| 0000                                 | 16:1 ratio CCB clock: SYSCLK (PCI bus) |
| 0001                                 | Reserved                               |
| 0010                                 | 2:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 0011                                 | 3:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 0100                                 | 4:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 0101                                 | 5:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 0110                                 | 6:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 0111                                 | Reserved                               |
| 1000                                 | 8:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 1001                                 | 9:1 ratio CCB clock: SYSCLK (PCI bus)  |
| 1010                                 | 10:1 ratio CCB clock: SYSCLK (PCI bus) |
| 1011                                 | Reserved                               |
| 1100                                 | 12:1 ratio CCB clock: SYSCLK (PCI bus) |
| 1101                                 | Reserved                               |
| 1110                                 | Reserved                               |
| 1111                                 | Reserved                               |

| Table | 46.         | CCB | Clock | Ratio |
|-------|-------------|-----|-------|-------|
| Table | <b>TU</b> . | 000 | Olock | nauo  |

# NP

#### System Design Information

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 51 allows the COP port to independently assert  $\overline{\text{HRESET}}$  or  $\overline{\text{TRST}}$ , while ensuring that the target can drive  $\overline{\text{HRESET}}$  as well.

The COP interface has a standard header, shown in Figure 51, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 51 is common to all known emulators.



Figure 51. COP Connector Physical Pinout



System Design Information



#### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed or removed.
- 6. Asserting SRESET causes a machine check interrupt to the e500 core.

#### Figure 52. JTAG Interface Connection



Device Nomenclature

## **19 Device Nomenclature**

Ordering information for the parts fully covered by this specification document is provided in Section 19.1, "Nomenclature of Parts Fully Addressed by this Document."

## **19.1** Nomenclature of Parts Fully Addressed by this Document

Table 52 provides the Freescale part numbering nomenclature for the MPC8541E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MPC             | nnnn               |                                         | t                                      | рр                                          | aa                                                                            | а                                         | r                              |
|-----------------|--------------------|-----------------------------------------|----------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------|--------------------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature<br>Range <sup>1</sup>      | Package <sup>2</sup>                        | Processor<br>Frequency <sup>3</sup>                                           | Platform<br>Frequency                     | Revision<br>Level <sup>4</sup> |
| MPC             | 8541               | Blank = not<br>included<br>E = included | Blank = 0 to 105°C<br>C = -40 to 105°C | PX = FC-PBGA<br>VT = FC-PBGA<br>(lead free) | AJ = 533 MHz<br>AK = 600 MHz<br>AL = 667 MHz<br>AP = 833 MHz<br>AQ = 1000 MHZ | D = 266 MHz<br>E = 300 MHz<br>F = 333 MHz |                                |

#### Table 52. Part Numbering Nomenclature

Notes:

1. For Temperature Range=C, Processor Frequency is limited to 667 MHz with a Platform Frequency selector of 333 MHz, Processor Frequency is limited to 533 MHz with a Platform Frequency selector of 266 MHz.

2. See Section 14, "Package and Pin Listings," for more information on available package types.

 Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.

4. Contact you local Freescale field applications engineer (FAE).