# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| 2                               |                                                                       |
|---------------------------------|-----------------------------------------------------------------------|
| Product Status                  | Obsolete                                                              |
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 1.0GHz                                                                |
| Co-Processors/DSP               | Security; SEC                                                         |
| RAM Controllers                 | DDR, SDRAM                                                            |
| Graphics Acceleration           | Νο                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography, Random Number Generator                                 |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8541epxaqf |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1 Overview

The following section provides a high-level overview of the MPC8541E features. Figure 1 shows the major functional units within the MPC8541E.



Figure 1. MPC8541E Block Diagram

### 1.1 Key Features

The following lists an overview of the MPC8541E feature set.

- Embedded e500 Book E-compatible core
  - High-performance, 32-bit Book E-enhanced core that implements the PowerPC architecture
  - Dual-issue superscalar, 7-stage pipeline design
  - 32-Kbyte L1 instruction cache and 32-Kbyte L1 data cache with parity protection
  - Lockable L1 caches—entire cache or on a per-line basis
  - Separate locking for instructions and data
  - Single-precision floating-point operations
  - Memory management unit especially designed for embedded applications
  - Enhanced hardware and software debug support
  - Dynamic power management
  - Performance monitor facility



- Selectable hardware-enforced coherency
- Selectable clock source (SYSCLK or independent PCI\_CLK)
- Power management
  - Fully static 1.2-V CMOS design with 3.3- and 2.5-V I/O
  - Supports power save modes: doze, nap, and sleep
  - Employs dynamic power management
  - Selectable clock source (sysclk or independent PCI\_CLK)
- System performance monitor
  - Supports eight 32-bit counters that count the occurrence of selected events
  - Ability to count up to 512 counter specific events
  - Supports 64 reference events that can be counted on any of the 8 counters
  - Supports duration and quantity threshold counting
  - Burstiness feature that permits counting of burst events with a programmable time between bursts
  - Triggering and chaining capability
  - Ability to generate an interrupt on overflow
- System access port
  - Uses JTAG interface and a TAP controller to access entire system memory map
  - Supports 32-bit accesses to configuration registers
  - Supports cache-line burst accesses to main memory
  - Supports large block (4-Kbyte) uploads and downloads
  - Supports continuous bit streaming of entire block for fast upload and download
- IEEE Std 1149.1<sup>TM</sup>-compatible, JTAG boundary scan
- 783 FC-PBGA package

## 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8541E. The MPC8541E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

### 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.



#### **Electrical Characteristics**

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8541E.



1. Note that  $t_{SYS}$  refers to the clock period associated with the SYSCLK signal.

#### Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/OV<sub>DD</sub>/LV<sub>DD</sub>

The MPC8541E core voltage must always be provided at nominal 1.2 V (see Table 2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied MV<sub>REF</sub> signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.



## 4 Clock Timing

## 4.1 System Clock Timing

Table 6 provides the system clock (SYSCLK) AC timing specifications for the MPC8541E.

| Parameter/Condition       | Symbol                                | Min | Typical | Max     | Unit | Notes |
|---------------------------|---------------------------------------|-----|---------|---------|------|-------|
| SYSCLK frequency          | f <sub>SYSCLK</sub>                   | —   | —       | 166     | MHz  | 1     |
| SYSCLK cycle time         | t <sub>SYSCLK</sub>                   | 6.0 | —       | —       | ns   | —     |
| SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0     | 1.2     | ns   | 2     |
| SYSCLK duty cycle         | <sup>t</sup> ĸнк <sup>∕t</sup> sysclĸ | 40  | —       | 60      | %    | 3     |
| SYSCLK jitter             | —                                     | —   | —       | +/- 150 | ps   | 4, 5  |

#### Table 6. SYSCLK AC Timing Specifications

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYSCLK are measured at 0.6 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. For spread spectrum clocking, guidelines are ±1% of the input frequency with a maximum of 60 kHz of modulation regardless of the input frequency.

## 4.2 TSEC Gigabit Reference Clock Timing

Table 7 provides the TSEC gigabit reference clock (EC\_GTX\_CLK125) AC timing specifications for the MPC8541E.

| Table 7. | EC_GTX | _CLK125 | AC Timing | Specifications |
|----------|--------|---------|-----------|----------------|
|----------|--------|---------|-----------|----------------|

| Parameter/Condition                                  | Symbol                                | Min      | Typical | Max      | Unit | Notes |
|------------------------------------------------------|---------------------------------------|----------|---------|----------|------|-------|
| EC_GTX_CLK125 frequency                              | f <sub>G125</sub>                     | —        | 125     | _        | MHz  | —     |
| EC_GTX_CLK125 cycle time                             | t <sub>G125</sub>                     | —        | 8       | _        | ns   | —     |
| EC_GTX_CLK125 rise time                              | t <sub>G125R</sub>                    | —        | —       | 1.0      | ns   | 1     |
| EC_GTX_CLK125 fall time                              | t <sub>G125F</sub>                    | —        | —       | 1.0      | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _       | 55<br>53 | %    | 1, 2  |

Notes:

1. Timing is guaranteed by design and characterization.

2. EC\_GTX\_CLK125 is used to generate GTX clock for TSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as PHY device can tolerate the duty cycle generated by GTX\_CLK of TSEC.



Ethernet: Three-Speed, MII Management

### 8.2.2.1 GMII Receive AC Timing Specifications

Table 21 provides the GMII receive AC timing specifications.

#### Table 21. GMII Receive AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                                  | Min | Тур | Мах | Unit |
|---------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                                     | _   | 8.0 | _   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub>                  | 40  | _   | 60  | %    |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                                  | 2.0 | —   | —   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                                  | 0.5 | —   | —   | ns   |
| RX_CLK clock rise and fall time             | t <sub>GRXR</sub> , t <sub>GRXF</sub> <sup>2,3</sup> | _   | —   | 1.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t(first two letters of functional block)(signal)(state)

(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3. Guaranteed by design.

Figure 8 provides the AC test load for TSEC.



Figure 8. TSEC AC Test Load

Figure 9 shows the GMII receive AC timing diagram.



Figure 9. GMII Receive AC Timing Diagram



Local Bus

Figure 15 shows the MII management AC timing diagram.



Figure 15. MII Management Interface Timing Diagram

## 9 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8541E.

## 9.1 Local Bus DC Electrical Characteristics

Table 29 provides the DC electrical characteristics for the local bus interface.

| Parameter                 | Symbol          | Test Condition                                     | Min                   | Мах                    | Unit |
|---------------------------|-----------------|----------------------------------------------------|-----------------------|------------------------|------|
| High-level input voltage  | V <sub>IH</sub> | $V_{OUT} \ge V_{OH}$ (min) or                      | 2                     | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage   | V <sub>IL</sub> | V <sub>OUT</sub> ≤ V <sub>OL</sub> (max)           | -0.3                  | 0.8                    | V    |
| Input current             | I <sub>IN</sub> | $V_{IN}$ <sup>1</sup> = 0 V or $V_{IN}$ = $V_{DD}$ | —                     | ±5                     | μA   |
| High-level output voltage | V <sub>OH</sub> | $OV_{DD} = min,$<br>$I_{OH} = -2mA$                | OV <sub>DD</sub> -0.2 | _                      | V    |
| Low-level output voltage  | V <sub>OL</sub> | OV <sub>DD</sub> = min, I <sub>OL</sub> = 2mA      | _                     | 0.2                    | V    |

#### Table 29. Local Bus DC Electrical Characteristics

#### Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.



| Parameter                                    | Configuration <sup>7</sup>                          | Symbol <sup>1</sup>  | Min  | Max | Unit | Notes |
|----------------------------------------------|-----------------------------------------------------|----------------------|------|-----|------|-------|
| Local bus clock to address valid for LAD     | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOV3</sub> | _    | 0.8 | ns   | 3     |
|                                              | LWE[0:1] = 11 (default)                             |                      |      | 2.3 |      |       |
| Output hold from local bus clock (except     | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOX1</sub> | -2.7 | —   | ns   | 3     |
| LAD/LDP and LALE)                            | $\overline{\text{LWE}[0:1]} = 11 \text{ (default)}$ |                      | -1.8 |     |      |       |
| Output hold from local bus clock for LAD/LDP | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOX2</sub> | -2.7 | —   | ns   | 3     |
|                                              | $\overline{LWE[0:1]} = 11$ (default)                |                      | -1.8 |     |      |       |
| Local bus clock to output high Impedance     | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOZ1</sub> | _    | 1.0 | ns   | 5     |
| (except LAD/LDP and LALE)                    | LWE[0:1] = 11 (default)                             |                      |      | 2.4 |      |       |
| Local bus clock to output high impedance for | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOZ2</sub> | —    | 1.0 | ns   | 5     |
| LAD/LDP                                      | $\overline{LWE[0:1]} = 11$ (default)                |                      |      | 2.4 |      |       |

#### Table 31. Local Bus General Timing Parameters—DLL Bypassed (continued)

#### Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to LSYNC\_IN for DLL enabled mode.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of local bus clock for DLL bypass mode to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins <u>LWE[0:1]</u>.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2.
- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

Figure 16 provides the AC test load for the local bus.



Figure 16. Local Bus C Test Load







Figure 17. Local Bus Signals, Nonspecial Signals Only (DLL Enabled)







Figure 18. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode)



Local Bus



Figure 19. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled)



Figure 31 provides the AC test load for TDO and the boundary-scan outputs of the MPC8541E.



Figure 31. AC Test Load for the JTAG Interface

Figure 32 provides the JTAG clock input timing diagram.



 $VM = Midpoint Voltage (OV_{DD}/2)$ 

#### Figure 32. JTAG Clock Input Timing Diagram

Figure 33 provides the TRST timing diagram.



Figure 33. TRST Timing Diagram

Figure 34 provides the boundary-scan timing diagram.



VM = Midpoint Voltage (OV<sub>DD</sub>/2)





Figure 35 provides the test access port timing diagram.



Figure 35. Test Access Port Timing Diagram

## 12 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8541E.

## 12.1 I<sup>2</sup>C DC Electrical Characteristics

Table 39 provides the DC electrical characteristics for the  $I^2C$  interface of the MPC8541E.

#### Table 39. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%.

| Parameter                                                                                               | Symbol              | Min                   | Max                                | Unit | Notes |
|---------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------------------------|------|-------|
| Input high voltage level                                                                                | V <sub>IH</sub>     | $0.7 \times OV_{DD}$  | OV <sub>DD</sub> + 0.3             | V    | —     |
| Input low voltage level                                                                                 | V <sub>IL</sub>     | -0.3                  | $0.3 \times \text{OV}_{\text{DD}}$ | V    | —     |
| Low level output voltage                                                                                | V <sub>OL</sub>     | 0                     | $0.2 \times \text{OV}_{\text{DD}}$ | V    | 1     |
| Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF           | <sup>t</sup> I2KLKV | $20 + 0.1 \times C_B$ | 250                                | ns   | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                      | t <sub>I2KHKL</sub> | 0                     | 50                                 | ns   | 3     |
| Input current each I/O pin (input voltage is between 0.1 $\times$ OV_{DD} and 0.9 $\times$ OV_{DD}(max) | lı                  | -10                   | 10                                 | μA   | 4     |
| Capacitance for each I/O pin                                                                            | CI                  | —                     | 10                                 | pF   | —     |

Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2.  $C_B$  = capacitance of one bus line in pF.

3. Refer to the MPC8555E PowerQUICC<sup>™</sup> III Integrated Communications Processor Reference Manual for information on the digital filter used.

4. I/O pins obstruct the SDA and SCL lines if  $OV_{DD}$  is switched off.



Table 40 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8541E.

#### Table 40. I<sup>2</sup>C AC Electrical Specifications

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 39).

| Parameter                                                                                    | Symbol <sup>1</sup>              | Min                                  | Мах              | Unit |
|----------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------|------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>                 | 0                                    | 400              | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub> 6              | 1.3                                  | _                | μs   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub> 6              | 0.6                                  | _                | μs   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> <sup>6</sup> | 0.6                                  | _                | μs   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> 6            | 0.6                                  | _                | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> 6            | 100                                  | _                | ns   |
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices                   | t <sub>i2DXKL</sub>              | 0 <sup>_2</sup>                      | 0.9 <sup>3</sup> | μs   |
| Rise time of both SDA and SCL signals                                                        | t <sub>I2CR</sub>                | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300              | ns   |
| Fall time of both SDA and SCL signals                                                        | t <sub>I2CF</sub>                | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300              | ns   |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub>              | 0.6                                  | _                | μs   |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub>              | 1.3                                  | _                | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>                  | $0.1 \times OV_{DD}$                 | _                | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>                  | $0.2 \times OV_{DD}$                 | _                | V    |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- MPC8541E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{I2DVKH}$  has only to be met if the device does not stretch the LOW period ( $t_{I2CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. Guaranteed by design.



### **13.2 PCI AC Electrical Specifications**

This section describes the general AC timing parameters of the PCI bus of the MPC8541E. Note that the SYSCLK signal is used as the PCI input clock. Table 42 provides the PCI AC timing specifications at 66 MHz.

#### NOTE

PCI Clock can be PCI1\_CLK or SYSCLK based on POR config input.

#### NOTE

The input setup time does not meet the PCI specification.

#### Table 42. PCI AC Timing Specifications at 66 MHz

| Parameter                               | Symbol <sup>1</sup> | Min                | Max | Unit   | Notes    |
|-----------------------------------------|---------------------|--------------------|-----|--------|----------|
| Clock to output valid                   | <sup>t</sup> PCKHOV | —                  | 6.0 | ns     | 2, 3     |
| Output hold from Clock                  | t <sub>PCKHOX</sub> | 2.0                | -   | ns     | 2, 9     |
| Clock to output high impedance          | t <sub>PCKHOZ</sub> | —                  | 14  | ns     | 2, 3, 10 |
| Input setup to Clock                    | t <sub>PCIVKH</sub> | 3.3                | _   | ns     | 2, 4, 9  |
| Input hold from Clock                   | t <sub>PCIXKH</sub> | 0                  | _   | ns     | 2, 4, 9  |
| REQ64 to HRESET <sup>9</sup> setup time | t <sub>PCRVRH</sub> | $10 	imes t_{SYS}$ | _   | clocks | 5, 6, 10 |
| HRESET to REQ64 hold time               | t <sub>PCRHRX</sub> | 0                  | 50  | ns     | 6, 10    |
| HRESET high to first FRAME assertion    | t <sub>PCRHFV</sub> | 10                 | —   | clocks | 7, 10    |

Notes:

Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.

3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

4. Input timings are measured at the pin.

5. The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 15, "Clocking."

- 6. The setup and hold time is with respect to the rising edge of HRESET.
- 7. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI 2.2 Local Bus Specifications.
- 8. The reset assertion timing requirement for  $\overline{\text{HRESET}}$  is 100  $\mu\text{s}.$
- 9. Guaranteed by characterization.

10.Guaranteed by design.

Figure 16 provides the AC test load for PCI.



Figure 38. PCI AC Test Load



Package and Pin Listings

## 14.3 Pinout Listings

Table 43 provides the pin-out listing for the MPC8541E, 783 FC-PBGA package.

#### Table 43. MPC8541E Pinout Listing

| Signal                            | Package Pin Number                                                                                                                                                                              | Pin Type | Power<br>Supply  | Notes |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|                                   | PCI1 and PCI2 (one 64-bit or two 32-bit)                                                                                                                                                        |          | ·                |       |
| PCI1_AD[63:32],<br>PCI2_AD[31:0]  | AA14, AB14, AC14, AD14, AE14, AF14, AG14, AH14,<br>V15, W15, Y15, AA15, AB15, AC15, AD15, AG15,<br>AH15, V16, W16, AB16, AC16, AD16, AE16, AF16,<br>V17, W17, Y17, AA17, AB17, AE17, AF17, AF18 | I/O      | OV <sub>DD</sub> | 17    |
| PCI1_AD[31:0]                     | AH6, AD7, AE7, AH7, AB8, AC8, AF8, AG8, AD9,<br>AE9, AF9, AG9, AH9, W10, Y10, AA10, AE11, AF11,<br>AG11, AH11, V12, W12, Y12, AB12, AD12, AE12,<br>AG12, AH12, V13, Y13, AB13, AC13             | I/O      | OV <sub>DD</sub> | 17    |
| PCI_C_BE64[7:4]<br>PCI2_C_BE[3:0] | AG13, AH13, V14, W14                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 17    |
| PCI_C_BE64[3:0]<br>PCI1_C_BE[3:0] | AH8, AB10, AD11, AC12                                                                                                                                                                           | I/O      | OV <sub>DD</sub> | 17    |
| PCI1_PAR                          | AA11                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | —     |
| PCI1_PAR64/PCI2_PAR               | Y14                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | —     |
| PCI1_FRAME                        | AC10                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_TRDY                         | AG10                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_IRDY                         | AD10                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_STOP                         | V11                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_DEVSEL                       | AH10                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_IDSEL                        | AA9                                                                                                                                                                                             | I        | OV <sub>DD</sub> | —     |
| PCI1_REQ64/PCI2_FRAME             | AE13                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 5, 10 |
| PCI1_ACK64/PCI2_DEVSEL            | AD13                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_PERR                         | W11                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |
| PCI1_SERR                         | Y11                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2, 4  |
| PCI1_REQ[0]                       | AF5                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | —     |
| PCI1_REQ[1:4]                     | AF3, AE4, AG4, AE5                                                                                                                                                                              | Ι        | OV <sub>DD</sub> | —     |
| PCI1_GNT[0]                       | AE6                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | —     |
| PCI1_GNT[1:4]                     | AG5, AH5, AF6, AG6                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9  |
| PCI1_CLK                          | AH25                                                                                                                                                                                            | I        | OV <sub>DD</sub> | —     |
| PCI2_CLK                          | AH27                                                                                                                                                                                            | Ι        | OV <sub>DD</sub> | —     |
| PCI2_GNT[0]                       | AC18                                                                                                                                                                                            | I/O      | OV <sub>DD</sub> | —     |

#### Table 43. MPC8541E Pinout Listing (continued)

| Signal        | Package Pin Number                                                                                                                                                                                                                                                                                                                               | Pin Type | Power<br>Supply  | Notes |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
| PCI2_GNT[1:4] | AD18, AE18, AE19, AD19                                                                                                                                                                                                                                                                                                                           | 0        | OV <sub>DD</sub> | 5, 9  |
| PCI2_IDSEL    | AC22                                                                                                                                                                                                                                                                                                                                             | I        | OV <sub>DD</sub> | _     |
| PCI2_IRDY     | AD20                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |
| PCI2_PERR     | AC20                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |
| PCI2_REQ[0]   | AD21                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | _     |
| PCI2_REQ[1:4] | AE21, AD22, AE22, AC23                                                                                                                                                                                                                                                                                                                           | I        | OV <sub>DD</sub> | —     |
| PCI2_SERR     | AE20                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2,4   |
| PCI2_STOP     | AC21                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |
| PCI2_TRDY     | AC19                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |
|               | DDR SDRAM Memory Interface                                                                                                                                                                                                                                                                                                                       |          |                  | 1     |
| MDQ[0:63]     | M26, L27, L22, K24, M24, M23, K27, K26, K22, J28,<br>F26, E27, J26, J23, H26, G26, C26, E25, C24, E23,<br>D26, C25, A24, D23, B23, F22, J21, G21, G22, D22,<br>H21, E21, N18, J18, D18, L17, M18, L18, C18, A18,<br>K17, K16, C16, B16, G17, L16, A16, L15, G15, E15,<br>C14, K13, C15, D15, E14, D14, D13, E13, D12, A11,<br>F13, H13, A13, B12 | I/O      | GV <sub>DD</sub> | _     |
| MECC[0:7]     | N20, M20, L19, E19, C21, A21, G19, A19                                                                                                                                                                                                                                                                                                           | I/O      | GV <sub>DD</sub> | _     |
| MDM[0:8]      | L24, H28, F24, L21, E18, E16, G14, B13, M19                                                                                                                                                                                                                                                                                                      | 0        | GV <sub>DD</sub> | _     |
| MDQS[0:8]     | L26, J25, D25, A22, H18, F16, F14, C13, C20                                                                                                                                                                                                                                                                                                      | I/O      | GV <sub>DD</sub> | _     |
| MBA[0:1]      | B18, B19                                                                                                                                                                                                                                                                                                                                         | 0        | GV <sub>DD</sub> | —     |
| MA[0:14]      | N19, B21, F21, K21, M21, C23, A23, B24, H23, G24,<br>K19, B25, D27, J14, J13                                                                                                                                                                                                                                                                     | 0        | GV <sub>DD</sub> | —     |
| MWE           | D17                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | _     |
| MRAS          | F17                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | _     |
| MCAS          | J16                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | _     |
| MCS[0:3]      | H16, G16, J15, H15                                                                                                                                                                                                                                                                                                                               | 0        | GV <sub>DD</sub> | _     |
| MCKE[0:1]     | E26, E28                                                                                                                                                                                                                                                                                                                                         | 0        | GV <sub>DD</sub> | 11    |
| MCK[0:5]      | J20, H25, A15, D20, F28, K14                                                                                                                                                                                                                                                                                                                     | 0        | GV <sub>DD</sub> | _     |
| MCK[0:5]      | F20, G27, B15, E20, F27, L14                                                                                                                                                                                                                                                                                                                     | 0        | GV <sub>DD</sub> | _     |
| MSYNC_IN      | M28                                                                                                                                                                                                                                                                                                                                              | I        | GV <sub>DD</sub> | 22    |
| MSYNC_OUT     | N28                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | 22    |
|               | Local Bus Controller Interface                                                                                                                                                                                                                                                                                                                   |          |                  |       |
| LA[27]        | U18                                                                                                                                                                                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9  |



Clocking

### 15.3 e500 Core PLL Ratio

Table 47 describes the clock ratio between the e500 core complex bus (CCB) and the e500 core clock. This ratio is determined by the binary value of LALE and LGPL2 at power up, as shown in Table 47.

| Binary Value of LALE, LGPL2 Signals | Ratio Description |  |  |
|-------------------------------------|-------------------|--|--|
| 00                                  | 2:1 e500 core:CCB |  |  |
| 01                                  | 5:2 e500 core:CCB |  |  |
| 10                                  | 3:1 e500 core:CCB |  |  |
| 11                                  | 7:2 e500 core:CCB |  |  |

#### Table 47. e500 Core to CCB Ratio

### 15.4 Frequency Options

Table 48 shows the expected frequency values for the platform frequency when using a CCB to SYSCLK ratio in comparison to the memory bus speed.

#### Table 48. Frequency Options with Respect to Memory Bus Speeds

| CCB to SYSCLK<br>Ratio | SYSCLK (MHz)                 |     |     |     |     |     |     |     |     |
|------------------------|------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|
|                        | 17                           | 25  | 33  | 42  | 67  | 83  | 100 | 111 | 133 |
|                        | Platform/CCB Frequency (MHz) |     |     |     |     |     |     |     |     |
| 2                      |                              |     |     |     |     |     | 200 | 222 | 267 |
| 3                      |                              |     |     |     | 200 | 250 | 300 | 333 |     |
| 4                      |                              |     |     |     | 267 | 333 |     |     | I   |
| 5                      |                              |     |     | 208 | 333 |     | 4   |     |     |
| 6                      |                              |     | 200 | 250 |     | 1   |     |     |     |
| 8                      |                              | 200 | 267 | 333 |     |     |     |     |     |
| 9                      |                              | 225 | 300 |     | 1   |     |     |     |     |
| 10                     |                              | 250 | 333 |     |     |     |     |     |     |
| 12                     | 200                          | 300 |     |     |     |     |     |     |     |
| 16                     | 267                          |     | ,   |     |     |     |     |     |     |







Figure 46. Thermalloy #2328B Heat Sink-to-Ambient Thermal Resistance Versus Airflow Velocity

#### 16.2.4.2 Case 2

Every system application has different conditions that the thermal management solution must solve. As an alternate example, assume that the air reaching the component is 85 °C with an approach velocity of 1 m/sec. For a maximum junction temperature of 105 °C at 8 W, the total thermal resistance of junction to case thermal resistance plus thermal interface material plus heat sink thermal resistance must be less than 2.5 °C/W. The value of the junction to case thermal resistance in Table 49 includes the thermal interface resistance of a thin layer of thermal grease as documented in footnote 4 of the table. Assuming that the heat sink is flat enough to allow a thin layer of grease or phase change material, then the heat sink must be less than 1.5 °C/W.

Millennium Electronics (MEI) has tooled a heat sink MTHERM-1051 for this requirement assuming a compactPCI environment at 1 m/sec and a heat sink height of 12 mm. The MEI solution is illustrated in Figure 47 and Figure 48. This design has several significant advantages:

- The heat sink is clipped to a plastic frame attached to the application board with screws or plastic inserts at the corners away from the primary signal routing areas.
- The heat sink clip is designed to apply the force holding the heat sink in place directly above the die at a maximum force of less than 10 lbs.
- For applications with significant vibration requirements, silicone damping material can be applied between the heat sink and plastic frame.



Device Nomenclature

## **19 Device Nomenclature**

Ordering information for the parts fully covered by this specification document is provided in Section 19.1, "Nomenclature of Parts Fully Addressed by this Document."

### **19.1** Nomenclature of Parts Fully Addressed by this Document

Table 52 provides the Freescale part numbering nomenclature for the MPC8541E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MPC             | nnnn |                                         | t                                      | рр                                          | aa                                                                            | а                                         | r                              |
|-----------------|------|-----------------------------------------|----------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------|--------------------------------|
| Product<br>Code |      | Encryption<br>Acceleration              | Temperature<br>Range <sup>1</sup>      | Package <sup>2</sup>                        | Processor<br>Frequency <sup>3</sup>                                           | Platform<br>Frequency                     | Revision<br>Level <sup>4</sup> |
| MPC             |      | Blank = not<br>included<br>E = included | Blank = 0 to 105°C<br>C = −40 to 105°C | PX = FC-PBGA<br>VT = FC-PBGA<br>(lead free) | AJ = 533 MHz<br>AK = 600 MHz<br>AL = 667 MHz<br>AP = 833 MHz<br>AQ = 1000 MHZ | D = 266 MHz<br>E = 300 MHz<br>F = 333 MHz |                                |

#### Table 52. Part Numbering Nomenclature

Notes:

1. For Temperature Range=C, Processor Frequency is limited to 667 MHz with a Platform Frequency selector of 333 MHz, Processor Frequency is limited to 533 MHz with a Platform Frequency selector of 266 MHz.

2. See Section 14, "Package and Pin Listings," for more information on available package types.

 Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.

4. Contact you local Freescale field applications engineer (FAE).



**Device Nomenclature** 

#### THIS PAGE INTENTIONALLY LEFT BLANK