



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, LED, POR, WDT                                      |
| Number of I/O              | 33                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | - ·                                                                        |
| RAM Size                   | 176 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6V                                                                    |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-LCC (J-Lead)                                                            |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc662t-04-l |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name         | Pin #           | I/O/P<br>Type | Buffer<br>Type | Description                                                                                                                                                                                              |
|--------------|-----------------|---------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN   | 9               | I             | ST/CMOS        | Oscillator crystal input or external clock source input.                                                                                                                                                 |
| OSC2/CLKOUT  | 10              | 0             | _              | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. |
| MCLR/Vpp     | 1               | I/P           | ST             | Master clear (reset) input or programming voltage input. This pin is an active low reset to the device.                                                                                                  |
|              |                 |               |                | PORTA is a bi-directional I/O port.                                                                                                                                                                      |
| RA0/AN0      | 2               | I/O           | ST             | Analog comparator input.                                                                                                                                                                                 |
| RA1/AN1      | 3               | I/O           | ST             | Analog comparator input.                                                                                                                                                                                 |
| RA2/AN2/VREF | 4               | I/O           | ST             | Analog comparator input or VREF output.                                                                                                                                                                  |
| RA3/AN3      | 5               | I/O           | ST             | Analog comparator input or comparator output.                                                                                                                                                            |
| RA4/T0CKI    | 6               | I/O           | ST             | Can be selected to be the clock input to the Timer0 timer/counter or a comparator output. Output is open drain type.                                                                                     |
| RA5          | 7               | I/O           | ST             |                                                                                                                                                                                                          |
|              |                 |               |                | PORTB is a bi-directional I/O port. PORTB can be software pro-<br>grammed for internal weak pull-ups on all inputs.                                                                                      |
| RB0/INT      | 21              | I/O           | TTL/ST(1)      | RB0 can also be selected as an external interrupt pin.                                                                                                                                                   |
| RB1          | 22              | I/O           | TTL            |                                                                                                                                                                                                          |
| RB2          | 23              | I/O           | TTL            |                                                                                                                                                                                                          |
| RB3          | 24              | I/O           | TTL            |                                                                                                                                                                                                          |
| RB4          | 25              | I/O           | TTL            | Interrupt on change pin.                                                                                                                                                                                 |
| RB5          | 26              | I/O           | TTL            | Interrupt on change pin.                                                                                                                                                                                 |
| RB6          | 27              | I/O           | TTL/ST(2)      | Interrupt on change pin. Serial programming clock.                                                                                                                                                       |
| RB7          | 28              | I/O           | TTL/ST(2)      | Interrupt on change pin. Serial programming data.                                                                                                                                                        |
|              |                 |               |                | PORTC is a bi-directional I/O port.                                                                                                                                                                      |
| RC0          | 11              | I/O           | ST             |                                                                                                                                                                                                          |
| RC1          | 12              | I/O           | ST             |                                                                                                                                                                                                          |
| RC2          | 13              | I/O           | ST             |                                                                                                                                                                                                          |
| RC3          | 14              | I/O           | ST             |                                                                                                                                                                                                          |
| RC4          | 15              | I/O           | ST             |                                                                                                                                                                                                          |
| RC5          | 16              | I/O           | ST             |                                                                                                                                                                                                          |
| RC6          | 17              | I/O           | ST             |                                                                                                                                                                                                          |
| RC7          | 18              | I/O           | ST             |                                                                                                                                                                                                          |
| Vss          | 8,19            | Р             | <u> </u>       | Ground reference for logic and I/O pins.                                                                                                                                                                 |
| Vdd          | 20              | Р             |                | Positive supply for logic and I/O pins.                                                                                                                                                                  |
| Legend:      | O = 0<br>I = in | output<br>put | I/O =<br>— =   | = input/output P = power<br>not used ST = Schmitt Trigger input                                                                                                                                          |

# TABLE 3-1:PIC16C641/642 PINOUT DESCRIPTION

TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in serial programming mode.

# 3.1 Clocking Scheme/Instruction Cycle

The clock input (from OSC1) is internally divided by four to generate four non-overlapping quadrature clocks namely Q1, Q2, Q3, and Q4. Internally, the program counter (PC) is incremented every Q1, the instruction is fetched from the program memory and latched into the instruction register in Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-3.

#### 3.2 Instruction Flow/Pipelining

An "Instruction Cycle" consists of four Q cycles (Q1, Q2, Q3, and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO) then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the program counter (PC) incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the "Instruction Register (IR)" in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).



## FIGURE 3-3: CLOCK/INSTRUCTION CYCLE

# EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW



## 4.2.2.6 PCON REGISTER

The PCON register contains flag bits to differentiate between a Power-on Reset (POR), an external  $\overline{\text{MCLR}}$  reset, WDT reset, Brown-out Reset (BOR), and Parity Error Reset (PER). The PCON register also contains a status bit, MPEEN, which reflects the value of the MPEEN bit in Configuration Word. See Table 9-4 for status of these bits on various resets.

Note: BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent resets to see if BOR is cleared, indicating a brown-out has occurred. The BOR status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (by programming the BODEN bit in the Configuration word).

## FIGURE 4-10: PCON REGISTER (ADDRESS 8Eh)

| R-U      | U-0                                                                                                                                                                                                                                                                                          | U-0 | U-0 | U-0 | R/W-1                                                                              | R/W-0 | R/W-u |                 |  |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------------------------------------------------------------------------------------|-------|-------|-----------------|--|--|--|--|--|
| MPEEN    | —                                                                                                                                                                                                                                                                                            |     | _   | —   | PER                                                                                | POR   | BOR   | R= Readable bit |  |  |  |  |  |
| bit7     |                                                                                                                                                                                                                                                                                              |     |     |     | W= Writable bit<br>U= Unimplemented bit,<br>read as '0'<br>- n= Value at POR reset |       |       |                 |  |  |  |  |  |
| bit 7:   | bit 7: MPEEN: Memory Parity Error Circuitry Status bit<br>Reflects the value of Configuration Word bit, MPEEN                                                                                                                                                                                |     |     |     |                                                                                    |       |       |                 |  |  |  |  |  |
| bit 6-3: | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                   |     |     |     |                                                                                    |       |       |                 |  |  |  |  |  |
| bit 2:   | PER: Memory Parity Error Reset Status bit         1 = No error occurred       0         0 = Program memory fetch parity error occurred         (must be set in software after a Parity Error Reset occurs)                                                                                   |     |     |     |                                                                                    |       |       |                 |  |  |  |  |  |
| bit 1:   | <b>POR</b> : Power-on Reset Status bit<br>1 = No Power-on Reset occurred<br>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)                                                                                                                            |     |     |     |                                                                                    |       |       |                 |  |  |  |  |  |
| bit 0:   | <ul> <li>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)</li> <li>BOR: Brown-out Reset Status bit</li> <li>1 = No Brown-out Reset occurred</li> <li>0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)</li> </ul> |     |     |     |                                                                                    |       |       |                 |  |  |  |  |  |

NOTES:

# 6.3 <u>Prescaler</u>

An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that the prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x) will clear the prescaler count. When assigned to Watchdog Timer, a CLRWDT instruction will clear the prescaler count along with the Watchdog Timer. The prescaler is not readable or writable.





| TABLE 7-1: | <b>REGISTERS ASSOCIATED WITH THE COMPARATOR MODULE</b> |
|------------|--------------------------------------------------------|
|------------|--------------------------------------------------------|

| Address | Name   | Bit 7                | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on<br>all other<br>resets |  |
|---------|--------|----------------------|-------|--------|--------|--------|--------|--------|--------|-------------------------|---------------------------------|--|
| 1Fh     | CMCON  | C2OUT                | C1OUT | _      | _      | CIS    | CM2    | CM1    | CM0    | 00 0000                 | 00 0000                         |  |
| 9Fh     | VRCON  | VREN                 | VROE  | VRR    | _      | VR3    | VR2    | VR1    | VR0    | 000- 0000               | 000- 0000                       |  |
| 0Bh/8Bh | INTCON | GIE                  | PEIE  | TOIE   | INTE   | RBIE   | T0IF   | INTF   | RBIF   | 0000 000x               | 0000 000u                       |  |
| 0Ch     | PIR1   | PSPIF <sup>(1)</sup> | CMIF  | —      | —      | —      | _      | _      | _      | 00                      | 00                              |  |
| 8Ch     | PIE1   | PSPIE <sup>(1)</sup> | CMIE  | —      | —      | —      | —      | _      | _      | 00                      | 00                              |  |
| 85h     | TRISA  | _                    | _     | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111                 | 11 1111                         |  |

Note 1: These bits are reserved on the PIC16C641/642, always maintain these bits clear.

# 8.0 VOLTAGE REFERENCE MODULE

The Voltage Reference is a 16-tap resistor ladder network that provides a selectable voltage reference. The resistor ladder is segmented to provide two ranges of VREF values and has a power-down function to conserve power when the reference module is not being used. The VRCON register, shown in Figure 8-1, controls the operation of the Voltage Reference Module. The block diagram is given in Figure 8-2.

# FIGURE 8-1: VRCON REGISTER (ADDRESS 9Fh)

| R/W-0    | R/W-0                                                                                                                       | R/W-0                                 | U-0      | R/W-0          | R/W-0      | R/W-0 | R/W-0 |                                                                                    |  |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|----------------|------------|-------|-------|------------------------------------------------------------------------------------|--|--|--|--|
| VREN     | VROE                                                                                                                        | VRR                                   | —        | VR3            | VR2        | VR1   | VR0   | R =Readable bit                                                                    |  |  |  |  |
| bit7     |                                                                                                                             |                                       |          |                |            |       | bit0  | W =Writable bit<br>U =Unimplemented bit, read<br>as '0'<br>- n =Value at POR reset |  |  |  |  |
| bit 7:   | VREN: VREF Enable<br>1 = VREF circuit powered up<br>0 = VREF circuit powered down, no IDD drain<br>VROF: VREF Output Enable |                                       |          |                |            |       |       |                                                                                    |  |  |  |  |
| bit 6:   | VROE: VREF Output Enable<br>1 = VREF is output on RA2 pin<br>0 = VREF is disconnected from RA2 pin                          |                                       |          |                |            |       |       |                                                                                    |  |  |  |  |
| bit 5:   | <b>VRR:</b> VREF<br>1 = Low Ra<br>0 = High Ra                                                                               | <sup>r</sup> Range se<br>inge<br>ange | lection  |                |            |       |       |                                                                                    |  |  |  |  |
| bit 4:   | Unimplem                                                                                                                    | ented: Rea                            | ad as '0 | ı              |            |       |       |                                                                                    |  |  |  |  |
| bit 3-0: | VR3:VR0:                                                                                                                    | VREF value                            | selecti  | on $0 \leq VR$ | 3:VR0 ≤ 15 | 5     |       |                                                                                    |  |  |  |  |
|          | When: VRF<br>Then: VREF                                                                                                     | R = 1<br>= (VR3:V                     | R0/ 24)  | • Vdd          |            |       |       |                                                                                    |  |  |  |  |
|          | When: VRF<br>Then: VREF                                                                                                     | R = 0<br>= 1/4 • Vc                   | D + (VI  | R3:VR0/ 32     | 2) • Vdd   |       |       |                                                                                    |  |  |  |  |





## 8.1 <u>Configuring the Voltage Reference</u>

The Voltage Reference Module can output 16 distinct voltage levels for each range.

The equations used to calculate the output of the Voltage Reference are as follows:

If VRR = 1 Then VREF = (VR3:VR0/24) • VDD If VRR = 0 Then VREF = (VDD • 1/4) + (VR3:VR0/32) • VDD

The settling time of the Voltage Reference must be considered when changing the VREF output (Table 12-2). Example 8-1 shows an example of how to configure the Voltage Reference for an output voltage of 1.25V with VDD = 5.0V.

#### EXAMPLE 8-1: VOLTAGE REFERENCE CONFIGURATION

| MOVLW | 0x02             | ; | 4 inputs muxed     |
|-------|------------------|---|--------------------|
| MOVWF | CMCON            | ; | to 2 comparators   |
| BSF   | STATUS, RPO      | ; | Select Bank 1      |
| MOVLW | 0x07             | ; | RA3:RA0 to outputs |
| MOVWF | TRISA            | ; |                    |
| MOVLW | 0xA6             | ; | enable Vref low    |
| MOVWF | VRCON            | ; | range, VR3:VR0 = 6 |
| BCF   | STATUS, RPO      | ; | Select Bank 0      |
| CALL  | DELAY_10 $\mu s$ |   | ; 10 µs delay      |

# 8.2 Voltage Reference Accuracy/Error

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 8-2) keep VREF from approaching VSS or VDD. The Voltage Reference is VDD derived and therefore, the VREF output changes with fluctuations in VDD. The absolute accuracy of the Voltage Reference can be found in Table 12-3.

# 8.3 Operation During Sleep

When the device wakes up from sleep through an interrupt or a Watchdog Timer time-out, the contents of the VRCON register are not affected. To minimize current consumption in SLEEP mode, the Voltage Reference Module should be disabled.

# 8.4 Effects of a Reset

A device reset disables the Voltage Reference by clearing bit VREN (VRCON<7>). This reset also disconnects the reference from the RA2 pin by clearing bit VROE (VRCON<6>) and selects the high voltage range by clearing bit VRR (VRCON<5>). The VREF value select bits, VRCON<3:0>, are also cleared.

# 8.5 <u>Connection Considerations</u>

The Voltage Reference Module operates independently of the comparator module. The output of the reference generator may be connected to the RA2 pin if the TRISA<2> bit is set and bit VROE is set. Enabling the Voltage Reference output onto the RA2 pin with an input signal present will increase current consumption. Connecting RA2 as a digital output with VREF enabled will also increase current consumption.

The RA2 pin can be used as a simple D/A output with limited drive capability. Due to the limited drive capability, a buffer must be used in conjunction with the Voltage Reference output for external connections to VREF. Figure 8-3 shows an example buffering technique.

# FIGURE 8-3: VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE



# TABLE 8-1: REGISTERS ASSOCIATED WITH VOLTAGE REFERENCE

| Address | Name  | Bit 7 | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value On<br>POR,<br>BOR | Value on<br>all other<br>resets |  |
|---------|-------|-------|-------|--------|--------|--------|--------|--------|--------|-------------------------|---------------------------------|--|
| 9Fh     | VRCON | VREN  | VROE  | VRR    | _      | VR3    | VR2    | VR1    | VR0    | 000- 0000               | 000- 0000                       |  |
| 1Fh     | CMCON | C2OUT | C1OUT | _      | _      | CIS    | CM2    | CM1    | CM0    | 00 0000                 | 00 0000                         |  |
| 85h     | TRISA | —     | —     | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11 1111                 | 11 1111                         |  |

# 9.1 <u>Configuration Bits</u>

The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

# FIGURE 9-1: CONFIGURATION WORD

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h–3FFFh), which can be accessed only during programming.

| CP1 CP           | 0 CP1                                   | CP0                          | CP1                                 | CP0                              | MPEEN                             | BODEN                   | CP1       | CP0      | PWRTE       | WDTE       | FOSC1       | FOSC0        | CONFIG        | Address |
|------------------|-----------------------------------------|------------------------------|-------------------------------------|----------------------------------|-----------------------------------|-------------------------|-----------|----------|-------------|------------|-------------|--------------|---------------|---------|
| bit13            |                                         |                              |                                     |                                  |                                   |                         |           |          |             |            |             | bit0         | REGISTER:     | 2007h   |
| bit 13-8<br>5-4: | <b>CP1:CF</b><br>11 = Co                | <b>0:</b> Co                 | de protettection                    | ection Ł<br>off                  | oits <sup>(2)</sup>               |                         |           |          |             |            |             |              |               |         |
|                  | 10 = Up<br>01 = Up<br>00 = All          | per ha<br>per 3/4<br>memo    | If of pro<br>Ith of pr<br>ry is coo | gram m<br>ogram<br>de prote      | emory cod<br>memory co<br>ected   | e protecte<br>de protec | ed<br>ted |          |             |            |             |              |               |         |
| bit 7:           | <b>MPEEN</b><br>1 = Men<br>0 = Men      | : Memo<br>nory Pa<br>nory Pa | ory Pari<br>arity Ch<br>arity Ch    | ty Error<br>ecking i<br>ecking i | Enable<br>s enabled<br>s disabled |                         |           |          |             |            |             |              |               |         |
| bit 6:           | <b>BODEN</b><br>1 = BOR<br>0 = BOR      | : Brow<br>R enabl<br>R disab | n-out R<br>ed<br>led                | eset En                          | able bit <sup>(1)</sup>           |                         |           |          |             |            |             |              |               |         |
| bit 3:           | <b>PWRTE</b><br>1 = PWF<br>0 = PWF      | : Powe<br>RT disa<br>RT ena  | r-up Tir<br>Ibled<br>bled           | ner Ena                          | able bit <sup>(1)</sup>           |                         |           |          |             |            |             |              |               |         |
| bit 2:           | <b>WDTE</b> : 1<br>1 = WD<br>0 = WD     | Watcho<br>F enab<br>F disab  | dog Tim<br>led<br>led               | er Enat                          | ole bit                           |                         |           |          |             |            |             |              |               |         |
| bit 1-0:         | FOSC1:<br>11 = RC<br>10 = HS<br>01 = XT | FOSC<br>oscilla<br>oscilla   | 0: Oscil<br>ator<br>ator<br>ator    | lator Se                         | election bits                     | 3                       |           |          |             |            |             |              |               |         |
| Note 1:          | 00 = LP<br>Enabling                     | oscilla<br>g Brow            | tor<br>n-out R                      | eset au                          | tomatically                       | enables t               | he Pow    | ver-up 7 | īmer (PWF   | RT) regard | lless of th | e value of b | it PWRTE. Ens | ure the |
| 2:               | All of the                              | e CP1:0                      | CP0 pa                              | irs have                         | to be give                        | in the sam              | e value   | e to ena | ble the coo | de protect | ion scherr  | ne listed.   |               |         |

# 9.3 <u>Reset</u>

The PIC16CXXX differentiates between various kinds of reset:

- a) Power-on reset (POR)
- b) MCLR reset during normal operation
- c) MCLR reset during SLEEP
- d) WDT reset (normal operation)
- e) Brown-out Reset (BOR)
- f) Parity Error Reset (PER)

Some registers are not affected in any reset condition; their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-on reset, MCLR, WDT reset, Brown-out Reset, Parity Error Reset, and on MCLR reset during SLEEP. They are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. TO and PD bits are set or cleared differently in different reset situations as indicated in Table 9-4. These bits are used in software to determine the nature of the reset. See Table 9-6 for a full description of reset states of all registers.

A simplified block diagram of the on-chip reset circuit is shown in Figure 9-7.

The  $\overline{\text{MCLR}}$  reset path has a noise filter to detect and ignore small pulses. See Table 12-6 for pulse width specification.



# FIGURE 9-7: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT

## TABLE 9-6: INITIALIZATION CONDITION FOR REGISTERS

| Register             | Address | Power-on Reset<br>Brown-out Reset<br>Parity Error Reset | MCLR Reset during:<br>- normal operation<br>- SLEEP or<br>WDT Reset | Wake up from SLEEP<br>through:<br>- interrupt<br>- WDT time-out |
|----------------------|---------|---------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|
| W                    | -       | xxxx xxxx                                               | นนนน นนนน                                                           | <u>uuuu</u> uuuu                                                |
| INDF                 | 00h     | -                                                       | -                                                                   | -                                                               |
| TMR0                 | 01h     | XXXX XXXX                                               | นนนน นนนน                                                           | นนนน นนนน                                                       |
| PCL                  | 02h     | 0000 0000                                               | 0000 0000                                                           | PC + 1 <sup>(2)</sup>                                           |
| STATUS               | 03h     | 0001 1xxx                                               | 000q quuu <sup>(3)</sup>                                            | uuuq quuu <sup>(3)</sup>                                        |
| FSR                  | 04h     | XXXX XXXX                                               | นนนน นนนน                                                           | นนนน นนนน                                                       |
| PORTA                | 05h     | xx 0000                                                 | xu 0000                                                             | uu uuuu                                                         |
| PORTB                | 06h     | XXXX XXXX                                               | นนนน นนนน                                                           | นนนน นนนน                                                       |
| PORTC                | 07h     | XXXX XXXX                                               | นนนน นนนน                                                           | นนนน นนนน                                                       |
| PORTD <sup>(4)</sup> | 08h     | XXXX XXXX                                               | นนนน นนนน                                                           | นนนน นนนน                                                       |
| PORTE <sup>(4)</sup> | 09h     | xxx                                                     | uuu                                                                 | uuu                                                             |
| CMCON                | 1Fh     | 00 0000                                                 | 00 0000                                                             | uu uuuu                                                         |
| PCLATH               | 0Ah     | 0 0000                                                  | 0 0000                                                              | u uuuu                                                          |
| INTCON               | 0Bh     | 0000 000x                                               | 0000 000u                                                           | uuuu uuuu <sup>(1)</sup>                                        |
| PIR1                 | 0Ch     | 00                                                      | 00                                                                  | uu <sup>(1)</sup>                                               |
| OPTION               | 81h     | 1111 1111                                               | 1111 1111                                                           | นนนน นนนน                                                       |
| TRISA                | 85h     | 11 1111                                                 | 11 1111                                                             | uu uuuu                                                         |
| TRISB                | 86h     | 1111 1111                                               | 1111 1111                                                           | นนนน นนนน                                                       |
| TRISC                | 87h     | 1111 1111                                               | 1111 1111                                                           | นนนน นนนน                                                       |
| TRISD <sup>(4)</sup> | 88h     | 1111 1111                                               | 1111 1111                                                           | นนนน นนนน                                                       |
| TRISE <sup>(4)</sup> | 89h     | 0000 -111                                               | 0000 -111                                                           | uuuu -uuu                                                       |
| PIE1                 | 8Ch     | 00                                                      | 00                                                                  | uu                                                              |
| PCON                 | 8Eh     | uqqq                                                    | uuuu                                                                | uuuu                                                            |
| VRCON                | 9Fh     | 000- 0000                                               | 000- 0000                                                           | uuu- uuuu                                                       |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition.

Note 1: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

3: See Table 9-5 for reset value for specific condition.

4: These registers are associated with the Parallel Slave Port and are not implemented on the PIC16C641/642.

#### 9.5.1 RB0/INT INTERRUPT

The external interrupt on the RB0/INT pin is edge triggered: either rising if bit INTEDG (OPTION<6>) is set, or falling, if bit INTEDG is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be enabled/dissetting/clearing enable abled by bit INTE (INTCON<4>). The INTF bit must be cleared in software in the interrupt service routine before re-enabling this interrupt. The RB0/INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up. See Section 9.8 for details on SLEEP and Figure 9-19 for timing of wake-up from SLEEP through RB0/INT interrupt.

#### 9.5.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set the T0IF (INTCON<2>) bit. The interrupt can be enabled/disabled by setting/clearing T0IE (INTCON<5>) bit. For operation of the Timer0 module, see Section 6.0.

#### 9.5.3 PORTB INTERRUPT

An input change on any bit of PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>). For operation of PORTB (Section 5.2).

#### 9.5.4 COMPARATOR INTERRUPT

See Section 7.6 for complete description of the comparator interrupt.



#### FIGURE 9-16: RB0/INT PIN INTERRUPT TIMING

## 9.8 Power-Down Mode (SLEEP)

Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{PD}$  bit in the STATUS register is cleared, the  $\overline{TO}$  bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD, or VSS, with no external circuitry drawing current from the I/O pin and the comparators and VREF module should be disabled. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on chip pull-ups on PORTB should be considered.

The  $\overline{\text{MCLR}}$  pin must be at a logic high level (VIHMC).

#### 9.8.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. Any device reset
- 2. Watchdog Timer Wake-up (if WDT was enabled)
- 3. Interrupt from RB0/INT pin, RB Port change, or the Comparator.

The first event will reset the device upon wake-up. However the latter two events will wake the device and then resume program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device reset. The PD bit, which is set on power-up is cleared when SLEEP is invoked. The TO bit is cleared if WDT wake-up occurred.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the SLEEP instruction after the instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have an NOP after the SLEEP instruction.

#### 9.8.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag set, one of the following events will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as an NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bit will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the  $\overline{PD}$  bit. If the  $\overline{PD}$  bit is set, the SLEEP instruction was executed as an NOP.

To ensure that the WDT is clear, a CLRWDT instruction should be executed before a SLEEP instruction.

#### FIGURE 9-19: WAKE-UP FROM SLEEP THROUGH INTERRUPT

| , Q1 Q2 Q3 Q4 Q1 Q2 Q3                                                                                                    | Q4 Q1                                                               | Q1 Q2 Q3 Q4                            | i Q1 Q2 Q3 Q4                    | Q1 Q2 Q3 Q4        | Q1   Q2   Q3   Q4      |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------|----------------------------------|--------------------|------------------------|
| 0SC1/7_7_7_7_/7_/7_/7_                                                                                                    |                                                                     |                                        |                                  |                    |                        |
| CLKOUT(4) ,//                                                                                                             |                                                                     |                                        | -\/                              | \/                 | <u> </u>               |
| INT pin                                                                                                                   |                                                                     | 1                                      | 1                                | · · ·              | 1                      |
| INTF flag<br>(INTCON<1>)                                                                                                  |                                                                     | 1<br><del>1</del><br>1                 | Interrupt Latency<br>(Note 2)    |                    |                        |
| GIE bit<br>(INTCON<7>)                                                                                                    | Processor in<br>SLEEP                                               | 1<br>1<br>1                            | ·                                |                    | 1<br>1<br>             |
| INSTRUCTION FLOW                                                                                                          |                                                                     | 1                                      | 1                                | · · ·              | 1                      |
| PC X PC X PC+1                                                                                                            | V PC+2                                                              | PC+2                                   | X PC + 2                         | X 0004h            | 0005h                  |
| Instruction {<br>fetched {<br>Inst(PC) = SLEEP {<br>Inst(PC + 1                                                           | 1)                                                                  | Inst(PC + 2)                           | 1<br>1<br>1                      | Inst(0004h)        | Inst(0005h)            |
| Instruction {<br>executed { Inst(PC - 1) SLEEP                                                                            |                                                                     | Inst(PC + 1)                           | Dummy cycle                      | Dummy cycle        | Inst(0004h)            |
| Note 1: XT, HS or LP oscillator mode assu<br>2: Tost = 1024Tosc (drawing not to<br>3: GIE = '1' assumed. In this case aft | med.<br>scale) This delay will not be<br>er wake- up. the processor | e there for RC os<br>iumps to the inte | c mode.<br>rrupt routine. If GIE | = '0'. execution w | vill continue in-line. |

4: CLKOUT is not available in these osc modes, but shown here for timing reference.

| Mnemonic,  |        | Description                  | Cycles |     | 14-Bit | Opcode | 9    | Status   | Notes |
|------------|--------|------------------------------|--------|-----|--------|--------|------|----------|-------|
| Operands   |        |                              |        | MSb |        |        | LSb  | Affected |       |
| BYTE-ORIE  | NTED   | FILE REGISTER OPERATIONS     |        |     |        |        |      |          |       |
| ADDWF      | f, d   | Add W and f                  | 1      | 00  | 0111   | dfff   | ffff | C,DC,Z   | 1,2   |
| ANDWF      | f, d   | AND W with f                 | 1      | 00  | 0101   | dfff   | ffff | Z        | 1,2   |
| CLRF       | f      | Clear f                      | 1      | 00  | 0001   | lfff   | ffff | Z        | 2     |
| CLRW       | -      | Clear W                      | 1      | 00  | 0001   | 0000   | 0011 | Z        |       |
| COMF       | f, d   | Complement f                 | 1      | 00  | 1001   | dfff   | ffff | Z        | 1,2   |
| DECF       | f, d   | Decrement f                  | 1      | 00  | 0011   | dfff   | ffff | Z        | 1,2   |
| DECFSZ     | f, d   | Decrement f, Skip if 0       | 1(2)   | 00  | 1011   | dfff   | ffff |          | 1,2,3 |
| INCF       | f, d   | Increment f                  | 1      | 00  | 1010   | dfff   | ffff | Z        | 1,2   |
| INCFSZ     | f, d   | Increment f, Skip if 0       | 1(2)   | 00  | 1111   | dfff   | ffff |          | 1,2,3 |
| IORWF      | f, d   | Inclusive OR W with f        | 1      | 00  | 0100   | dfff   | ffff | Z        | 1,2   |
| MOVF       | f, d   | Move f                       | 1      | 00  | 1000   | dfff   | ffff | Z        | 1,2   |
| MOVWF      | f      | Move W to f                  | 1      | 00  | 0000   | lfff   | ffff |          |       |
| NOP        | -      | No Operation                 | 1      | 00  | 0000   | 0xx0   | 0000 |          |       |
| RLF        | f, d   | Rotate Left f through Carry  | 1      | 00  | 1101   | dfff   | ffff | С        | 1,2   |
| RRF        | f, d   | Rotate Right f through Carry | 1      | 00  | 1100   | dfff   | ffff | С        | 1,2   |
| SUBWF      | f, d   | Subtract W from f            | 1      | 00  | 0010   | dfff   | ffff | C,DC,Z   | 1,2   |
| SWAPF      | f, d   | Swap nibbles in f            | 1      | 00  | 1110   | dfff   | ffff |          | 1,2   |
| XORWF      | f, d   | Exclusive OR W with f        | 1      | 00  | 0110   | dfff   | ffff | Z        | 1,2   |
| BIT-ORIENT | ED FIL | E REGISTER OPERATIONS        |        |     |        |        |      |          |       |
| BCF        | f, b   | Bit Clear f                  | 1      | 01  | 00bb   | bfff   | ffff |          | 1,2   |
| BSF        | f, b   | Bit Set f                    | 1      | 01  | 01bb   | bfff   | ffff |          | 1,2   |
| BTFSC      | f, b   | Bit Test f, Skip if Clear    | 1 (2)  | 01  | 10bb   | bfff   | ffff |          | 3     |
| BTFSS      | f, b   | Bit Test f, Skip if Set      | 1 (2)  | 01  | 11bb   | bfff   | ffff |          | 3     |
| LITERAL AN |        | NTROL OPERATIONS             |        |     |        |        |      |          |       |
| ADDLW      | k      | Add literal and W            | 1      | 11  | 111x   | kkkk   | kkkk | C,DC,Z   |       |
| ANDLW      | k      | AND literal with W           | 1      | 11  | 1001   | kkkk   | kkkk | Z        |       |
| CALL       | k      | Call subroutine              | 2      | 10  | 0kkk   | kkkk   | kkkk |          |       |
| CLRWDT     | -      | Clear Watchdog Timer         | 1      | 00  | 0000   | 0110   | 0100 | TO,PD    |       |
| GOTO       | k      | Go to address                | 2      | 10  | 1kkk   | kkkk   | kkkk |          |       |
| IORLW      | k      | Inclusive OR literal with W  | 1      | 11  | 1000   | kkkk   | kkkk | Z        |       |
| MOVLW      | k      | Move literal to W            | 1      | 11  | 00xx   | kkkk   | kkkk |          |       |
| RETFIE     | -      | Return from interrupt        | 2      | 00  | 0000   | 0000   | 1001 |          |       |
| RETLW      | k      | Return with literal in W     | 2      | 11  | 01xx   | kkkk   | kkkk |          |       |
| RETURN     | -      | Return from Subroutine       | 2      | 00  | 0000   | 0000   | 1000 |          |       |
| SLEEP      | -      | Go into standby mode         | 1      | 00  | 0000   | 0110   | 0011 | TO,PD    |       |
| SUBLW      | k      | Subtract W from literal      | 1      | 11  | 110x   | kkkk   | kkkk | C,DC,Z   |       |
| XORLW      | k      | Exclusive OR literal with W  | 1      | 11  | 1010   | kkkk   | kkkk | Z        |       |

### TABLE 10-2: INSTRUCTION SET

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

# 13.0 DEVICE CHARACTERIZATION INFORMATION

NOT AVAILABLE AT THIS TIME.

© 1996 Microchip Technology Inc.

# **PIC16C64X & PIC16C66X**

# Package Type: 28-Lead Plastic Small Outline (SO) - Wide, 300 mil Body



|        | Package Group: Plastic SOIC (SO) |        |       |        |       |       |  |
|--------|----------------------------------|--------|-------|--------|-------|-------|--|
|        | Millimeters                      |        |       | Inches |       |       |  |
| Symbol | Min                              | Max    | Notes | Min    | Max   | Notes |  |
| α      | 0°                               | 8°     |       | 0°     | 8°    |       |  |
| А      | 2.362                            | 2.642  |       | 0.093  | 0.104 |       |  |
| A1     | 0.101                            | 0.300  |       | 0.004  | 0.012 |       |  |
| В      | 0.355                            | 0.483  |       | 0.014  | 0.019 |       |  |
| С      | 0.241                            | 0.318  |       | 0.009  | 0.013 |       |  |
| D      | 17.703                           | 18.085 |       | 0.697  | 0.712 |       |  |
| E      | 7.416                            | 7.595  |       | 0.292  | 0.299 |       |  |
| е      | 1.270                            | 1.270  | BSC   | 0.050  | 0.050 | BSC   |  |
| Н      | 10.007                           | 10.643 |       | 0.394  | 0.419 |       |  |
| h      | 0.381                            | 0.762  |       | 0.015  | 0.030 |       |  |
| L      | 0.406                            | 1.143  |       | 0.016  | 0.045 |       |  |
| CP     |                                  | 0.102  |       |        | 0.004 |       |  |

# 14.2 Package Marking Information

#### 40-Lead PDIP



Example
PIC16C662-04/P
9512CAA
Similar Microchip
Example



# Example



Example



| Legend: MMMMicrochip part number information |                                                           |  |  |  |  |  |
|----------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| XXX                                          | Customer specific information*                            |  |  |  |  |  |
| AA                                           | Year code (last 2 digits of calendar year)                |  |  |  |  |  |
| BB                                           | Week code (week of January 1 is week '01')                |  |  |  |  |  |
| С                                            | Facility code of the plant at which wafer is manufactured |  |  |  |  |  |
|                                              | C = Chandler, Arizona, U.S.A.                             |  |  |  |  |  |
| D                                            | Mask revision number                                      |  |  |  |  |  |
| E                                            | Assembly code of the plant or country of origin in which  |  |  |  |  |  |
|                                              | part was assembled                                        |  |  |  |  |  |
|                                              |                                                           |  |  |  |  |  |

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

\*Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

© 1996 Microchip Technology Inc.



# **ON-LINE SUPPORT**

Microchip provides two methods of on-line support. These are the Microchip BBS and the Microchip World Wide Web (WWW) site.

Use Microchip's Bulletin Board Service (BBS) to get current information and help about Microchip products. Microchip provides the BBS communication channel for you to use in extending your technical staff with microcontroller and memory experts.

To provide you with the most responsive service possible, the Microchip systems team monitors the BBS, posts the latest component data and software tool updates, provides technical help and embedded systems insights, and discusses how Microchip products provide project solutions.

The web site, like the BBS, is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp.mchip.com/biz/mchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products

#### **Connecting to the Microchip BBS**

Connect worldwide to the Microchip BBS using either the Internet or the CompuServe  $^{\ensuremath{\mathbb{R}}}$  communications network.

#### Internet:

You can telnet or ftp to the Microchip BBS at the address:

#### mchipbbs.microchip.com

#### **CompuServe Communications Network:**

When using the BBS via the Compuserve Network, in most cases, a local call is your only expense. The Microchip BBS connection does not use CompuServe membership services, therefore you do not need CompuServe membership to join Microchip's BBS. There is no charge for connecting to the Microchip BBS. The procedure to connect will vary slightly from country to country. Please check with your local CompuServe agent for details if you have a problem. CompuServe service allow multiple users various baud rates depending on the local point of access.

The following connect procedure applies in most locations.

- 1. Set your modem to 8-bit, No parity, and One stop (8N1). This is not the normal CompuServe setting which is 7E1.
- 2. Dial your local CompuServe access number.
- 3. Depress the <Enter> key and a garbage string will appear because CompuServe is expecting a 7E1 setting.
- 4. Type +, depress the <Enter> key and "Host Name:" will appear.
- 5. Type MCHIPBBS, depress the <Enter> key and you will be connected to the Microchip BBS.

In the United States, to find the CompuServe phone number closest to you, set your modem to 7E1 and dial (800) 848-4480 for 300-2400 baud or (800) 331-7166 for 9600-14400 baud connection. After the system responds with "Host Name:", type NETWORK, depress the <Enter> key and follow CompuServe's directions.

For voice information (or calling from overseas), you may call (614) 723-1550 for your local CompuServe number.

Microchip regularly uses the Microchip BBS to distribute technical information, application notes, source code, errata sheets, bug reports, and interim patches for Microchip systems software products. For each SIG, a moderator monitors, scans, and approves or disapproves files submitted to the SIG. No executable files are accepted from the user community in general to limit the spread of computer viruses.

#### Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits.The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-602-786-7302 for the rest of the world.

**Trademarks:** The Microchip name, logo, PIC, PICSTART, PICMASTER, and are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM, MPLAB, PRO MATE, and *fuzzy*LAB, are trademarks and SQTP is a service mark of Microchip in the U.S.A.

*fuzzy*TECH is a registered trademark of Inform Software Corporation. IBM, IBM PC-AT are registered trademarks of International Business Machines Corp. Pentium is a trademark of Intel Corporation. Windows is a trademark and MS-DOS, Microsoft Windows are registered trademarks of Microsoft Corporation. CompuServe is a registered trademark of CompuServe Incorporated.

All other trademarks mentioned herein are the property of their respective companies.

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

| To:                       | Technical Publications Manager Total Pages Sent                                            |  |  |  |  |  |  |  |
|---------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| RE:                       | Reader Response                                                                            |  |  |  |  |  |  |  |
| From                      | n: Name                                                                                    |  |  |  |  |  |  |  |
|                           | Company                                                                                    |  |  |  |  |  |  |  |
|                           | Address                                                                                    |  |  |  |  |  |  |  |
|                           | City / State / ZIP / Country                                                               |  |  |  |  |  |  |  |
|                           | Telephone: () FAX: ()                                                                      |  |  |  |  |  |  |  |
| Appli                     | ication (optional):                                                                        |  |  |  |  |  |  |  |
| Would you like a reply?YN |                                                                                            |  |  |  |  |  |  |  |
| Devi                      | Device: PIC16C64X & Literature Number: DS30559A                                            |  |  |  |  |  |  |  |
| Ques                      | stions:                                                                                    |  |  |  |  |  |  |  |
| 1. V                      | What are the best features of this document?                                               |  |  |  |  |  |  |  |
| _                         |                                                                                            |  |  |  |  |  |  |  |
| 2. H                      | How does this document meet your hardware and software development needs?                  |  |  |  |  |  |  |  |
| _                         |                                                                                            |  |  |  |  |  |  |  |
| 3. E                      | Do you find the organization of this data sheet easy to follow? If not, why?               |  |  |  |  |  |  |  |
| -                         |                                                                                            |  |  |  |  |  |  |  |
| 4. V                      | What additions to the data sheet do you think would enhance the structure and subject?     |  |  |  |  |  |  |  |
| _                         |                                                                                            |  |  |  |  |  |  |  |
| 5. V                      | What deletions from the data sheet could be made without affecting the overall usefulness? |  |  |  |  |  |  |  |
| _                         |                                                                                            |  |  |  |  |  |  |  |
| 6. I                      | s there any incorrect or misleading information (what and where)?                          |  |  |  |  |  |  |  |
| _                         |                                                                                            |  |  |  |  |  |  |  |
| -<br>7. ⊦                 | How would you improve this document?                                                       |  |  |  |  |  |  |  |
| _                         |                                                                                            |  |  |  |  |  |  |  |
| -<br>8. F                 | How would you improve our software, systems, and silicon products?                         |  |  |  |  |  |  |  |