

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | 78K/0                                                                                |
| Core Size                  | 8-Bit                                                                                |
| Speed                      | 10MHz                                                                                |
| Connectivity               | 3-Wire SIO, LINbus, UART/USART                                                       |
| Peripherals                | LCD, LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 62                                                                                   |
| Program Memory Size        | 24KB (24K x 8)                                                                       |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | -                                                                                    |
| RAM Size                   | 1K x 8                                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                          |
| Data Converters            | A/D 8x10b                                                                            |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                    |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 80-LQFP                                                                              |
| Supplier Device Package    | -                                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/upd78f0482gc-gad-ax |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 3-15. Correspondence Between Data Memory and Addressing (µPD78F0473, 78F0483)

# 4.2.11 Port 14

Port 14 is a 4-bit I/O port with an output latch. Port 14 can be set to the input mode or output mode in 1-bit units using port mode register 14 (PM14). When the P140 to P143 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 14 (PU14).

This port can also be used for segment output.

Reset signal generation sets port 14 to input mode.

Figure 4-25 shows a block diagram of port 14.





- P14: Port register 14
- PU14: Pull-up resistor option register 14
- PM14: Port mode register 14
- PFALL: Port function register ALL
- RD: Read signal
- WR××: Write signal

- **Notes 1.** *μ*PD78F048x and 78F049x only.
  - 2. The functions of the P20/ANI0/DS0-, P21/ANI1/DS0+, P22/ANI2/DS1-, P23/ANI3/DS1+, P24/ANI4/DS2-, P25/ANI5/DS2+, P26/ANI6/REF-, and P27/ANI7/REF+ pins are determined according to the settings of port function register 2 (PF2), A/D port configuration register 0 (ADPC0), port mode register 2 (PM2), analog input channel specification register (ADS), and  $\Delta\Sigma$  A/D converter mode register 0 (ADDCTL0).

Table 4-6. Setting Functions of P20/SEG39<sup>Note 1</sup>/ANI0<sup>Note 2</sup>/DS0-<sup>Note 3</sup> to P27/SEG32<sup>Note 1</sup>/ANI7<sup>Note 2</sup>/REF+<sup>Note 3</sup> Pins

| PF2 <sup>Note 1</sup>                     | ADPC0                  | PM2         | ADS                  | ADDCTL0               | P20/SEG39 <sup>Note 1</sup> /ANI0 <sup>Note 2</sup> /DS0- <sup>Note 3</sup> to<br>P27/SEG32 <sup>Note 1</sup> /ANI7 <sup>Note 2</sup> /REF+ <sup>Note 3</sup> Pins |
|-------------------------------------------|------------------------|-------------|----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital/Analog selection                  | Analog input selection | Input mode  | Does not select ANI. | Does not select DSn±. | Analog input (not to be converted)                                                                                                                                 |
|                                           |                        |             | Selects ANI.         | Does not select DSn±. | Analog input (to be converted by successive approximation type A/D converter)                                                                                      |
|                                           |                        |             | Does not select ANI. | Selects DSn±.         | Analog input (to be converted by 16-bit $\Delta\Sigma$ type A/D converter)                                                                                         |
|                                           |                        |             | Selects ANI.         | Selects DSn±.         | Setting prohibited                                                                                                                                                 |
|                                           |                        | Output mode | _                    |                       | Setting prohibited                                                                                                                                                 |
|                                           | Digital I/O            | Input mode  | _                    |                       | Digital input                                                                                                                                                      |
|                                           | selection              | Output mode |                      | _                     | Digital output                                                                                                                                                     |
| SEG output<br>selection <sup>Note 1</sup> | _                      | _           |                      | _                     | Segment output <sup>Note 1</sup>                                                                                                                                   |

**Notes 1.**  $\mu$ PD78F047x and 78F048x only.

- **2.** *μ*PD78F048x and 78F049x only.
- **3.** μPD78F049x only.

Remark n = 0 to 2

- 3. When using the P121 to P124 pins to connect a resonator for the main system clock (X1, X2) or subsystem clock (XT1, XT2), or to input an external clock for the main system clock (EXCLK), the X1 oscillation mode, XT1 oscillation mode, or external clock input mode must be set by using the clock operation mode select register (OSCCTL) (for details, see 5.3 (1) Clock operation mode select register (OSCCTL) and (3) Setting of operation mode for subsystem clock pin). The reset value of OSCCTL is 00H (all of the P121 to P124 are Input port pins).
- 4. Targeted at registers corresponding to each port.
- 5. RxD6 can be set as the input source for TI000 by setting ISC1 = 1.
- 6. Input enable of TM52 via TMH2 can be controlled by setting ISC2 = 1.
- 7. RxD6 can be set as the input source for INTP0 by setting ISC0 = 1.
- **8.** μPD78F049x only.
- **9.** When the P40/KR0/V<sub>LC3</sub> pin is set to the 1/4 bias method, it is used as V<sub>LC3</sub>. When the pin is set to another bias method, it is used for the port function (P40) or the key interrupt function (KR0).
- **10.** Set PF13 = 0 when using as port function.
- **11.** Set PF16 = 0 when using as port function.
- **12.**  $\mu$ PD78F047x and 78F048x only.
- Remarks 1. ×: Don't care
  - -: Does not apply.
  - PM××: Port mode register
  - Pxx: Port output latch
  - 2. The functions within arrowheads (< >) can be assigned by setting the input switch control register (ISC).
  - **3.** X1, X2 pins can be used as on-chip debug mode setting pins (OCD1A, OCD1B) when the on-chip debug function is used. For detail, see **CHAPTER 29 ON-CHIP DEBUG FUNCTION.**

# 5.6.7 Condition before changing CPU clock and processing after changing CPU clock

Condition before changing the CPU clock and processing after changing the CPU clock are shown below.

| Table 5-6. | Changing | CPU Clock |
|------------|----------|-----------|
|------------|----------|-----------|

| CPU Clock                                    |                                              | Condition Before Change                                                                                                                                                                                                                      | Processing After Change                                                                        |
|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Before Change                                | After Change                                 |                                                                                                                                                                                                                                              |                                                                                                |
| Internal high-<br>speed oscillation<br>clock | X1 clock                                     | Stabilization of X1 oscillation<br>• MSTOP = 0, OSCSEL = 1, EXCLK = 0<br>• After elapse of oscillation stabilization time                                                                                                                    | <ul> <li>Internal high-speed oscillator can be<br/>stopped (RSTOP = 1).</li> </ul>             |
|                                              | External main<br>system clock                | Enabling input of external clock from EXCLK<br>pin<br>• MSTOP = 0, OSCSEL = 1, EXCLK = 1                                                                                                                                                     |                                                                                                |
| X1 clock                                     | Internal high-                               | Oscillation of internal high-speed oscillator                                                                                                                                                                                                | X1 oscillation can be stopped (MSTOP = 1).                                                     |
| External main<br>system clock                | speed oscillation clock                      | • RSTOP = 0                                                                                                                                                                                                                                  | External main system clock input can be disabled (MSTOP = 1).                                  |
| Internal high-<br>speed oscillation<br>clock | XT1 clock                                    | Stabilization of XT1 oscillation<br>• OSCSELS = 1<br>• After elapse of oscillation stabilization time                                                                                                                                        | Operating current can be reduced by<br>stopping internal high-speed oscillator<br>(RSTOP = 1). |
| X1 clock                                     |                                              |                                                                                                                                                                                                                                              | X1 oscillation can be stopped (MSTOP = 1).                                                     |
| External main<br>system clock                |                                              |                                                                                                                                                                                                                                              | External main system clock input can be disabled (MSTOP = 1).                                  |
| XT1 clock                                    | Internal high-<br>speed oscillation<br>clock | Oscillation of internal high-speed oscillator<br>and selection of internal high-speed<br>oscillation clock as main system clock<br>• RSTOP = 0, MCS = 0                                                                                      | XT1 oscillation can be stopped (OSCSELS = 0).                                                  |
|                                              | X1 clock                                     | <ul> <li>Stabilization of X1 oscillation and selection<br/>of high-speed system clock as main system<br/>clock</li> <li>MSTOP = 0, OSCSEL = 1, EXCLK = 0</li> <li>After elapse of oscillation stabilization time</li> <li>MCS = 1</li> </ul> |                                                                                                |
|                                              | External main<br>system clock                | Enabling input of external clock from EXCLK<br>pin and selection of high-speed system<br>clock as main system clock<br>• MSTOP = 0, OSCSEL = 1, EXCLK = 1<br>• MCS = 1                                                                       |                                                                                                |

#### (iii) Setting range when CR000 or CR010 is used as a compare register

When CR000 or CR010 is used as a compare register, set it as shown below.

| Operation                                                                    | CR000 Register Setting Range                   | CR010 Register Setting Range                                |  |
|------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------|--|
| Operation as interval timer                                                  | 0000H < N ≤ FFFFH                              | $0000 H^{\text{Note}} \leq M \leq \text{FFFH}$              |  |
| Operation as square-wave output                                              |                                                | Normally, this setting is not used. Mask the                |  |
| Operation as external event counter                                          |                                                | match interrupt signal (INTTM010).                          |  |
| Operation in the clear & start mode<br>entered by TI000 pin valid edge input | $0000H^{\text{Note}} \leq N \leq \text{FFFFH}$ | $0000H^{\text{Note}} \leq M \leq \text{FFFFH}$              |  |
| Operation as free-running timer                                              |                                                |                                                             |  |
| Operation as PPG output                                                      | $M < N \leq FFFFH$                             | $0000 H^{\text{Note}} \leq M < N$                           |  |
| Operation as one-shot pulse output                                           | $0000H^{Note} \le N \le FFFFH (N \ne M)$       | $0000 H^{\text{Note}} \leq M \leq \text{FFFH} \ (M \neq N)$ |  |

- **Note** When 0000H is set, a match interrupt immediately after the timer operation does not occur and timer output is not changed, and the first match timing is as follows. A match interrupt occurs at the timing when the timer counter (TM00 register) is changed from 0000H to 0001H.
  - When the timer counter is cleared due to overflow
  - When the timer counter is cleared due to TI000 pin valid edge (when clear & start mode is entered by TI000 pin valid edge input)
  - When the timer counter is cleared due to compare match (when clear & start mode is entered by match between TM00 and CR000 (CR000 = other than 0000H, CR010 = 0000H))



Remarks 1. N: CR000 register set value, M: CR010 register set value

2. For details of TMC003 and TMC002, see 6.3 (1) 16-bit timer mode control register 00 (TMC00).

### 6.4 Operation of 16-Bit Timer/Event Counter 00

#### 6.4.1 Interval timer operation

If bits 3 and 2 (TMC003 and TMC002) of the 16-bit timer mode control register (TMC00) are set to 11 (clear & start mode entered upon a match between TM00 and CR000), the count operation is started in synchronization with the count clock.

When the value of TM00 later matches the value of CR000, TM00 is cleared to 0000H and a match interrupt signal (INTTM000) is generated. This INTTM000 signal enables TM00 to operate as an interval timer.

# Remarks 1. For the setting of I/O pins, see 6.3 (6) Port mode register 3 (PM3).

2. For how to enable the INTTM000 interrupt, see CHAPTER 21 INTERRUPT FUNCTIONS.









#### Figure 6-45. Example of Register Settings for One-Shot Pulse Output Operation (1/2)

# (a) 16-bit timer mode control register 00 (TMC00)



#### (d) Prescaler mode register 00 (PRM00)



Inverts TO00 output on match between TM00 and CR000/CR010.

Enables one-shot pulse

Software trigger is generated by writing 1 to this bit (operation is not affected even if 0 is written to it).

output



#### Figure 6-54. Configuration Diagram of External 24-bit Event Counter

- Notes 3. Note the following points when selecting the TM50 output as the count clock.
  - Mode in which the count clock is cleared and started upon a match of TM50 and CR50 (TMC506 = 0)

Start the operation of the 8-bit timer/event counter 50 first and then enable the timer F/F inversion operation (TMC501 = 1).

- PWM mode (TMC506 = 1)
   Start the operation of the 8-bit timer/event counter 50 first and then set the count clock to make the duty = 50%.
- It is not necessary to enable (TOE50 = 1) TO50 output in any mode.
- Cautions 1. When TMHE0 = 1, setting the other bits of TMHMD0 is prohibited. However, TMHMD0 can be refreshed (the same value is written).
  - In the PWM output mode, be sure to set the 8-bit timer H compare register 10 (CMP10) when starting the timer count operation (TMHE0 = 1) after the timer count operation was stopped (TMHE0 = 0) (be sure to set again even if setting the same value to CMP10).
  - 3. The actual TOH0/P32/MCGO pin output is determined depending on PM32 and P32, besides TOH0 output.

Remarks 1. fprs: Peripheral hardware clock frequency

2. TMC506: Bit 6 of 8-bit timer mode control register 50 (TMC50) TMC501: Bit 1 of TMC50



## Figure 8-14. Operation Timing in PWM Output Mode (2/4)

(b) Operation when CMP0n = FFH, CMP1n = 00H

**Remark** n = 0 to 2, however, TOH0 and TOH1 only for TOHn

#### 12.4.3 A/D converter operation mode

The operation mode of the A/D converter is the select mode. One channel of analog input is selected from ANI0 to ANI7 by the analog input channel specification register (ADS) and A/D conversion is executed.

### (1) A/D conversion operation

By setting bit 7 (ADCS) of the A/D converter mode register (ADM) to 1, the A/D conversion operation of the voltage, which is applied to the analog input pin specified by the analog input channel specification register (ADS), is started.

When A/D conversion has been completed, the result of the A/D conversion is stored in the A/D conversion result register (ADCR), and an interrupt request signal (INTAD) is generated. When one A/D conversion has been completed, the next A/D conversion operation is immediately started.

If ADS is rewritten during A/D conversion, the A/D conversion operation under execution is stopped and restarted from the beginning.

If 0 is written to ADCS during A/D conversion, A/D conversion is immediately stopped. At this time, the conversion result immediately before is retained.



# Figure 12-13. A/D Conversion Operation

**Remarks 1.** n = 0 to 7 **2.** m = 0 to 7

# 13.3 Registers Used in 16-Bit $\Delta\Sigma$ Type A/D Converter

The 16-bit  $\Delta\Sigma$  type A/D converter uses the following nine registers.

- 16-bit  $\Delta\Sigma$  type A/D converter control register 0 (ADDCTL0)
- 16-bit  $\Delta\Sigma$  type A/D converter control register 1 (ADDCTL1)
- 16-bit  $\Delta\Sigma$  type A/D conversion result register (ADDCR)
- 8-bit  $\Delta\Sigma$  type A/D conversion result register (ADDCRH)
- 16-bit  $\Delta\Sigma$  type A/D conversion status register (ADDSTR)
- A/D port configuration register 0 (ADPC0)
- 16-bit  $\Delta\Sigma$  type A/D sampling delay time setting enable register
- 16-bit  $\Delta\Sigma$  type A/D sampling delay time setting register
- Port mode register 2 (PM2)

#### (1) 16-bit $\Delta\Sigma$ type A/D converter control register 0 (ADDCTL0)

This register sets the 16-bit  $\Delta\Sigma$  type A/D circuit or control circuit power on/off state, conversion start/stop state, high-accuracy mode on/off state,  $\Delta\Sigma$  input mode control, and analog input channel. ADDCTL0 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H.

#### (3) Offset (Single input)

The offset represents the difference between the approximation line of the actually measured analog input voltage values and the theoretical values (1/2 LSB).

If the approximation line is greater than the theoretical values, it shows the difference between the approximation line of the actually measured analog input voltage values and the theoretical values (3/2 LSB).

Figure 13-16. Offset (Single Input)



## (4) Offset (Differential input)

The offset represents the difference between the approximation line of the actually measured analog input voltage values and the theoretical values (1/2 full-scale).

In the case of 16-bit resolution, the offset represents the difference between the approximation line of the actually measured analog input voltage values and the theoretical values (8000H - 1/2 LSB).

If the approximation line is greater than the theoretical values, it shows the difference between the approximation line of the actually measured analog input voltage values and the theoretical values (8000H + 1/2 LSB).



Figure 13-17. Offset (Differential Input)

#### (9) Conversion results just after A/D conversion start

The first A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the ADDCE bit is set to 1 within 1.2  $\mu$ s after the ADDPON bit was set to 1, or if the ADDCE bit is set to 1 with the ADDPON bit = 0. Take measures such as polling the A/D conversion end interrupt request (INTDSAD) and removing the first conversion result.

#### (10) Internal equivalent circuit

The equivalent circuit of the analog input block is shown below.

#### Figure 13-22. Internal Equivalent Circuit of DSn- and DSn+ Pin



#### Table 13-5. Resistance and Capacitance Values of Equivalent Circuit (Reference Values)

| AVREF                                   | R1     | R2     | C1   | C2     | C3      |
|-----------------------------------------|--------|--------|------|--------|---------|
| $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$ | 8.1 kΩ | 6.8 kΩ | 8 pF | 1.3 pF | 0.22 pF |
| $2.7~V \leq AV_{\text{REF}} < 4.0~V$    | 31 kΩ  | 36 kΩ  | 8 pF | 1.3 pF | 0.22 pF |

# Remarks 1. The resistance and capacitance values shown in Table 13-5 are not guaranteed values.2. n = 0 to 2

# (11) Simultaneous use of the 10-bit successive approximation type A/D converter and the 16-bit $\Delta\Sigma$ type A/D converter

The A/D conversion accuracy may deteriorate when the 10-bit successive approximation type A/D converter and the 16-bit  $\Delta\Sigma$  type A/D converter are used at the same time.

Stop the 16-bit  $\Delta\Sigma$  type A/D converter during 10-bit successive approximation type A/D converter operation, because the accuracy cannot be guaranteed. Also, stop the 10-bit successive approximation type A/D converter during 16-bit  $\Delta\Sigma$  type A/D converter operation. (Do not operate them simultaneously.)

## (e) Reception error

Three types of errors may occur during reception: a parity error, framing error, or overrun error. If the error flag of asynchronous serial interface reception error status register 0 (ASIS0) is set as a result of data reception, a reception error interrupt (INTSR0) is generated.

Which error has occurred during reception can be identified by reading the contents of ASIS0 in the reception error interrupt (INTSR0) servicing (see **Figure 14-3**).

The contents of ASIS0 are cleared to 0 when ASIS0 is read.

| Table 14-3 | 3. Cause | of Rece | ption | Error |
|------------|----------|---------|-------|-------|
|------------|----------|---------|-------|-------|

| Reception Error | Cause                                                                                              |
|-----------------|----------------------------------------------------------------------------------------------------|
| Parity error    | The parity specified for transmission does not match the parity of the receive data.               |
| Framing error   | Stop bit is not detected.                                                                          |
| Overrun error   | Reception of the next data is completed before data is read from receive buffer register 0 (RXB0). |

## (f) Noise filter of receive data

The RxD0 signal is sampled using the base clock output by the prescaler block.

If two sampled values are the same, the output of the match detector changes, and the data is sampled as input data.

Because the circuit is configured as shown in Figure 14-11, the internal processing of the reception operation is delayed by two clocks from the external signal status.





Figure 15-19 shows the timing of starting continuous transmission, and Figure 15-20 shows the timing of ending continuous transmission.



Figure 15-19. Timing of Starting Continuous Transmission

- **Note** When ASIF6 is read, there is a period in which TXBF6 and TXSF6 = 1, 1. Therefore, judge whether writing is enabled using only the TXBF6 bit.
- **Remark** TxD6: TxD6 pin (output)
  - INTST6: Interrupt request signal
  - TXB6: Transmit buffer register 6
  - TXS6: Transmit shift register 6
  - ASIF6: Asynchronous serial interface transmission status register 6
  - TXBF6: Bit 1 of ASIF6
  - TXSF6: Bit 0 of ASIF6

The basic procedure of setting an operation in the 3-wire serial I/O mode is as follows.

- <1> Set the CSIC10 register (see Figures 16-3).
- <2> Set bits 4 and 6 (DIR10 and TRMD10) of the CSIM10 register (see Figures 16-2).
- <3> Set bit 7 (CSIE10) of the CSIM10 register to 1.  $\rightarrow$  Transmission/reception is enabled.
- <4> Write data to transmit buffer register 10 (SOTB10). → Data transmission/reception is started. Read data from serial I/O shift register 10 (SIO10). → Data reception is started.

# Caution Take relationship with the other party of communication when setting the port mode register and port register.

The relationship between the register settings and pins is shown below.

| CSIE10 | TRMD10 | PM12                     | P12                 | PM13                | P13                 | PM11                | P11                 | CSI10                                                 | Pin Function      |                   |                                    |
|--------|--------|--------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------------------------------------------------|-------------------|-------------------|------------------------------------|
|        |        |                          |                     |                     |                     |                     |                     | Operation                                             | SI10/RxD0/<br>P12 | SO10/<br>TxD0/P13 | SCK10/<br>P11                      |
| 0      | ×      | $\times^{\rm Note \; 1}$ | × <sup>Note 1</sup> | Stop                                                  | RxD0/P12          | TxD0/P13          | P11 <sup>Note 2</sup>              |
| 1      | 0      | 1                        | ×                   | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 1                   | ×                   | Slave<br>reception <sup>Note 3</sup>                  | SI10              | TxD0/P13          | SCK10<br>(input) <sup>Note 3</sup> |
| 1      | 1      | × <sup>Note 1</sup>      | × <sup>Note 1</sup> | 0                   | 0                   | 1                   | ×                   | Slave<br>transmission <sup>Note 3</sup>               | RxD0/P12          | SO10              | SCK10<br>(input) <sup>Note 3</sup> |
| 1      | 1      | 1                        | ×                   | 0                   | 0                   | 1                   | ×                   | Slave<br>transmission/<br>reception <sup>Note 3</sup> | SI10              | SO10              | SCK10<br>(input) <sup>Note 3</sup> |
| 1      | 0      | 1                        | ×                   | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 0                   | 1                   | Master reception                                      | SI10              | TxD0/P13          | SCK10<br>(output)                  |
| 1      | 1      | × <sup>Note 1</sup>      | × <sup>Note 1</sup> | 0                   | 0                   | 0                   | 1                   | Master<br>transmission                                | RxD0/P12          | SO10              | SCK10<br>(output)                  |
| 1      | 1      | 1                        | ×                   | 0                   | 0                   | 0                   | 1                   | Master<br>transmission/<br>reception                  | SI10              | SO10              | SCK10<br>(output)                  |

Table 16-2. Relationship Between Register Settings and Pins

Notes 1. Can be set as port function.

- 2. To use P11/SCK10 as port pins, clear CKP10 to 0.
- 3. To use the slave mode, set CKS102, CKS101, and CKS100 to 1, 1, 1.

| Remar | 'k | ×: |
|-------|----|----|
|       |    |    |

| ×:                      | don't care                                           |
|-------------------------|------------------------------------------------------|
| CSIE10:                 | Bit 7 of serial operation mode register 10 (CSIM10)  |
| TRMD10:                 | Bit 6 of CSIM10                                      |
| CKP10:                  | Bit 4 of serial clock selection register 10 (CSIC10) |
| CKS102, CKS101, CKS100: | Bits 2 to 0 of CSIC10                                |
| PM1×:                   | Port mode register                                   |
| P1×:                    | Port output latch                                    |

#### (2) 1-byte transmission/reception communication operation

#### (a) 1-byte transmission/reception

When bit 7 (CSIAE0) and bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) = 1, 0, respectively, if communication data is written to serial I/O shift register 0 (SIOA0), the data is output via the SOA0 pin in synchronization with the  $\overline{SCKA0}$  falling edge, and stored in the SIOA0 register in synchronization with the rising edge 1 clock later.

Data transmission and data reception can be performed simultaneously.

If only reception is to be performed, communication can only be started by writing a dummy value to the SIOA0 register.

When communication of 1 byte is complete, an interrupt request signal (INTACSI) is generated.

In 1-byte transmission/reception, the setting of bit 5 (ATM0) of CSIMA0 is invalid.

Be sure to read data after confirming that bit 0 (TSF0) of serial status register 0 (CSIS0) = 0.



Figure 17-11. 3-Wire Serial I/O Mode Timing

Caution The SOA0 pin becomes low level by an SIOA0 write.



#### Figure 17-21. Repeat Transmission Mode Flowchart

- CSIAE0: Bit 7 of serial operation mode specification register 0 (CSIMA0)
- ADTPO: Automatic data transfer address point specification register 0
- ADTI0: Automatic data transfer interval specification register 0
- ATSTA0: Bit 0 of serial trigger register 0 (CSIT0)
- SIOA0: Serial I/O shift register 0
- ADTC0: Automatic data transfer address count register 0

Note A wait state may be generated when data is written to the buffer RAM. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

## (3) LCD clock control register (LCDC0)

LCDC0 specifies the LCD source clock and LCD clock. The frame frequency is determined according to the LCD clock and the number of time slices. LCDC0 is set using a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets LCDC0 to 00H.

### Figure 18-4. Format of LCD Clock Control Register

| Address: FFB2H |   | Afte | r reset: 00H | R/W   |       |   |       |       |       |
|----------------|---|------|--------------|-------|-------|---|-------|-------|-------|
| Symbol         | 7 |      | 6            | 5     | 4     | 3 | 2     | 1     | 0     |
| LCDC0          | 0 |      | LCDC6        | LCDC5 | LCDC4 | 0 | LCDC2 | LCDC1 | LCDC0 |

| LCDC6            | LCDC5 | LCDC4 | LCD source clock (fLCD) selection |
|------------------|-------|-------|-----------------------------------|
| 0                | 0     | 0     | fхт (32.768 kHz)                  |
| 0                | 0     | 1     | fprs/2 <sup>6</sup>               |
| 0                | 1     | 0     | fprs/2 <sup>7</sup>               |
| 0                | 1     | 1     | fprs/2 <sup>®</sup>               |
| 1                | 0     | 0     | fRL/2 <sup>3</sup>                |
| Other than above |       |       | Setting prohibited                |

| LCDC2            | LCDC1 | LCDC0 | LCD clock (LCDCL) selection |
|------------------|-------|-------|-----------------------------|
| 0                | 0     | 0     | flcd/24                     |
| 0                | 0     | 1     | flcd/2 <sup>5</sup>         |
| 0                | 1     | 0     | fLcd/2 <sup>6</sup>         |
| 0                | 1     | 1     | flcd/2 <sup>7</sup>         |
| 1                | 0     | 0     | fLCD/2 <sup>8</sup>         |
| 1                | 0     | 1     | flcd/2 <sup>9</sup>         |
| Other than above |       |       | Setting prohibited          |

### Caution Bits 3 and 7 must be set to 0.

- Remarks 1. fxT: XT1 clock oscillation frequency
  - 2. fPRS: Peripheral hardware clock frequency
  - 3. fr.: Internal low-speed oscillation clock frequency