

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | 78K/0                                                                                |
| Core Size                  | 8-Bit                                                                                |
| Speed                      | 10MHz                                                                                |
| Connectivity               | 3-Wire SIO, LINbus, UART/USART                                                       |
| Peripherals                | LCD, LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 62                                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                                       |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | · ·                                                                                  |
| RAM Size                   | 1K x 8                                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                          |
| Data Converters            | A/D 8x10b, 3x16b                                                                     |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                    |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 80-LQFP                                                                              |
| Supplier Device Package    | · ·                                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/upd78f0493gc-gad-ax |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 3-4. Memory Map (µPD78F0492)



When boot swap is used:

Set the option bytes to 0080H to 0084H and 1080H to 1084H, and the on-chip debug security IDs to 0085H to 008EH and 1085H to 108EH.

- 2. Writing boot cluster 0 can be prohibited depending on the setting of security (see 28.8 Security Setting).
- 3. However, FA26H and FA27H can be used (See 13.3 Registers Used in 16-Bit  $\Delta\Sigma$  Type A/D Converter).
- **Remark** The flash memory is divided into blocks (one block = 1 KB). For the address values and block numbers, see **Table 3-2 Correspondence Between Address Values and Block Numbers in Flash Memory**.





Figure 3-16. Correspondence Between Data Memory and Addressing (µPD78F0493)



Note However, FA26H and FA27H can be used (See 13.3 Registers Used in 16-Bit ΔΣ Type A/D Converter).





- P1: Port register 1
- PU1: Pull-up resistor option register 1
- PM1: Port mode register 1
- PF1: Port function register 1
- RD: Read signal
- WR××: Write signal

Figure 5-12. Examples of Incorrect Resonator Connection (2/2)

- (c) Wiring near high alternating current
- (d) Current flowing through ground line of oscillator (potential at points A, B, and C fluctuates)





(e) Signals are fetched



- **Remark** When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side.
- Caution 2. When X2 and XT1 are wired in parallel, the crosstalk noise of X2 may increase with XT1, resulting in malfunctioning.

#### 5.6.8 Time required for switchover of CPU clock and main system clock

By setting bits 0 to 2 (PCC0 to PCC2) and bit 4 (CSS) of the processor clock control register (PCC), the CPU clock can be switched (between the main system clock and the subsystem clock) and the division ratio of the main system clock can be changed.

The actual switchover operation is not performed immediately after rewriting to PCC; operation continues on the pre-switchover clock for several clocks (see **Table 5-7**).

Whether the CPU is operating on the main system clock or the subsystem clock can be ascertained using bit 5 (CLS) of the PCC register.

| Set | Valu<br>Switc | e Be<br>hove | fore<br>r |     | Set Value After Switchover |      |      |     |       |      |      |     |       |      |      |     |      |       |      |     |       |      |      |     |                 |        |      |
|-----|---------------|--------------|-----------|-----|----------------------------|------|------|-----|-------|------|------|-----|-------|------|------|-----|------|-------|------|-----|-------|------|------|-----|-----------------|--------|------|
| CSS | PCC2          | PCC1         | PCC0      | CSS | PCC2                       | PCC1 | PCC0 | CSS | PCC2  | PCC1 | PCC0 | CSS | PCC2  | PCC1 | PCC0 | CSS | PCC2 | PCC1  | PCC0 | CSS | PCC2  | PCC1 | PCC0 | CSS | PCC2            | PCC1   | PCC0 |
|     |               |              |           | 0   | 0                          | 0    | 0    | 0   | 0     | 0    | 1    | 0   | 0     | 1    | 0    | 0   | 0    | 1     | 1    | 0   | 1     | 0    | 0    | 1   | ×               | ×      | ×    |
| 0   | 0             | 0            | 0         | /   |                            |      |      |     | 16 cl | ocks |      |     | 16 cl | ocks |      |     | 16 c | locks |      |     | 16 cl | ocks | ;    | 2f> | rp/fsue         | s cloo | cks  |
|     | 0             | 0            | 1         |     | 8 cl                       | ocks |      | /   |       | /    |      |     | 8 clo | ocks |      |     | 8 cl | ocks  |      |     | 8 clo | ocks |      | fxi | ⊳/fsuв          | cloc   | ks   |
|     | 0             | 1            | 0         |     | 4 cl                       | ocks |      |     | 4 clo | ocks |      | /   |       | /    |      |     | 4 cl | ocks  |      |     | 4 clo | ocks |      | fxp | /2fsu           | s cloo | cks  |
|     | 0             | 1            | 1         |     | 2 cl                       | ocks |      |     | 2 clo | ocks |      |     | 2 clo | ocks |      |     | /    | /     |      |     | 2 clo | ocks |      | fxp | /4fsu           | s cloo | cks  |
|     | 1             | 0            | 0         |     | 1 c                        | lock |      |     | 1 cl  | ock  |      |     | 1 cl  | ock  |      |     | 1 cl | ock   |      | /   | /     | /    |      | fxp | / <b>8f</b> sue | s cloo | cks  |
| 1   | ×             | ×            | ×         |     | 2 cl                       | ocks |      |     | 2 clo | ocks |      |     | 2 clo | ocks |      |     | 2 cl | ocks  |      |     | 2 clo | ocks |      |     |                 |        |      |

Table 5-7. Time Required for Switchover of CPU Clock and Main System Clock Cycle Division Factor

Caution Selection of the main system clock cycle division factor (PCC0 to PCC2) and switchover from the main system clock to the subsystem clock (changing CSS from 0 to 1) should not be set simultaneously.

Simultaneous setting is possible, however, for selection of the main system clock cycle division factor (PCC0 to PCC2) and switchover from the subsystem clock to the main system clock (changing CSS from 1 to 0).

Remarks 1. The number of clocks listed in Table 5-7 is the number of CPU clocks before switchover.

 When switching the CPU clock from the main system clock to the subsystem clock, calculate the number of clocks by rounding up to the next clock and discarding the decimal portion, as shown below.

**Example** When switching CPU clock from fxp/2 to fsub/2 (@ oscillation with fxp = 10 MHz, fsub = 32.768 kHz)

 $f_{XP}/f_{SUB} = 10000/32.768 \cong 305.1 \rightarrow 306 \text{ clocks}$ 

By setting bit 0 (MCM0) of the main clock mode register (MCM), the main system clock can be switched (between the internal high-speed oscillation clock and the high-speed system clock).

The actual switchover operation is not performed immediately after rewriting to MCM0; operation continues on the pre-switchover clock for several clocks (see **Table 5-8**).

Whether the CPU is operating on the internal high-speed oscillation clock or the high-speed system clock can be ascertained using bit 1 (MCS) of MCM.

#### (4) Prescaler mode register 00 (PRM00)

PRM00 is the register that sets the TM00 count clock and TI000 and TI010 pin input valid edges. Rewriting PRM00 is prohibited during operation (when TMC003 and TMC002 = other than 00). PRM00 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets PRM00 to 00H.

# Cautions 1. Do not apply the following setting when setting the PRM001 and PRM000 bits to 11 (to specify the valid edge of the TI000 pin as a count clock).

- Clear & start mode entered by the TI000 pin valid edge
- Setting the TI000 pin as a capture trigger
- 2. If the operation of the 16-bit timer/event counter 00 is enabled when the TI000 or TI010 pin is at high level and when the valid edge of the TI000 or TI010 pin is specified to be the rising edge or both edges, the high level of the TI000 or TI010 pin is detected as a rising edge. Note this when the TI000 or TI010 pin is pulled up. However, the rising edge is not detected when the timer operation has been once stopped and then is enabled again.
- 3. The valid edge of TI010 and timer output (TO00) cannot be used for the P34 pin at the same time. Select either of the functions.

# Figure 6-28. Timing Example of Clear & Start Mode Entered by TI000 Pin Valid Edge Input (CR000: Capture Register, CR010: Compare Register) (2/2)



(b) TOC00 = 13H, PRM00 = 10H, CRC00, = 03H, TMC00 = 0AH, CR010 = 0003H

This is an application example where the width set to CR010 (4 clocks in this example) is to be output from the TO00 pin when the count value has been captured & cleared.

TM00 is cleared (to 0000H) at the rising edge detection of the TI000 pin and captured to CR000 at the falling edge detection of the TI000 pin. The TO00 output is inverted when TM00 is cleared (to 0000H) because the rising edge of the TI000 pin has been detected or when the value of TM00 matches that of a compare register (CR010).

When bit 1 (CRC001) of capture/compare control register 00 (CRC00) is 1, the count value of TM00 is captured to CR000 in the phase reverse to that of the input signal of the TI000 pin, but the capture interrupt signal (INTTM000) is not generated. However, the INTTM000 interrupt is generated when the valid edge of the TI010 pin is detected. Mask the INTTM000 signal when it is not used.

# 7.3 Registers Controlling 8-Bit Timer/Event Counters 50, 51, and 52

The following five registers are used to control 8-bit timer/event counters 50, 51, and 52.

- Timer clock selection register 5n (TCL5n)
- 8-bit timer mode control register 5n (TMC5n)
- Input switch control register (ISC)
- Port mode register 3 (PM3) or port mode register 4 (PM4)
- Port register 3 (P3) or port register 4 (P4)

#### (1) Timer clock selection register 5n (TCL5n)

This register sets the count clock of 8-bit timer/event counter 5n and the valid edge of the TI5n pin input. TCL5n can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets TCL5n to 00H.

**Remark** n = 0 to 2

#### Figure 7-6. Format of Timer Clock Selection Register 50 (TCL50)

Address: FF6AH After reset: 00H R/W

| Symbol | 7 | 6 | 5 | 4 | 3 | 2      | 1      | 0      |
|--------|---|---|---|---|---|--------|--------|--------|
| TCL50  | 0 | 0 | 0 | 0 | 0 | TCL502 | TCL501 | TCL500 |

| TCL502 | TCL501 | TCL500 | Count clock selection <sup>Note 1</sup> |                             |                             |                              |  |
|--------|--------|--------|-----------------------------------------|-----------------------------|-----------------------------|------------------------------|--|
|        |        |        |                                         | f <sub>PRS</sub> =<br>2 MHz | f <sub>PRS</sub> =<br>5 MHz | f <sub>PRS</sub> =<br>10 MHz |  |
| 0      | 0      | 0      | TI50 pin falling edge                   | I                           | I                           | 1                            |  |
| 0      | 0      | 1      | TI50 pin rising edge                    |                             |                             |                              |  |
| 0      | 1      | 0      | fprs <sup>Note 2</sup>                  | 2 MHz                       | 5 MHz                       | 10 MHz                       |  |
| 0      | 1      | 1      | fprs/2                                  | 1 MHz                       | 2.5 MHz                     | 5 MHz                        |  |
| 1      | 0      | 0      | fprs/2 <sup>2</sup>                     | 500 kHz                     | 1.25 MHz                    | 2.5 MHz                      |  |
| 1      | 0      | 1      | fprs/2 <sup>6</sup>                     | 31.25 kHz                   | 78.13 kHz                   | 156.25 kHz                   |  |
| 1      | 1      | 0      | fprs/2 <sup>8</sup>                     | 7.81 kHz                    | 19.53 kHz                   | 39.06 kHz                    |  |
| 1      | 1      | 1      | fprs/2 <sup>13</sup>                    | 0.24 kHz                    | 0.61 kHz                    | 1.22 kHz                     |  |

- **Notes 1.** If the peripheral hardware clock (fPRs) operates on the high-speed system clock (fXH) (XSEL = 1), the fPRs operating frequency varies depending on the supply voltage.
  - VDD = 2.7 to 5.5 V: fPRs  $\leq$  10 MHz
  - VDD = 1.8 to 2.7 V: fPRs  $\leq$  5 MHz
  - 2. If the peripheral hardware clock (fPRS) operates on the internal high-speed oscillation clock (fRH) (XSEL = 0), when 1.8 V ≤ VDD < 2.7 V, the setting of TCL502, TCL501, TCL500 = 0, 1, 0 (count clock: fPRS) is prohibited.</p>

# Cautions 1. When rewriting TCL50 to other data, stop the timer operation beforehand.

- Remark fPRs: Peripheral hardware clock frequency

- Cautions 1. When TMHE1 = 1, setting the other bits of TMHMD1 is prohibited. However, TMHMD1 can be refreshed (the same value is written).
  - In the PWM output mode and carrier generator mode, be sure to set the 8-bit timer H compare register 11 (CMP11) when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to CMP11).
  - 3. When the carrier generator mode is used, set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51.
  - 4. The actual TOH1/P31/INTP3 pin output is determined depending on PM31 and P31, besides TOH1 output.

Remarks 1. fprs: Peripheral hardware clock frequency

2. fr.L: Internal low-speed oscillation clock frequency

# 12.4 10-Bit Successive Approximation Type A/D Converter Operations

#### 12.4.1 Basic operations of A/D converter

- <1> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1 to start the operation of the comparator.
- <2> Set channels for A/D conversion to analog input by using the A/D port configuration register (ADPC0) and set to input mode by using port mode register 2 (PM2).
- <3> Set A/D conversion time by using bits 6 to 1 (FR3 to FR0, LV1, and LV0) of ADM.
- <4> Select one channel for A/D conversion using the analog input channel specification register (ADS).
- <5> Start the conversion operation by setting bit 7 (ADCS) of ADM to 1. (<6> to <12> are operations performed by hardware.)
- <6> The voltage input to the selected analog input channel is sampled by the sample & hold circuit.
- <7> When sampling has been done for a certain time, the sample & hold circuit is placed in the hold state and the sampled voltage is held until the A/D conversion operation has ended.
- <8> Bit 9 of the successive approximation register (SAR) is set. The series resistor string voltage tap is set to (1/2) AVREF by the tap selector.
- <9> The voltage difference between the series resistor string voltage tap and sampled voltage is compared by the voltage comparator. If the analog input is greater than (1/2) AVREF, the MSB of SAR remains set to 1. If the analog input is smaller than (1/2) AVREF, the MSB is reset to 0.
- <10> Next, bit 8 of SAR is automatically set to 1, and the operation proceeds to the next comparison. The series resistor string voltage tap is selected according to the preset value of bit 9, as described below.
  - Bit 9 = 1: (3/4) AVREF
  - Bit 9 = 0: (1/4) AVREF

The voltage tap and sampled voltage are compared and bit 8 of SAR is manipulated as follows.

- Analog input voltage  $\geq$  Voltage tap: Bit 8 = 1
- Analog input voltage < Voltage tap: Bit 8 = 0
- <11> Comparison is continued in this way up to bit 0 of SAR.
- <12> Upon completion of the comparison of 10 bits, an effective digital result value remains in SAR, and the result value is transferred to the A/D conversion result register (ADCR, ADCRH) and then latched.

At the same time, the A/D conversion end interrupt request (INTAD) can also be generated.

<13> Repeat steps <6> to <12>, until ADCS is cleared to 0.

To stop the A/D converter, clear ADCS to 0.

To restart A/D conversion from the status of ADCE = 1, start from <5>. To start A/D conversion again when ADCE = 0, set ADCE to 1, wait for 1  $\mu$ s or longer, and start <5>. To change a channel of A/D conversion, start from <4>.

# Caution Make sure the period of <1> to <5> is 1 $\mu$ s or more.

- **Remark** Two types of A/D conversion result registers are available.
  - ADCR (16 bits): Store 10-bit A/D conversion value
  - ADCRH (8 bits): Store 8-bit A/D conversion value

# 13.1 Function of 16-Bit $\Delta\Sigma$ Type A/D Converter

The 16-bit  $\Delta\Sigma$  type A/D converter converts an analog input signal into a digital value, and consists of up to three channels (DS0–/DS0+, DS1–/DS1+, DS2–/DS2+) with a resolution of 16 bits.

The A/D converter has the following function.

#### • 16-bit resolution A/D conversion

16-bit resolution A/D conversion is carried out repeatedly for one analog input channel selected from DS0–/DS0+, DS1–/DS1+, and DS2–/DS2+. Each time an A/D conversion operation ends, an interrupt request (INTDSAD) is generated.

The conversion time can be shortened by lowering the resolution.



# Figure 13-1. Block Diagram of 16-Bit $\Delta\Sigma$ Type A/D Converter

#### (9) 16-bit $\Delta\Sigma$ type A/D converter control register 0 (ADDCTL0)

This register sets the 16-bit  $\Delta\Sigma$  type A/D circuit or control circuit power on/off state, conversion start/stop state, high-accuracy mode on/off state,  $\Delta\Sigma$  input mode control, and analog input channel.

#### (10) 16-bit $\Delta\Sigma$ type A/D converter control register 1 (ADDCTL1)

This register sets the sampling clock to be A/D converted, serial/parallel mode state and sampling count (resolution).

#### (11) 16-bit $\Delta\Sigma$ type A/D conversion status register (ADDSTR)

This register checks which channel has completed conversion, when a 16-bit  $\Delta\Sigma$  type A/D conversion operation completion (conversion completion interrupt generation) and a conversion channel change occur at the same time.

#### (12) A/D port configuration register 0 (ADPC0)

This register switches the ANI0/P20/DS0– to ANI7/P27/REF+ pins to analog input (analog input of 16-bit  $\Delta\Sigma$  type A/D converter or analog input of 10-bit successive approximation type A/D converter) or digital I/O of port.

#### (13) Port mode register 2 (PM2)

This register switches the ANI0/P20/DS0- to ANI7/P27/REF+ pins to input or output.

# 14.2 Configuration of Serial Interface UART0

Serial interface UART0 includes the following hardware.

| Item              | Configuration                                                                                                                                                                                                                                                                        |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Registers         | Receive buffer register 0 (RXB0)<br>Receive shift register 0 (RXS0)<br>Transmit shift register 0 (TXS0)                                                                                                                                                                              |
| Control registers | Asynchronous serial interface operation mode register 0 (ASIM0)<br>Asynchronous serial interface reception error status register 0 (ASIS0)<br>Baud rate generator control register 0 (BRGC0)<br>Port function register 1 (PF1)<br>Port mode register 1 (PM1)<br>Port register 1 (P1) |

# Table 14-1. Configuration of Serial Interface UART0

# (5) Port mode register 1 (PM1)

This register sets port 1 input/output in 1-bit units.

When using the P13/SO10/TxD0 pin for serial interface data output, clear PM13 to 0. The output latch of P13 at this time may be 0 or 1.

When using the P12/SI10/RxD0 pin for serial interface data input, set PM12 to 1. The output latch of P12 at this time may be 0 or 1.

PM1 can be set by a 1-bit or 8-bit memory manipulation instruction.

Reset signal generation sets this register to FFH.

#### Figure 14-6. Format of Port Mode Register 1 (PM1)

Address: FF21H After reset: FFH R/W

| Symbol | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|------|------|------|------|------|------|------|------|
| PM1    | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 |

| PM1n | P1n pin I/O mode selection (n = 0 to 7) |  |  |  |  |  |  |
|------|-----------------------------------------|--|--|--|--|--|--|
| 0    | Output mode (output buffer on)          |  |  |  |  |  |  |
| 1    | Input mode (output buffer off)          |  |  |  |  |  |  |

#### 15.4.2 Asynchronous serial interface (UART) mode

In this mode, data of 1 byte is transmitted/received following a start bit, and a full-duplex operation can be performed.

A dedicated UART baud rate generator is incorporated, so that communication can be executed at a wide range of baud rates.

#### (1) Registers used

- Asynchronous serial interface operation mode register 6 (ASIM6)
- Asynchronous serial interface reception error status register 6 (ASIS6)
- Asynchronous serial interface transmission status register 6 (ASIF6)
- Clock selection register 6 (CKSR6)
- Baud rate generator control register 6 (BRGC6)
- Asynchronous serial interface control register 6 (ASICL6)
- Input switch control register (ISC)
- Port mode register 1 (PM1)
- Port register 1 (P1)
- Port mode register 11 (PM11)
- Port register 11 (P11)

The basic procedure of setting an operation in the UART mode is as follows.

- <1> Set the CKSR6 register (see Figure 15-8).
- <2> Set the BRGC6 register (see Figure 15-9).
- <3> Set bits 0 to 4 (ISRM6, SL6, CL6, PS60, PS61) of the ASIM6 register (see Figure 15-5).
- <4> Set bits 0 and 1 (TXDLV6, DIR6) of the ASICL6 register (see Figure 15-10).
- <5> Set bit 7 (POWER6) of the ASIM6 register to 1.
- <6> Set bit 6 (TXE6) of the ASIM6 register to 1. → Transmission is enabled. Set bit 5 (RXE6) of the ASIM6 register to 1. → Reception is enabled.
- <7> Write data to transmit buffer register 6 (TXB6).  $\rightarrow$  Data transmission is started.

# Caution Take relationship with the other party of communication when setting the port mode register and port register.

(3) Output waveforms of common signals and segment signals during LCD display signal output period The voltages shown in Table 18-4 are output to the common signals and segment signals during the LCD display signal output period.

When both common and segment signals are at the select voltage, a display on-voltage of  $\pm V_{LCD}$  is obtained. The other combinations of the signals correspond to the display off-voltage.

#### Table 18-4. LCD Drive Voltage

#### (a) Static display mode (during LCD display signal output period)

| Segment Sig   | gnal Select Signal Level | Deselect Signal Level |
|---------------|--------------------------|-----------------------|
| Common Signal | Vss/VLco                 | VLC0/VSS              |
| VLC0/VSS      | -VLCD/+VLCD              | 0 V/0 V               |

#### (b) 1/2 bias method (during LCD display signal output period)

|                       | Segment Signal | Select Signal Level                       | Deselect Signal Level                     |
|-----------------------|----------------|-------------------------------------------|-------------------------------------------|
| Common Signal         |                | Vss/VLC0                                  | VLC0/VSS                                  |
| Select signal level   | VLC0/VSS       | -VLCD/+VLCD                               | 0 V/0 V                                   |
| Deselect signal level | VLC1 = VLC2    | $-\frac{1}{2}V_{LCD}/+\frac{1}{2}V_{LCD}$ | $+\frac{1}{2}V_{LCD}/-\frac{1}{2}V_{LCD}$ |

#### (c) 1/3 bias method (during LCD display signal output period)

|                       | Segment Signal | Select Signal Level                       | Deselect Signal Level                     |
|-----------------------|----------------|-------------------------------------------|-------------------------------------------|
| Common Signal         |                | Vss/VLC0                                  | VLC1/VLC2                                 |
| Select signal level   | VLC0/VSS       | -VLCD/+VLCD                               | $-\frac{1}{3}V_{LCD}/+\frac{1}{3}V_{LCD}$ |
| Deselect signal level | VLC2/VLC1      | $-\frac{1}{3}V_{LCD}/+\frac{1}{3}V_{LCD}$ | $+\frac{1}{3}V_{LCD}/-\frac{1}{3}V_{LCD}$ |

#### (d) 1/4 bias method (during LCD display signal output period)

|                       | Segment Signal | Select Signal Level                       | Deselect Signal Level                     |
|-----------------------|----------------|-------------------------------------------|-------------------------------------------|
| Common Signal         |                | VLC0/VSS                                  | VLC1/VLC2                                 |
| Select signal level   | Vss/VLC0       | +VLCD/-VLCD                               | $+\frac{1}{2}V_{LCD}/-\frac{1}{2}V_{LCD}$ |
| Deselect signal level | VLC1/VLC3      | $+\frac{1}{4}V_{LCD}/-\frac{1}{4}V_{LCD}$ | $-\frac{1}{4}V_{LCD}+\frac{1}{4}V_{LCD}$  |

# 18.8.2 Example of procedure for using segment key scan function

Figure 18-34 shows the operation flow of the segment key scan and Figure 18-35 shows the key connection example.



Figure 18-34. Operation Flow of Segment Key Scan









#### (4) Transmit timing (MC0OLV = 0, total transmit bit length = 13 bits)

- (a): "8-bit transfer period" (b)
- (b): "1/2 cycle of baud rate" + 1 clock (fxcLK) before the last bit of transmit data
- fxclk: Frequency of operation base clock selected by using the MC0CKS2 to MC0CKS0 bits of the MC0CTL1 register

Last bit: Transfer bit when 3-bit counter = 000

Caution Writing the next transmit data to MC0TX must be complete within the period (a) during continuous transmission. If writing the next transmit data to MC0TX is executed in the period (b), the next data transmission starts 2 clocks (fxcLk) after the last bit has been transmitted. Rewrite the MC0BIT before writing to MC0TX during continuous transmission.

Standard products

# Serial Transfer Timing (1/2)

# CSI10:



**Remark** m = 1, 2

Figure A-1. Development Tool Configuration (1/2)

(1) When using the in-circuit emulator QB-78K0LX3



- **Notes 1.** Download the device file (DF780495) for the 78K0/LF3 from the download site for development tools (http://www.necel.com/micro/ods/eng/index.html).
  - 2. The C library source file is not included in the software package.
  - The project manager PM+ is included in the assembler package. The PM+ is only used for Windows.
  - 4. The QB-78K0LX3 is supplied with the integrated debugger ID78K0-QB, a USB interface cable, a power supply unit, the on-chip debug emulator QB-MINI2, connection cables (10-pin and 16-pin cables), and the 78K0-OCD board. Any other products are sold separately.

Download the software for operating the QB-MINI2 from the download site for development tools (http://www.necel.com/micro/ods/eng/index.html) when using the QB-MINI2.