



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ST7                                                                  |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SCI, USB                                           |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                              |
| Number of I/O              | 27                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 1K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                            |
| Data Converters            | A/D 12x8b                                                            |
| Oscillator Type            | External                                                             |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 48-LQFP                                                              |
| Supplier Device Package    | -                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f63bh6t1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of figures

| Figure 1.  | General block diagram                                                                     | 12 |
|------------|-------------------------------------------------------------------------------------------|----|
| Figure 2.  | 48-pin LQFP pinout.                                                                       | 14 |
| Figure 3.  | 40-lead QFN package pinout                                                                | 15 |
| Figure 4.  | 34-pin SO package pinout                                                                  | 16 |
| Figure 5.  | 32-pin SDIP package pinout                                                                | 16 |
| Figure 6.  | 24-pin SO package pinout                                                                  | 16 |
| Figure 7.  | Memory map                                                                                | 21 |
| Figure 8.  | Memory map and sector address                                                             | 25 |
| Figure 9.  | Typical ICC interface                                                                     | 26 |
| Figure 10. | Stack manipulation example                                                                | 31 |
| Figure 11. | CPU registers                                                                             | 31 |
| Figure 12. | Low voltage detector functional diagram                                                   | 33 |
| Figure 13. | Low Voltage Reset signal output                                                           | 33 |
| Figure 14. | Temporization timing diagram after an internal Reset                                      | 33 |
| Figure 15. | Reset timing diagram                                                                      | 34 |
| Figure 16. | External clock source connections                                                         | 35 |
| Figure 17. | Crystal/ceramic resonator                                                                 | 36 |
| Figure 18. | Clock block diagram                                                                       | 36 |
| Figure 19. | Interrupt processing flowchart.                                                           | 38 |
| Figure 20. | Halt mode flowchart                                                                       | 41 |
| Figure 21. | Wait mode flowchart                                                                       | 42 |
| Figure 22. | PA0, PA3, PA4, PA5, PA6, PA7 and PD[7:4] configuration                                    | 45 |
| Figure 23. | PA1, PA2 configuration.                                                                   | 46 |
| Figure 24. | Port B and D[3:0] configuration.                                                          | 48 |
| Figure 25. | Port C configuration                                                                      | 49 |
| Figure 26. | Watchdog block diagram                                                                    | 55 |
| Figure 27. | Timer block diagram                                                                       | 60 |
| Figure 28. | 16-bit read sequence (from either the Counter register or the Alternate Counter register) | 61 |
| Figure 29. | Counter timing diagram, internal clock divided by 2                                       | 62 |
| Figure 30. | Counter timing diagram, internal clock divided by 4                                       | 62 |
| Figure 31. | Counter timing diagram, internal clock divided by 8                                       | 62 |
| Figure 32. | Input Capture block diagram.                                                              | 64 |
| Figure 33. | Input Capture timing diagram                                                              | 64 |
| Figure 34. | Output Compare block diagram                                                              | 67 |
| Figure 35. | Output Compare timing diagram, ftimer = fcpu/2                                            | 67 |
| Figure 36. | Output Compare timing diagram, ftimeR = fCPU/4                                            | 67 |
| Figure 37. | One Pulse mode cycle                                                                      | 68 |
| Figure 38. | One Pulse mode timing example                                                             | 69 |
| Figure 39. | Pulse Width modulation mode timing with 2 output Compare functions                        | 70 |
| Figure 40. | Pulse width modulation cycle                                                              | 71 |
| Figure 41. | SCI block diagram                                                                         | 81 |
| Figure 42. | Word length programming                                                                   | 82 |
| Figure 43. | Bit sampling in reception mode                                                            | 89 |
| Figure 44. | USB block diagram                                                                         | 98 |
| Figure 45. | DMA buffers                                                                               | 99 |
| Figure 46. | I <sup>2</sup> C bus protocol                                                             | 10 |
| Figure 47. | I <sup>2</sup> C interface block diagram1                                                 | 11 |
| Figure 48. | Transfer sequencing 1                                                                     | 15 |
|            |                                                                                           |    |



# 2 Pin description

## 2.1 **RESET** signal (bidirectional)

It is active low and forces the initialization of the MCU. This event is the top priority non maskable interrupt. This pin is switched low when the Watchdog is triggered or the  $V_{DD}$  is low. It can be used to reset external peripherals.

Note: Adding two 100 nF decoupling capacitors on the Reset pin (respectively connected to  $V_{DD}$  and  $V_{SS}$ ) will significantly improve product electromagnetic susceptibility performance.

# 2.2 OSCIN/OSCOUT: input/output oscillator pin

These pins connect a parallel-resonant crystal, or an external source, to the on-chip oscillator.

# 2.3 V<sub>DD</sub>/V<sub>SS</sub>

Main power supply and ground voltages

Note: To enhance the reliability of operation, it is recommended that  $V_{DDA}$  and  $V_{DD}$  be connected together on the application board. This also applies to  $V_{SSA}$  and  $V_{SS}$ .

# 2.4 V<sub>DDA</sub>/V<sub>SSA</sub>

Power supply and ground voltages for analog peripherals.

Note: To enhance the reliability of operation, it is recommended that  $V_{DDA}$  and  $V_{DD}$  be connected together on the application board. This also applies to  $V_{SSA}$  and  $V_{SS}$ .

# 2.5 Alternate functions

Several pins of the I/O ports assume software programmable alternate functions as shown in the pin description.

- Note: 1 The USBOE alternate function is mapped on Port C2 in 32/34/48 pin devices. In SO24 devices it is mapped on Port B1.
  - 2 The timer OCMP1 alternate function is mapped on Port A6 in 32/34/48 pin devices. In SO24 devices it is not available.









## 4.3.1 Readout protection

Readout protection, when selected, provides a protection against program memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.

In Flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased and the device can be reprogrammed.

Readout protection selection depends on the device type:

- In Flash devices it is enabled and removed through the FMP\_R bit in the option byte.
- In ROM devices it is enabled by mask option specified in the Option List.



## 4.4 ICC interface

ICC (In-circuit communication) needs a minimum of four and up to six pins to be connected to the programming tool (see *Figure 9*). These pins are:

- RESET: device reset
- V<sub>SS</sub>: device power supply ground
- ICCCLK: ICC output serial clock pin
- ICCDATA: ICC input/output serial data pin
- ICCSEL/V<sub>PP</sub>: programming voltage
- OSC1(or OSCIN): main clock input for external source (optional)
- V<sub>DD</sub>: application board power supply (see *Figure 9*, Note 3)





Figure 27. Timer block diagram

1. If IC, OC and TO interrupt requests have separate vectors then the last OR is not present (See device Interrupt Vector Table).





| 7         |  |  |  |  |  |  | 0   |
|-----------|--|--|--|--|--|--|-----|
| MSB       |  |  |  |  |  |  | LSB |
| Read only |  |  |  |  |  |  |     |

### Alternate Counter Low register (ACLR)

Reset value: 1111 1100 (FCh)

This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register.

| 7         |  |  |  |  |  |  | 0   |
|-----------|--|--|--|--|--|--|-----|
| MSB       |  |  |  |  |  |  | LSB |
| Read only |  |  |  |  |  |  |     |

### Input Capture 2 High register (IC2HR)

Reset value: Undefined

This is an 8-bit read only register that contains the high part of the counter value (transferred by the input Capture 2 event).

| 7         |  |  |  |  |  |  | 0   |
|-----------|--|--|--|--|--|--|-----|
| MSB       |  |  |  |  |  |  | LSB |
| Read only |  |  |  |  |  |  |     |

### Input Capture 2 Low register (IC2LR)

Reset value: Undefined

This is an 8-bit read only register that contains the low part of the counter value (transferred by the input Capture 2 event).



5

Through these pins, serial data is transmitted and received as frames comprising:

- An Idle Line prior to transmission or reception
- A start bit
- A data word (8 or 9 bits) least significant bit first
- A Stop bit indicating that the frame is complete.

This interface uses two types of baud rate generator:

• A conventional type for commonly-used baud rates.





As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame.

Idle characters

Setting the TE bit drives the SCI to send an idle frame before the first data frame.

Clearing and then setting the TE bit during a transmission sends an idle frame after the current word.

Note: Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the SCIDR.

#### Receiver

The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

#### Character reception

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see *Figure 41*).

#### Procedure

- 1. Select the M bit to define the word length.
- 2. Select the desired baud rate using the SCIBRR and the SCIERPR registers.
- 3. Set the RE bit, this enables the receiver which begins searching for a start bit.

When a character is received:

- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CC register.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.

Clearing the RDRF bit is performed by the following software sequence done by:

- 1. An access to the SCISR register
- 2. A read to the SCIDR register.

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

#### Break character

When a break character is received, the SCI handles it as a framing error.

#### Idle character

When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CC register.

#### Overrun error

An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the RDR register as long as the RDRF bit is not cleared.



When a overrun error occurs:

- The OR bit is set.
- The RDR content will not be lost.
- The shift register will be overwritten.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CC register.

The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.

Noise error

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Normal data bits are considered valid if three consecutive samples (8th, 9th, 10th) have the same bit value, otherwise the NF flag is set. In the case of start bit detection, the NF flag is set on the basis of an algorithm combining both valid edge detection and three samples (8th, 9th, 10th). Therefore, to prevent the NF flag getting set during start bit reception, there should be a valid edge detection as well as three valid samples.

When noise is detected in a frame:

- The NF flag is set at the rising edge of the RDRF bit.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The NF flag is reset by a SCISR register read operation followed by a SCIDR register read operation.

During reception, if a false start bit is detected (e.g. 8th, 9th, 10th samples are 011,101,110), the frame is discarded and the receiving sequence is not started for this frame. There is no RDRF bit set for this frame and the NF flag is set internally (not accessible to the user). This NF flag is accessible along with the RDRF bit when a next valid frame is received.

Note: If the application Start Bit is not long enough to match the above requirements, then the NF Flag may get set due to the short Start Bit. In this case, the NF flag may be ignored by the application software when the first valid byte is received.

See also Section.

Framing error

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise.
- A break is received.

When the framing error is detected:

- the FE bit is set by hardware
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.



## Baud rate generation

The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows:

$$Tx = \frac{f_{CPU}}{(16 \cdot PR) \cdot TR} \qquad \qquad Rx = \frac{f_{CPU}}{(16 \cdot PR) \cdot RR}$$

with:

PR = 1, 3, 4 or 13 (see SCP[1:0] bits)

TR = 1, 2, 4, 8, 16, 32, 64,128

(see SCT[2:0] bits)

RR = 1, 2, 4, 8, 16, 32, 64,128

(see SCR[2:0] bits)

All these bits are in the SCIBRR register.

Example: If  $f_{CPU}$  is 8 MHz (normal mode) and if PR=13 and TR=RR=1, the transmit and receive baud rates are 38400 baud.

*Note:* The baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled.

### **Receiver muting and Wakeup feature**

In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers.

The non addressed devices may be placed in sleep mode by means of the muting function.

Setting the RWU bit by software puts the SCI in sleep mode:

All the reception status bits can not be set.

All the receive interrupts are inhibited.

A muted receiver may be awakened by one of the following two ways:

- By Idle Line detection if the WAKE bit is reset,
- By Address Mark detection if the WAKE bit is set.

Receiver wakes-up by Idle Line detection when the Receive line has recognized an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set.

Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word.

**Caution:** In Mute mode, do not write to the SCICR2 register. If the SCI is in Mute mode during the read operation (RWU=1) and a address mark wake up event occurs (RWU is reset) before the write operation, the RWU bit will be set again by this write operation. Consequently the address byte is lost and the SCI is not woken up from Mute mode.



# 11.4 USB interface (USB)

## 11.4.1 Introduction

The USB Interface implements a low-speed function interface between the USB and the ST7 microcontroller. It is a highly integrated circuit which includes the transceiver, 3.3 voltage regulator, SIE and DMA. No external components are needed apart from the external pull-up on USBDM for low speed recognition by the USB host. The use of DMA architecture allows the endpoint definition to be completely flexible. Endpoints can be configured by software as in or out.

## 11.4.2 Main features

- USB Specification Version 1.1 Compliant
- Supports Low-Speed USB Protocol
- Two or Three Endpoints (including default one) depending on the device (see device feature list and register map)
- CRC generation/checking, NRZI encoding/decoding and bit-stuffing
- USB Suspend/Resume operations
- DMA Data transfers
- On-Chip 3.3 V Regulator
- On-Chip USB Transceiver

## 11.4.3 Functional description

The block diagram in Figure 44, gives an overview of the USB interface hardware.

For general information on the USB, refer to the "Universal Serial Bus Specifications" document available at http://:www.usb.org.

## Serial interface engine

The SIE (Serial Interface Engine) interfaces with the USB, via the transceiver.

The SIE processes tokens, handles data transmission/reception, and handshaking as required by the USB standard. It also performs frame formatting, including CRC generation and checking.

#### Endpoints

The Endpoint registers indicate if the microcontroller is ready to transmit/receive, and how many bytes need to be transmitted.

## DMA

When a token for a valid Endpoint is recognized by the USB interface, the related data transfer takes place, using DMA. At the end of the transaction, an interrupt is generated.

#### Interrupts

By reading the Interrupt Status register, application software can know which USB event has occurred.



Doc ID 7516 Rev 8

### **PID register (PIDR)**

Reset value: xx00 0000 (x0h)

| 7   |           |   |   |   |            |     | 0 |  |
|-----|-----------|---|---|---|------------|-----|---|--|
| TP3 | TP2       | 0 | 0 | 0 | RX_<br>SEZ | RXD | 0 |  |
|     | Read only |   |   |   |            |     |   |  |

- [7:6] **TP[3:2]** Token PID bits 3 & 2.
  - USB token PIDs are encoded in four bits. **TP[3:2]** correspond to the variable token PID bits 3 & 2.

: PID bits 1 & 0 have a fixed value of 01.

- Note: When a CTR interrupt occurs (see register ISTR) the software should read the TP3 and TP2 bits to retrieve the PID name of the token received. The USB standard defines TP bits (see Table 33).
- [5:3] Reserved. Forced by hardware to 0.
  - 2 **RX\_SEZ** Received single-ended zero
    - This bit indicates the status of the RX\_SEZ transceiver output.
    - 0: No SE0 (single-ended zero) state
    - 1: USB lines are in SE0 (single-ended zero) state
  - 1 RXD Received data
    - 0: No K-state
    - 1: USB lines are in K-state

This bit indicates the status of the RXD transceiver output (differential receiver output).

If the environment is noisy, the RX\_SEZ and RXD bits can be used to secure the application. By interpreting the status, software can distinguish a valid End Suspend event from a spurious wakeup due to noise on the external USB line. A valid End Suspend is followed by a Resume or Reset sequence. A Resume is indicated by RXD=1, a Reset is indicated by RX\_SEZ=1.

0 Reserved. Forced by hardware to 0.

| ТРЗ | TP2 | PID Name |
|-----|-----|----------|
| 0   | 0   | OUT      |
| 1   | 0   | IN       |
| 1   | 1   | SETUP    |

Table 33. TP bit definition





## 11.5 I<sup>2</sup>C bus interface

## 11.5.1 Introduction

The I<sup>2</sup>C bus interface serves as an interface between the microcontroller and the serial I<sup>2</sup>C bus. It provides both multimaster and slave functions, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing. It supports fast I<sup>2</sup>C mode (400 kHz).

## 11.5.2 Main features

- Parallel-bus/I<sup>2</sup>C protocol converter
- Multimaster capability
- 7-bit addressing
- Transmitter/receiver flag
- End-of-byte transmission flag
- Transfer problem detection

### I<sup>2</sup>C master features

- Clock generation
- I<sup>2</sup>C bus busy flag
- Arbitration Lost Flag
- End of byte transmission flag
- Transmitter/Receiver Flag
- Start bit detection flag
- Start and Stop generation

## I<sup>2</sup>C slave features

- Stop bit detection
- I<sup>2</sup>C bus busy flag
- Detection of misplaced start or stop condition
- Programmable I<sup>2</sup>C Address detection
- Transfer problem detection
- End-of-byte transmission flag
- Transmitter/Receiver flag

## 11.5.3 General description

In addition to receiving and transmitting data, this interface converts it from serial to parallel format and vice versa, using either an interrupt or polled handshake. The interrupts are enabled or disabled by software. The interface is connected to the I<sup>2</sup>C bus by a data pin (SDAI) and by a clock pin (SCLI). It can be connected both with a standard I<sup>2</sup>C bus and a Fast I<sup>2</sup>C bus. This selection is made by software.



#### **Mode selection**

The interface can operate in the four following modes:

- Slave transmitter/receiver
- Master transmitter/receiver

By default, it operates in slave mode.

The interface automatically switches from slave to master after it generates a START condition and from master to slave in case of arbitration loss or a STOP generation, allowing then Multi-Master capability.

#### **Communication flow**

In Master mode, it initiates a data transfer and generates the clock signal. A serial data transfer always begins with a start condition and ends with a stop condition. Both start and stop conditions are generated in master mode by software.

In Slave mode, the interface is capable of recognizing its own address (7-bit), and the General Call address. The General Call address detection may be enabled or disabled by software.

Data and addresses are transferred as 8-bit bytes, MSB first. The first byte following the start condition is the address byte; it is always transmitted in Master mode.

A 9th clock pulse follows the 8 clock cycles of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter. Refer to *Figure 46*.





Acknowledge may be enabled and disabled by software.

The I<sup>2</sup>C interface address and/or general call address can be selected by software.

The speed of the I<sup>2</sup>C interface may be selected between Standard (up to 100 kHz) and Fast I<sup>2</sup>C (up to 400 kHz).

#### SDA/SCL line control

Transmitter mode: the interface holds the clock line low before transmission to wait for the microcontroller to write the byte in the Data register.

Receiver mode: the interface holds the clock line low after reception to wait for the microcontroller to read the byte in the Data register.

The SCL frequency ( $F_{SCL}$ ) is controlled by a programmable clock divider which depends on the I<sup>2</sup>C bus mode.

When the I<sup>2</sup>C cell is enabled, the SDA and SCL ports must be configured as floating inputs. In this case, the value of the external pull-up resistor used depends on the application.



### I<sup>2</sup>C Status register 2 (SR2)

Reset value: 0000 0000 (00h)



[7:5] Reserved. Forced to 0 by hardware.

4 **AF** Acknowledge failure.

This bit is set by hardware when no acknowledge is returned. An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE=0).

0: No acknowledge failure

1: Acknowledge failure

- Note: While AF=1, the SCL line may be held low due to SB or BTF flags that are set at the same time. It is then necessary to release both lines by software.
- 3 STOPF Stop detection (Slave mode).

This bit is set by hardware when a Stop condition is detected on the bus after an acknowledge (if ACK=1). An interrupt is generated if ITE=1. It is cleared by software reading SR2 register or by hardware when the interface is disabled (PE=0).

The SCL line is not held low while STOPF=1.

0: No Stop condition detected

1: Stop condition detected



# **13.4** Supply current characteristics

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for Halt mode for which the clock is stopped).

Table 60. Supply current characteristics

| Symbol                     | Parameter                                | Conditions                      |                          | Тур               | Max                 | Unit |
|----------------------------|------------------------------------------|---------------------------------|--------------------------|-------------------|---------------------|------|
| $\Delta I_{DD(\Delta Ta)}$ | Supply current variation vs. temperature | Constant $V_{DD}$ and $f_{CPU}$ |                          | -                 | 10 <sup>(1)</sup>   | %    |
| I <sub>DD</sub>            |                                          | I/Oc in input mode              | f <sub>CPU</sub> = 4 MHz | 7.5               | 9 <sup>(2)(1)</sup> | mA   |
|                            |                                          | i/Os in input mode              | f <sub>CPU</sub> = 8 MHz | 10.5              | 13 <sup>(2)</sup>   |      |
|                            | CPU Wait mode                            |                                 | f <sub>CPU</sub> = 4 MHz | 6                 | 8 <sup>(1)</sup>    | m۸   |
|                            | GF 0 Wait mode                           |                                 | f <sub>CPU</sub> = 8 MHz | 8.5               | 11 <sup>(2)</sup>   | ШA   |
|                            | CPU Halt mode <sup>(3)</sup>             | LVD disabled                    | 25                       | 40 <sup>(1)</sup> | μA                  |      |
|                            | LISP Support mode <sup>(4)</sup>         | LVD disabled                    |                          | 100               | 120                 |      |
|                            |                                          | LVD enabled                     | 230                      | -                 | μA                  |      |

1. Not tested in production, guaranteed by characterization.

2. Oscillator and watchdog running. All others peripherals disabled.

- 3. USB Transceiver and ADC are powered down.
- 4. CPU in Halt mode. Current consumption of external pull-up (1.5Kohms to USBVCC) and pull-down (15Kohms to  $V_{SSA}$ ) not included.







# Figure 59. Two typical applications with $V_{PP}$ pin



1. When the ICP mode is not required by the application,  $V_{\text{PP}}$  pin must be tied to  $V_{\text{SS}}.$ 



#### Table 71. Output driving current

| Symbol                         | Parameter                                                                                                                                                                                                                                                            | C | onditions                | Min                                 | Max | Unit |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------|-------------------------------------|-----|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for a standard I/O pin<br>when up to 8 pins are sunk at the same time,<br>Port A0, Port A(3:7), Port C(0:2), Port D(0:7)<br>Output low level voltage for a high sink I/O pin<br>when up to 4 pins are sunk at the same time,<br>Port B(0:7) |   | I <sub>IO</sub> =+1.6 mA | -                                   | 0.4 | V    |
|                                |                                                                                                                                                                                                                                                                      |   | I <sub>IO</sub> =+10 mA  | -                                   | 1.3 |      |
|                                | Output low level voltage for a very high sink I/O<br>pin when up to 2 pins are sunk at the same<br>time, Port A1, Port A2                                                                                                                                            |   | I <sub>IO</sub> =+25 mA  | -                                   | 1.5 |      |
| V (2)                          | Output high level voltage for an I/O pin                                                                                                                                                                                                                             |   | I <sub>IO</sub> =-10 mA  | V <sub>DD</sub> -1.3 <sup>(3)</sup> | -   |      |
| •OH `                          | when up to 8 pins are sourced at same time                                                                                                                                                                                                                           |   | I <sub>IO</sub> =-1.6 mA | V <sub>DD</sub> -0.8                | -   |      |

1. The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in Section 13.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

2. The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in Section 13.2 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. True open drain I/O pins does not have V<sub>OH</sub>.

3. The minimum V<sub>OH</sub> value (with I<sub>IO</sub>=-10mA) depends on the chosen device type. For Flash devices, min = V<sub>DD</sub> - 1.3 V and for ROM devices, min = V<sub>DD</sub> - 1.7 V



#### Figure 63. $V_{OL}$ standard $V_{DD}$ =5 V

![](_page_18_Picture_11.jpeg)

| Symbol           | Parameter                       | Conditions                            | Min | Max | Unit |
|------------------|---------------------------------|---------------------------------------|-----|-----|------|
|                  | Driver characteristics:         |                                       | -   | -   |      |
| t <sub>r</sub>   | Diag time                       | C <sub>L</sub> =50 pF <sup>(1)</sup>  | 75  | -   | ns   |
|                  |                                 | C <sub>L</sub> =600 pF <sup>(1)</sup> | -   | 300 | ns   |
| t <sub>f</sub>   | Fall Time                       | C <sub>L</sub> =50 pF <sup>(1)</sup>  | 75  | -   | ns   |
|                  | Fall lime                       | C <sub>L</sub> =600 pF <sup>(1)</sup> | -   | 300 | ns   |
| t <sub>rfm</sub> | Rise/ fall time matching        | t <sub>r</sub> /t <sub>f</sub>        | 80  | 120 | %    |
| V <sub>CRS</sub> | Output signal crossover voltage |                                       | 1.3 | 2.0 | V    |

 Table 74.
 USB low-speed electrical characteristics

1. For more detailed information, please refer to Chapter 7 (Electrical) of the USB specification (version 1.1).

## 13.10.2 SCI interface

Subject to general operating condition for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (RDI and TDO).

| Table 75. | SCI characteristics |
|-----------|---------------------|
|           |                     |

|                                    |                            |                  | Со                          |                                                                                                                                                                                                                       |                                                                |                                                                                                |      |
|------------------------------------|----------------------------|------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Symbol                             | Parameter                  | f <sub>CPU</sub> | Accuracy<br>vs.<br>standard | Prescaler                                                                                                                                                                                                             | Standard                                                       | Baud<br>Rate                                                                                   | Unit |
| f <sub>Tx</sub><br>f <sub>Rx</sub> | Communication<br>frequency | 8 MHz            | ~0.16%                      | Conventional mode<br>TR (or RR)=128, PR=13<br>TR (or RR)= 32, PR=13<br>TR (or RR)= 16, PR=13<br>TR (or RR)= 8, PR=13<br>TR (or RR)= 4, PR=13<br>TR (or RR)= 16, PR= 3<br>TR (or RR)= 2, PR=13<br>TR (or RR)= 1, PR=13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77<br>~38461.54 | Hz   |

![](_page_19_Picture_10.jpeg)

![](_page_20_Figure_2.jpeg)

Figure 80. 34-pin plastic small outline package, 300-mil width, package outline

### Table 81. 34-pin plastic small outline package, 300-mil width, package mechanical data

| Dim. | mm             |       |        | inches <sup>(1)</sup> |        |        |
|------|----------------|-------|--------|-----------------------|--------|--------|
|      | Min            | Тур   | Max    | Min                   | Тур    | Мах    |
| А    | 2.464          |       | 2.642  | 0.0970                |        | 0.1040 |
| A1   | 0.127          |       | 0.292  | 0.0050                |        | 0.0120 |
| В    | 0.356          |       | 0.483  | 0.0140                |        | 0.0190 |
| С    | 0.231          |       | 0.318  | 0.0090                |        | 0.0130 |
| D    | 17.729         |       | 18.059 | 0.6980                |        | 0.7110 |
| E    | 7.417          |       | 7.595  | 0.2920                |        | 0.2990 |
| е    |                | 1.016 |        |                       | 0.0400 |        |
| Н    | 10.160         |       | 10.414 | 0.4000                |        | 0.4100 |
| h    | 0.635          |       | 0.737  | 0.0250                |        | 0.0290 |
| α    | 0°             |       | 8°     | 0°                    |        | 8°     |
| L    | 0.610          |       | 1.016  | 0.0240                |        | 0.0400 |
|      | Number of pins |       |        |                       |        |        |
| N    | 34             |       |        |                       |        |        |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

![](_page_20_Picture_7.jpeg)