



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                   |
|----------------------------|------------------------------------------------------------------------------------------|
| Core Processor             | 8051                                                                                     |
| Core Size                  | 8-Bit                                                                                    |
| Speed                      | 24MHz                                                                                    |
| Connectivity               | UART/USART                                                                               |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, WDT                                          |
| Number of I/O              | 17                                                                                       |
| Program Memory Size        | 2KB (2K x 8)                                                                             |
| Program Memory Type        | FLASH                                                                                    |
| EEPROM Size                | 128 x 8                                                                                  |
| RAM Size                   | 256 x 8                                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.5V                                                                              |
| Data Converters            | -                                                                                        |
| Oscillator Type            | Internal                                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                        |
| Mounting Type              | Through Hole                                                                             |
| Package / Case             | 20-DIP Module                                                                            |
| Supplier Device Package    | -                                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nuvoton-technology-corporation-america/w79e2051rakg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## nuvoton

|    | 25.2  | DC ELECTRICAL CHARACTERISTICS             | . 85 |
|----|-------|-------------------------------------------|------|
|    | 25.3  | The COMPARATOR ELECTRICAL CHARACTERISTICS | . 87 |
|    | 25.4  | AC ELECTRICAL CHARACTERISTICS             | . 88 |
|    | 25.5  | EXTERNAL CLOCK CHARACTERISTICS            | . 88 |
|    | 25.6  | RC OSC AND AC CHARACTERISTICS             | . 89 |
| 26 | TYPIC | AL APPLICATION CIRCUITS                   | . 90 |
| 27 | PACK  | AGE DIMENSIONS                            | . 91 |
|    | 27.1  | 20-pin SOP                                | . 91 |
|    | 27.2  | 20-pin DIP                                | . 92 |
|    | 27.3  | 20-pin SSOP                               | . 93 |
| 28 | REVIS | ION HISTORY                               | . 94 |



## **4 PIN CONFIGURATION**



Table 4-1: Pin Configuration



## 6 FUNCTIONAL DESCRIPTION

The W79E4051/2051 architecture consist of a 4T 8051 core controller surrounded by various registers, 4K/2K bytes AP Flash EPROM, 256 bytes of RAM, 128 bytes Data Flash EPROM, three general purpose I/O ports, two timer/counters, one serial port, Flash EPROM program by Writer and ICP.

## 6.1 On-Chip Flash EPROM

The W79E4051/2051 includes one **4K/2K** bytes of main Flash EPROM for application program. A Writer or ICP programming board is required to program the AP Flash EPROM and Data Flash EPROM.

This ICP (In-Circuit Programming) feature makes the job easy and efficient when the application's firmware needs to be updated frequently. In some applications, the in-circuit programming feature makes it possible for the end-user to easily update the system firmware without opening the chassis.

## 6.2 I/O Ports

W79E4051/2051 has one 8-bit, one 7-bit and one 2-bit ports using on-chip oscillator by reset options. Except P1.0 and P1.1, all ports are in quasi-bidrectional structure that the internal weakly pull-ups are present as the port registers are set to logic one. P1.0~P1.1, the alternate function are analog comparator inputs, stays in PMOS-off open-drain mode after CPU reset.

### 6.3 Serial I/O

The W79E4051/2051 has one serial port that is functionally similar to the serial port of the original 8051 family. However the serial port on the W79E4051/2051 can operate in different modes in order to obtain timing similarity as well. The Serial port has the enhanced features of Automatic Address recognition and Frame Error detection.

### 6.4 Timers

The W79E4051/2051 has two 16-bit timers that are functionally and similar to the timers of the 8051 family. When used as timers, user has a choice to set 12 or 6 clocks per count that emulates the timing of the original 8051. Each timer's count value is stored in two SFR locations that can be written or read by software. There are also some other SFRs associated with the timers that control their mode and operation.

### 6.5 Interrupts

The Interrupt structure in the W79E4051/2051 is slightly different from that of the standard 8051. Due to the presence of additional features and peripherals, the number of interrupt sources and vectors has been increased.

### 6.6 Data Pointers

The data pointer of W79E4051/2051 is similar to standard 8051 but has dual 16-bit Data Pointers (DPTR) by setting DPS of AUXR2.0. In addition there is an added instruction, DEC DPTR (op-code A5H), which helps in improving programming flexibility for the user.



## ηυνοτοη

## 7.3 Scratch-pad RAM and Register Map

As mentioned before the W79E4051/2051 series have separate Program and Data Memory areas. The on-chip **256** bytes scratch pad RAM is built in W79E4051/2051. There are also several Special Function Registers (SFRs) which can be accessed by software. The SFRs can be accessed only by direct addressing, while the on-chip RAM can be accessed by either direct or indirect addressing.



### Table 7-2 W79E4051/2051 256 bytes RAM and SFR memory map

Since the scratch-pad RAM is **256** bytes it can be used only when data contents are small. There are several other special purpose areas within the scratch-pad RAM. These are illustrated in next figure.



### 8 SPECIAL FUNCTION REGISTERS

The W79E4051/2051 series uses Special Function Registers (SFRs) to control and monitor peripherals and their Modes. The SFRs reside in the register locations 80-FFh and are accessed by direct addressing only. Some of the SFRs are bit addressable. This is very useful in cases where users wish to modify a particular bit without changing the others. The SFRs that are bit addressable are those whose addresses end in 0 or 8. The W79E4051/2051 series contain all the SFRs present in the standard 8052. However some additional SFRs are added. In some cases the unused bits in the original 8052, have been given new functions. The list of the SFRs is as follows.

| F8 | IP1   |       |       |       |         | (ak 19 |          |         |
|----|-------|-------|-------|-------|---------|--------|----------|---------|
| F0 | В     |       |       |       |         | -100-  | PCMPIDS  | IP1H    |
| E8 | EIE   |       |       |       |         | 02     | 00       |         |
| E0 | ACC   |       |       |       |         | 50     | 2 5      |         |
| D8 | WDCON | PWMPL | PWM0L |       | PWMCON1 | × 5    | ~ lla    |         |
| D0 | PSW   | PWMPH | PWM0H |       |         |        | 22 - 6   | PWMCON3 |
| C8 |       |       |       |       |         |        | NVMCON   | NVMDATA |
| C0 |       |       |       |       |         |        | NVMADDRL | ТА      |
| B8 | IP0   | SADEN |       |       |         |        | 617      |         |
| B0 | P3    |       |       | P1M1  |         |        | (a)      | IP0H    |
| A8 | IE    | SADDR |       |       |         |        |          | 125 9   |
| A0 | P2    |       | AUXR1 | AUXR2 |         |        |          | " and " |
| 98 | SCON  | SBUF  |       |       |         |        |          | 6       |
| 90 | P1    |       |       |       |         |        | ACCK     | ACSR    |
| 88 | TCON  | TMOD  | TL0   | TL1   | TH0     | TH1    | CKCON    | CLKREG  |
| 80 |       | SP    | DPL   | DPH   |         |        |          | PCON    |

Table 8-1: Special Function Register Location Table

Note:

- 1. The SFRs in the column with dark borders are bit-addressable
- 2. The table is condensed with eight locations per row. Empty locations indicate that these are no registers at these addresses.

| Special | Function | <b>Registers:</b> |
|---------|----------|-------------------|
|---------|----------|-------------------|

| SYMBOL   | DEFINITION                                  | ADDRESS | MSB            |                  | BIT AD        | BIT ADDRESS, SYMBOL |               |                   | LSB                   | RESET                           |             |
|----------|---------------------------------------------|---------|----------------|------------------|---------------|---------------------|---------------|-------------------|-----------------------|---------------------------------|-------------|
| IP1      | Interrupt priority 1                        | F8H     | (FF)<br>-      | (FE)<br>PBOV     | (FD)<br>PPWM  | (FC)<br>PWDI        | (FB)<br>-     | (FA)<br>-         | (F9)<br>-             | (F8)<br>-                       | x000 xxxxB  |
| IP1H     | Interrupt high priority 1                   | F7H     | -              | PBOVH            | PPWMH         | PWDIH               | -             | -                 | -                     | -                               | x000 xxxxB  |
| PCMPIDS  | Port Comparator Input Disable               | F6H     | -              | -                | - 100         |                     | -             | -                 | B1                    | B0                              | xxxx 0000B  |
| В        | B register                                  | F0H     | (F7)           | (F6)             | (F5)          | (F4)                | (F3)          | (F2)              | (F1)                  | (F0)                            | 0000000B    |
| EIE      | Interrupt enable 1                          | E8H     | (EF)<br>-      | (EE)<br>EBOV     | (ED)<br>EPWM  | (EC)<br>EWDI        | (EB)<br>-     | (EA)<br>-         | (E9)<br>-             | (E8)<br>-                       | xx000 xxxxB |
| ACC      | Accumulator                                 | E0H     | (E7)           | (E6)             | (E5)          | (E4)                | (E3)          | (E2)              | (E1)                  | (E0)                            | 0000000B    |
| PWMCON1  | PWM CONTROL REGISTER 1                      | DCH     | PWMRUN         | load             | PWMF          | CLRPWM              | -             | -                 | -                     | PWM0I                           | 0000 0000B  |
| PWM0L    | PWM 0 LOW BITS REGISTER                     | DAH     | PWM0.7         | PWM0.6           | PWM0.5        | PWM0.4              | PWM0.3        | PWM0.2            | PWM0.1                | PWM0.0                          | 0000 0000B  |
| PWMPL    | PWM COUNTER LOW<br>REGISTER                 | D9H     | PWMP0.7        | PWMP0.6          | PWMP0.5       | PWMP0.4             | PWMP0.3       | PWMP0.2           | PWMP0.1               | PWMP0.0                         | 0000 0000B  |
| WDCON    | WATCH-DOG CONTROL                           | D8H     | (DF)<br>WDRUN  | (DE)<br>-        | (DD)<br>WD1   | (DC)<br>WD0         | (DB)<br>WDIF  | (DA)<br>WTRF      | (D9)<br>EWRST         | (D8)<br>WDCLR                   | 0X00 0000B  |
| PWMCON3  | PWM CONTROL REGISTER 3                      | D7H     | -              | -                | -             | PWM00E              | - Y           | -12 -             | FP1                   | FP0                             | 0000 XX00B  |
| PWM0H    | PWM 0 HIGH BITS<br>REGISTER                 | D2H     | -              | -                | -             | -                   | -             |                   | PWM0.9                | PWM0.8                          | XXXX XX00B  |
| PWMPH    | PWM COUNTER HIGH<br>REGISTER                | D1H     | -              | -                | -             | -                   | -             | - 23              | PWMP0.9               | PWMP0.8                         | XXXX XX00B  |
| PSW      | Program <b>St</b> atus word                 | D0H     | (D7)<br>CY     | (D6)<br>AC       | (D5)<br>F0    | (D4)<br>RS1         | (D3)<br>RS0   | (D2)<br>OV        | (D1)<br>F1            | (D0)<br>P                       | 0000000B    |
| NVMDATA  | NVM Data                                    | CFH     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| NVMCON   | NVM Control                                 | CEH     | EER            | EWR              | -             | -                   | -             | -                 | - 600                 | N. 11                           | 00xxxxxB    |
| TA       | Timed Access Protection                     | C7H     | TA.7           | TA.6             | TA.5          | TA.4                | TA.3          | TA.2              | TA.1                  | TA.0                            | 11111111B   |
| NVMADDRL | NVM byte address                            | C6H     | NVMADDR<br>.7  | NVMADDR.<br>6    | NVMADDR<br>.5 | NVMADDR<br>.4       | NVMADD<br>R.3 | NVMADD<br>R.2     | NVMADD<br>R.1         | NVMADDR<br>.0                   | 0000000B    |
| SADEN    | Slave address mask                          | B9H     |                |                  |               |                     |               |                   |                       | 1/1                             | 0000000B    |
| IP0      | Interrupt priority 0                        | B8H     | (BF)<br>-      | (BE)<br>PC       | (BD)<br>-     | (BC)<br>PS          | (BB)<br>PT1   | (BA)<br>PX1       | (B9)<br>PT0           | (B8)<br>PX0                     | x0x00000B   |
| IP0H     | Interrupt high priority 0                   | B7H     | -              | PCH              | -             | PSH                 | PT1H          | PX1H              | PT0H                  | PX0H                            | x0x00000B   |
| P1M1     | Port1 Mode 1                                | B3H     | -              | -                | -             | -                   | -             | -                 | P1M1.1                | P1M1.0                          | xxxx xx00B  |
| P3       | Port 3                                      | B0H     | (B7)           | (B6)             | (B5)<br>T1    | (B4)<br>T0          | (B3)<br>INT1  | (B2)<br>INT0      | (B1)<br>TXD           | (B0)<br>RXD                     | 11111111B   |
| SADDR    | Slave address                               | A9H     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| IE       | Interrupt enable                            | A8H     | (AF)<br>EA     | (AE)<br>EC       | (AD)<br>-     | (AC)<br>ES          | (AB)<br>ET1   | (AA)<br>EX1       | (A9)<br>ET0           | (A8)<br>EX0                     | 00x00000B   |
| AUXR2    | AUX function register 2                     | A3H     |                |                  |               |                     |               |                   | 1                     | DPS                             | xxxx xxx0B  |
| AUXR1    | AUX function register 1                     | A2H     | BOF            | BOD <sup>2</sup> | BOI           | LPBOV               | SRST          | BOV1 <sup>3</sup> | BOV0 <sup>3</sup>     | BOS                             | 0x00 0xx0B  |
| P2       | Port 2                                      | A0H     | (A7)<br>-      | (A6)<br>-        | (A5)<br>-     | (A4)<br>-           | (A3)<br>-     | (A2)<br>-         | (A1)<br>P2.1<br>XTAL1 | (A0)<br>P2.0<br>XTAL2<br>CLKOUT | xxxx xxxxB  |
| SBUF     | Serial buffer                               | 99H     |                |                  |               |                     |               |                   | 1                     |                                 | xxxxxxxB    |
| SCON     | Serial control                              | 98H     | (9F)<br>SM0/FE | (9E)<br>SM1      | (9D)<br>SM2   | (9C)<br>REN         | (9B)<br>TB8   | (9A)<br>RB8       | (99)<br>TI            | (98)<br>RI                      | 0000000B    |
| ACSR     | Analog Comparator Control & Status Register | 97H     | -              | -                | CIPE          | CF                  | CEN           | CM2               | CM1                   | CM0                             | xx000000B   |
| ACCK     | Analog Comparator Debounce<br>Clock Control | 96H     | ENCLK          | -                | -             | -                   | -             | CPCK2             | CPCK1                 | CPCK0                           | 0000 0000B  |
| P1       | Port 1                                      | 90H     | (97)           | (96)             | (95)          | (94)                | (93)          | (92)              | (91)                  | (90)                            | 11111111B   |
| CLKREG   | 1234                                        | 8FH     |                |                  |               | 1 <i>i</i>          |               | PWDEX1            | PWDEX0                | · · ·                           | Xxxx x00xB  |
| CKCON    | Clock control                               | 8EH     | -              | -                | -             | T1M                 | TOM           | -                 | -                     | -                               | xxx00xxxB   |
| TH1      | Timer high 1                                | 8DH     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| TH0      | Timer high 0                                | 8CH     |                |                  |               |                     |               |                   | _                     |                                 | 0000000B    |
| TL1      | Timer low 1                                 | 8BH     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| TL0      | Timer low 0                                 | 8AH     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| TMOD     | Timer mode                                  | 89H     | GATE           | C/T1#            | M1            | M0                  | GATE          | C/T0#             | M1                    | M0                              | 0000000B    |
| TCON     | Timer control                               | 88H     | (8F)<br>TF1    | (8E)<br>TR1      | (8D)<br>TF0   | (8C)<br>TR0         | (8B)<br>IE1   | (8A)<br>IT1       | (89)<br>IE0           | (88)<br>IT0                     | 00000000B   |
| PCON     | Power control                               | 87H     | SMOD           | SMOD0            |               | POR                 | GF1           | GF0               | PD                    | IDL                             | 00xx0000B   |
| DPH      | Data pointer high                           | 83H     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| DPL      | Data pointer low                            | 82H     |                |                  |               |                     |               |                   |                       |                                 | 0000000B    |
| SP       | Stack pointer                               | 81H     |                |                  |               |                     |               |                   |                       |                                 | 00000111B   |

# Table 8-2: Special Function Registers

|   |     | divide by 4 of the oscillator clock. This results in faster synchronous serial communication.                                                                                                                                  |
|---|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4 | REN | Receive enable:                                                                                                                                                                                                                |
|   |     | 0: Disable serial reception.                                                                                                                                                                                                   |
|   |     | 1: Enable serial reception.                                                                                                                                                                                                    |
| 3 | TB8 | This is the 9th bit to be transmitted in modes 2 and 3. This bit is set and cleared by software as desired.                                                                                                                    |
| 2 | RB8 | In modes 2 and 3 this is the received 9th data bit. In mode 1, if SM2 = 0, RB8 is the stop bit that was received. In mode 0 it has no function.                                                                                |
| 1 | TI  | Transmit interrupt flag: This flag is set by hardware at the end of the 8th bit time<br>in mode 0, or at the beginning of the stop bit in all other modes during serial<br>transmission. This bit must be cleared by software. |

| Mode | SM0 | SM1 | Description  | Length | Baud Rate                |  |  |  |  |  |  |  |
|------|-----|-----|--------------|--------|--------------------------|--|--|--|--|--|--|--|
| 0    | 0   | 0   | Synchronous  | 8      | Tclk divided by 4 or 12  |  |  |  |  |  |  |  |
| 1    | 0   | 1   | Asynchronous | 10     | Variable                 |  |  |  |  |  |  |  |
| 2    | 1   | 0   | Asynchronous | 11     | Tclk divided by 32 or 64 |  |  |  |  |  |  |  |
| 3    | 1   | 1   | Asynchronous | 11     | Variable                 |  |  |  |  |  |  |  |

### SM1. SM0: Mode Select bits:

## SERIAL DATA BUFFER

| Bit: | 7           | 6      | 5      | 4      | 3      | 2      | 1      | 0           |
|------|-------------|--------|--------|--------|--------|--------|--------|-------------|
|      | SBUF.7      | SBUF.6 | SBUF.5 | SBUF.4 | SBUF.3 | SBUF.2 | SBUF.1 | SBUF.0      |
| М    | nemonic: SE | BUF    |        |        |        |        | A      | ddress: 99h |

| BIT | NAME | FUNCTION                                                                                                                                                                                                                                                                                                              |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7~0 | SBUF | Serial data on the serial port is read from or written to this location. It actually consists of two separate internal 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write access is to the transmit data buffer. |

### PORT 2

| Bit: | 7        | 6     | 5 | 4 | 3 | 2 | 1    | 0          |    |
|------|----------|-------|---|---|---|---|------|------------|----|
|      | 1.36     | -     | - | - | - | - | P2.1 | P2.0       |    |
| N    | Inemonio | c: P2 |   |   |   |   |      | Address: A | )h |

#### Mnemonic: P2

| BIT | NAME | ALTERNATE FUNCTION                  |
|-----|------|-------------------------------------|
| 7-2 | - 50 | Reserved                            |
| 1   | P2.1 | XTAL1 clock input pin.              |
| 0   | P2.0 | XTAL2 or CLKOUT pin by alternative. |

### **AUX FUNCTION REGISTER 1**

# nuvoTon

## TIMED ACCESS

| Bit:                  | 7        | 6                                                  | 5                                                                                                                                                                                                                                                                                                                                                          | 4        | 3    | 2    | 1    | 0    |  |  |  |  |  |
|-----------------------|----------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------|------|--|--|--|--|--|
|                       | TA.7     | TA.6                                               | TA.5                                                                                                                                                                                                                                                                                                                                                       | TA.4     | TA.3 | TA.2 | TA.1 | TA.0 |  |  |  |  |  |
| Mnemonic: TA Address: |          |                                                    |                                                                                                                                                                                                                                                                                                                                                            |          |      |      |      |      |  |  |  |  |  |
| BIT                   | NAME     | FUNCTIO                                            | FUNCTION                                                                                                                                                                                                                                                                                                                                                   |          |      |      |      |      |  |  |  |  |  |
| 7-0                   | TA.[7:0] | The Time                                           | d Access re                                                                                                                                                                                                                                                                                                                                                | egister: | V.   | N.Y. |      |      |  |  |  |  |  |
|                       |          | The Time<br>protected<br>followed b<br>for three r | The Timed Access register.<br>The Timed Access register controls the access to protected bits. To access<br>protected bits, the user must first write AAH to the TA. This must be immediately<br>followed by a write of 55H to TA. Now a window is opened in the protected bits<br>for three machine avelog, during which the user can write to these bits |          |      |      |      |      |  |  |  |  |  |

### **NVM CONTROL**

| Bit: | 7          | 6     | 5 | 4 | 3 | 2 | 1   | 0            |
|------|------------|-------|---|---|---|---|-----|--------------|
|      | EER        | EWR   | - | - | - | - | - 6 |              |
| Μ    | nemonic: N | /MCON |   |   |   |   | F   | Address: CEh |

### Mnemonic: NVMCON

| BIT | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EER  | NVM page(n) erase bit:                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |      | 0: Without erase NVM page(n).                                                                                                                                                                                                                                                                                                                                                                                                      |
|     |      | 1: Set this bit to erase page(n) of NVM. The NVM has 8 pages and each page<br>have 16 bytes data memory. Initiate page select by programming NVMADDRL<br>registers, which will automaticly enable page area. When user set this bit, the<br>page erase process will begin and program counter will halt at this instruction.<br>After the erase process is completed, program counter will continue executing<br>next instruction. |
| 6   | EWR  | NVM data write bit:                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |      | 0: Without write NVM data.                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |      | 1: Set this bit to write NVM bytes and program counter will halt at this instruction.<br>After write is finished, program counter will kept next instruction then executed.                                                                                                                                                                                                                                                        |
| 5-0 | -    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                          |

## NVM DATA

| Bit: | 7                              | 6             | 5             | 4              | 3            | 2             | 1             | 0             |  |
|------|--------------------------------|---------------|---------------|----------------|--------------|---------------|---------------|---------------|--|
|      | NVMDAT<br>A.7                  | NVMDAT<br>A.6 | NVMDAT<br>A.5 | NVMDAT<br>A.4  | NVMDAT<br>A3 | NVMDAT<br>A.2 | NVMDAT<br>A.1 | NVMDAT<br>A.0 |  |
| М    | Mnemonic: NVMDATA Address: CFh |               |               |                |              |               |               |               |  |
| BIT  | NAME                           | IE FUNCTION   |               |                |              |               |               |               |  |
| 7~0  | NVMDATA                        | [7:0] Th      | e NVM data v  | write register | . The read N | IVM data is   | by MOVC in    | struction.    |  |

## PROGRAM STATUS WORD

| Bit: | 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0 |
|------|----|----|----|-----|-----|----|----|---|
|      | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р |



CIPE=1). The W79E4051/2051 series can be waken up from the Power Down mode by forcing the above sources activation, provided the corresponding interrupt is enabled, while the global enable (EA) bit is set. If these conditions are met, then interrupt event will re-start the oscillator. The device will then execute the interrupt service routine for the corresponding external interrupt. After the interrupt service routine is completed, the program execution returns to the instruction after one which put the device into Power Down mode and continues from there. During Power down mode, if AUXR1.LPBOV = 1 and AUXR1.BOD = 0, the internal RC clock will be enabled and hence save power.

In W79E4051/2051 series either a low-level or a falling-edge at external interrupt pin, INT1 or  $\overline{INT0}$  will re-start the oscillator. W79E4051/2051 provides 3 wake-up modes, selected by SFR bits PWDEX1 and PWDEX0, that the external interrupt pins can terminate power-down mode. Refer to the table below.

| PWDEX[1:0]      | TRIGGER<br>TYPE                      | FUNCTION TO TERMINATE POWER-DOWN MODE                                                            |  |  |  |  |  |
|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0, 0<br>(Mode1) | Low-level                            | INT0, INT1<br>Keep low over Oscillator re-start,<br>Tpd Program resume                           |  |  |  |  |  |
| 0, 1<br>(Mode2) | Low-level                            | INT0, INT1 Oscillator re-start,<br>Program resume   Keep low over CPU keep in<br>power-down mode |  |  |  |  |  |
| 1, x<br>(Mode3) | Low-level<br>and<br>Falling-<br>edge | INT0, INT1<br>Oscillator re-start,<br>Program resume<br>Falling-edge                             |  |  |  |  |  |

In mode1 and mode2, the external interrupt pin must keep low longer than Tpd otherwise CPU stays in power-down mode continuously. Tpd is about 2mS counted by built-in RC oscillator.

- 47 -

## **11 RESET CONDITIONS**

The user has several hardware related options for placing the W79E4051/2051 series into reset condition. In general, most register bits go to their reset value irrespective of the reset condition, but there are a few flags whose state depends on the source of reset. The user can use these flags to determine the cause of reset using software.

### 11.1 Sources of reset

### 11.1.1 External Reset

The device samples the RST pin every machine cycle during state C4. The RST pin must be held high for at least two machine cycles before the reset circuitry applies an internal reset signal. Thus, this reset is a synchronous operation and requires the clock to be running.

The device remains in the reset state as long as RST pin is high and remains high up to two machine cycles after RST is deactivated. Then, the device begins program execution at 0000h. There are no flags associated with the external reset, but, since the other two reset sources do have flags, the external reset is the cause if those flags are clear.

### 11.1.2 Power-On Reset (POR)

If the power supply falls below  $V_{RST}$ , the device goes into the reset state. When the power supply returns to proper levels, the device performs a power-on reset and sets the POR flag. The software should clear the POR flag, or it will be difficult to determine the source of future resets.  $V_{RST}$  is about 2.0V.

### 11.1.3 Brown-Out Reset (BOR)

If the power supply falls below brownout voltage of  $V_{BOV}$ , the device goes into the reset state. When the power supply returns to proper levels, the device performs a brownout reset.

### 11.1.4 Watchdog Timer Reset

The Watchdog Timer is a free-running timer with programmable time-out intervals. The program must clear the Watchdog Timer before the time-out interval is reached to restart the count. If the time-out interval is reached, an interrupt flag is set. 512 clocks later, if the Watchdog Reset is enabled and the Watchdog Timer has not been cleared, the Watchdog Timer generates a reset. The reset condition is maintained by the hardware for two machine cycles, and the WTRF bit in WDCON is set. Afterwards, the device begins program execution at 0000h.

## 11.2 Reset State

When the device is reset, most registers return to their initial state. The Watchdog Timer is disabled if the reset source was a power-on reset. The port registers are set to FFh, which puts most of the port pins in a high state. The Program Counter is set to 0000h, and the stack pointer is reset to 07h. After this, the device remains in the reset state as long as the reset conditions are satisfied.

Reset does not affect the on-chip RAM, however, so RAM is preserved as long as VDD remains above approximately 2V, the minimum operating voltage for the RAM. If VDD falls below 2V, the RAM contents are also lost. In either case, the stack pointer is always reset, so the stack contents are lost.

The WDCON SFR bits are set/cleared in reset condition depending on the source of the reset. The WDCON SFR is set to a 0x00 0000B on the reset. WTRF (WDCON.2) is set to a 1 on a Watchdog timer reset, but to a 0 on power on/down resets. WTRF (WDCON.2) is not altered by external reset. EWRST (WDCON.1) is cleared by any reset. Software or any reset will clear WDIF (WDCON.3) bit.

## nuvoTon



Figure 11-2: External reset timing diagram





WDCLR bit is set, to reset it, the counter must be non-zero. Since the counter is running off a much slower clock, the counter may not have time to increment before the CPU clock halts as it entered the idle/power-down mode. This results in the WDCLR bit is always set & the watchdog counter remaining at zero. The solution to this problem is to monitor the WDCLR bit, ensuring that it's cleared before issue the instruction for the CPU to go into idle/power-down mode.



Publication Release Date: April 16, 2009 Revision A06

## **16 SERIAL PORT (UART)**

The UART in this device is a full duplex port. It provides the user with additional features such as the Frame Error Detection and the Automatic Address Recognition. The serial port is capable of synchronous as well as asynchronous communication. In Synchronous mode the device generates the clock and operates in a half duplex mode. In the asynchronous mode, full duplex operation is available. This means that it can simultaneously transmit and receive data. The transmit register and the receive buffer are both addressed as SBUF Special Function Register. However any write to SBUF will be to the transmit register, while a read from SBUF will be from the receiver buffer register. The serial port can operate in four different modes as described below.

### 16.1 MODE 0

This mode provides synchronous communication with external devices. In this mode serial data is transmitted and received on the RXD line. TXD is used to transmit the shift clock. The TxD clock is provided by the device whether it is transmitting or receiving. This mode is therefore a half duplex mode of serial communication. In this mode, 8 bits are transmitted or received per frame. The LSB is transmitted/received first. The baud rate is fixed at 1/12 or 1/4 of the oscillator frequency. This Baud Rate is determined by the SM2 bit (SCON.5). When this bit is set to 0, then the serial port runs at 1/12 of the clock. When set to 1, the serial port runs at 1/4 of the clock. This additional facility of programmable baud rate in mode 0 is the only difference between the standard 8051 and W79E4051/2051.

The functional block diagram is shown below. Data enters and leaves the Serial port on the RxD line. The TxD line is used to output the shift clock. The shift clock is used to shift data into and out of this device and the device at the other end of the line. Any instruction that causes a write to SBUF will start the transmission. The shift clock will be activated and data will be shifted out on the RxD pin till all 8 bits are transmitted. If SM2 = 1, then the data on RxD will appear 1 clock period before the falling edge of shift clock on TxD. The clock on TxD then remains low for 2 clock periods, and then goes high again. If SM2 = 0, the data on RxD will appear 3 clock periods before the falling edge of shift clock on TxD then remains low for 6 clock periods, and then goes high again. This ensures that at the receiving end the data on RxD line can either be clocked on the rising edge of the shift clock on TxD clock is low.

- 62 -

## **19 TIME ACCESS PROCTECTION**

The W79E4051/2051 series have a new feature, like the Watchdog Timer which is a crucial to proper operation of the system. If left unprotected, errant code may write to the Watchdog control bits resulting in incorrect operation and loss of control. In order to prevent this, the W79E4051/2051 series have a protection scheme which controls the write access to critical bits. This protection scheme is done using a timed access.

In this method, the bits which are to be protected have a timed write enable window. A write is successful only if this window is active, otherwise the write will be discarded. This write enable window is open for 3 machine cycles if certain conditions are met. After 3 machine cycles, this window automatically closes. The window is opened by writing AAh and immediately 55h to the Timed Access (TA) SFR. This SFR is located at address C7h. The suggested code for opening the timed access window is

| ΤA | REG | 0C7h      | ;Define new register TA, @0C7h |
|----|-----|-----------|--------------------------------|
|    | MOV | TA, #0AAh |                                |
|    | MOV | TA, #055h |                                |

When the software writes AAh to the TA SFR, a counter is started. This counter waits for 3 machine cycles looking for a write of 55h to TA. If the second write (55h) occurs within 3 machine cycles of the first write (AAh), then the timed access window is opened. It remains open for 3 machine cycles, during which the user may write to the protected bits. Once the window closes the procedure must be repeated to access the other protected bits.

Examples of Timed Assessing are shown below.

| Example 1: Valid ad | ccess             |                                   |        |        |
|---------------------|-------------------|-----------------------------------|--------|--------|
| MOV                 | TA, #0AAh         | ;3 M/C Note: M/C = Machine Cycles | ;3 M/C | Cycles |
| MOV                 | TA, #055h         | ;3 M/C                            | ;3 M/C |        |
| MOV                 | WDCON, #00h       | ;3 M/C                            | ;3 M/C |        |
| Example 2: Valid ad | ccess             |                                   |        |        |
| MOV                 | TA, #0AAh         | ;3 M/C                            | ;3 M/C |        |
| MOV                 | TA, #055h         | ;3 M/C                            | ;3 M/C |        |
| NOP                 |                   | ;1 M/C                            | ;1 M/C |        |
| SETB                | EWRST             | ;2 M/C                            | ;2 M/C |        |
| Example 3: Valid ad | ccess             |                                   |        |        |
| MOV                 | TA, #0AAh         | ;3 M/C                            | ;3 M/C |        |
| MOV                 | TA, #055h         | ;3 M/C                            | ;3 M/C |        |
| ORL                 | WDCON, #00000010B | ;3M/C                             | ;3M/C  |        |
| Example 4: Invalid  | access            |                                   |        |        |
| MOV                 | TA, #0AAh         | ;3 M/C                            | ;3 M/C |        |
| MOV                 | TA, #055h         | ;3 M/C                            | ;3 M/C |        |
| NOP                 |                   | ;1 M/C                            | ;1 M/C |        |
| NOP                 |                   | ;1 M/C                            | ;1 M/C |        |
| CLR                 | EWT               | ;2 M/C                            | ;2 M/C |        |
| Example 5: Invalid  | Access            |                                   |        |        |
| MOV                 | TA, #0AAh         | ;3 M/C                            | ;3 M/C |        |
|                     |                   |                                   |        |        |

## nuvoTon



Figure 22-2: Brown-out Voltage Detection

Hysterisis range of brownout detect voltage is about 30mV to 150mV



## nuvoTon

|                                      |                    |      |         |         |    | 1                                                                                                       |
|--------------------------------------|--------------------|------|---------|---------|----|---------------------------------------------------------------------------------------------------------|
| Sink Current P1, P2, P3              |                    | 13   | 20      | 24      | mA | $V_{DD} = 4.5V, V_{S} = 0.45V$                                                                          |
| (Quasi-bidirectional Mode)           | ISK1               | 8    | 13      | 17      | mA | $V_{DD} = 2.4 V, V_S = 0.45 V$                                                                          |
| Brownout voltage with<br>BOV[1:0]=00 | V <sub>BO2.4</sub> | 2.25 | 2.4     | 2.55    | V  |                                                                                                         |
| Brownout voltage with<br>BOV[1:0]=01 | V <sub>BO2.7</sub> | 2.55 | 2.7     | 2.75    | V  | 25.                                                                                                     |
| Brownout voltage with<br>BOV[1:0]=10 | V <sub>BO3.8</sub> | 3.65 | 3.8     | 3.90    | V  | the second                                                                                              |
| Brownout voltage with<br>BOV[1:0]=11 | $V_{BO4.5}$        | 4.30 | 4.5     | 4.65    | v  |                                                                                                         |
| Brownout detection current           | I <sub>BO1</sub>   |      | 160/135 | 210/170 | μA | No load, $V_{DD} = 5.0/3.0V$<br>Average current at Brownout<br>detection active (LPBOV=0)               |
|                                      | I <sub>BO2</sub>   |      | 24/11   | 32/15   | μΑ | No load, $V_{DD} = 5.0/3.0V$<br>Average current at Brownout<br>detection active (LPBOV=1, 1/16<br>mode) |
| Hysterisis range of BOD voltage      | Mar                | 35   | -       | 150     | mV | V <sub>DD</sub> = 2.4V~5.5V,<br>(LPBOD,BOI) = (0,x) or (1,0)                                            |
|                                      | VBh                | 10   | -       | 60      | mV | V <sub>DD</sub> = 2.4V~5.5V,<br>(LPBOD,BOI)=(1,1)                                                       |
| Power On Reset Voltage               | V <sub>POR</sub>   | 1.45 | 2.0     | 2.10    | V  | With Hysterisis ~= 450mV                                                                                |

Notes: \*1. RST pin is a Schmitt trigger input.

\*2. XTAL1 is a CMOS input.

\*3. Pins of P1, P2 and P3 can source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when Vin approximates to 2V.

## 25.3 The COMPARATOR ELECTRICAL CHARACTERISTICS

(VDD-VSS = 3.0~5V±10%, TA = -40~85°C, Fosc = 24MHz, unless otherwise specified.)

| PARAMETER                              | SYMBOL           | 6    | SPECIFIC | TEST CONDITIONS      |      |                                      |
|----------------------------------------|------------------|------|----------|----------------------|------|--------------------------------------|
|                                        |                  | MIN. | TYP.     | MAX.                 | UNIT |                                      |
| Common mode range comparator inputs    | V <sub>CR</sub>  | 0    | R.       | V <sub>DD</sub> -0.3 | V    |                                      |
| Common mode rejection ratio            | CMRR             |      |          | -50                  | dB   |                                      |
| Response time                          | t <sub>RS</sub>  | -    | 50       | 100                  | ns   |                                      |
| Comparator enable to output valid time | t <sub>EN</sub>  | -    | 1        | 5                    | us   | 25.                                  |
| Input leakage current, comparator      | IIL              | -10  | 0        | 10                   | uA   | 0< V <sub>IN</sub> <v<sub>DD</v<sub> |
| Comparator offset voltage              | V <sub>OFF</sub> |      |          | 20                   | mV   | With decoupled capacitors on inputs  |



## **26 TYPICAL APPLICATION CIRCUITS**



The table below shows the reference values for crystal applications.

| CRYSTAL       | C1      | C2      | R       |
|---------------|---------|---------|---------|
| 4MHz ~ 24 MHz | without | without | without |



## **27 PACKAGE DIMENSIONS**

## 27.1 20-pin SOP



Figure 27-1: 20L SOP-300mil

## nuvoTon

## 27.2 20-pin DIP



Figure 27-2: 20L DIP-300mil