



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                 |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 56                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 4K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 20x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 121-LFBGA                                                             |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk22dx128vmc5 |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK22 and MK22.

# 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K22                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...



#### Terminology and guidelines

| Field | Description                | Values                                                                                     |
|-------|----------------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status       | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| ##    | Kinetis family             | <ul> <li>1# = K11/K12</li> <li>2# = K21/K22</li> </ul>                                     |
| С     | Speed                      | • G = 50 MHz                                                                               |
| F     | Flash memory configuration | <ul> <li>G = 128 KB + Flex</li> <li>H = 256 KB + Flex</li> <li>9 = 512 KB</li> </ul>       |
| Т     | Temperature range (°C)     | • V = -40 to 105                                                                           |
| PP    | Package identifier         | • MC = 121 MAPBGA                                                                          |

This tables lists some examples of small package marking along with the original part numbers:

| Original part number | Alternate part number |
|----------------------|-----------------------|
| MK22DX256VLK5        | M22GHVLF              |
| MK22DX128VMC5        | M22GGVLH              |

# 3 Terminology and guidelines

## 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

### 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |



Notes

1. Rising threshold is the sum of falling threshold and hysteresis voltage

|                       |                                        | porading | roquiron |      |      |  |
|-----------------------|----------------------------------------|----------|----------|------|------|--|
| Symbol                | Description                            | Min.     | Тур.     | Max. | Unit |  |
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8      | 1.1      | 1.5  | V    |  |

Table 3. VBAT power operating requirements

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                             | Min.                  | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA   | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | Output high voltage — low drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA    | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA | V <sub>DD</sub> – 0.5 | _    | v    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                 | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA     | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA    | _                     | 0.5  | v    |       |
|                  | Output low voltage — low drive strength                                 |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA     | _                     | 0.5  | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA  | _                     | 0.5  | v    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                  | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                         |                       |      |      |       |
|                  | @ full temperature range                                                | —                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                               | _                     | 0.1  | μΑ   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                              |                       | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                 | _                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                               | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                             | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput = V<sub>DD</sub>



General

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI

#### Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) ≤ 300 µs</li> </ul>                                                                                                     | —    | 300                                    |      |       |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 µs</li> </ul>                                                                                                  | _    | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                        | _    | 135                                    | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 135                                    | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                        | _    | 85                                     | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                        | _    | 85                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 6                                      | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

#### Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | _    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |

Table continues on the next page...



General



Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | —    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.



- 3.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 48 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins |      | 7    | pF   |

# 5.3 Switching specifications

### 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                 | Description                                            | Min. | Max. | Unit | Notes |
|------------------------|--------------------------------------------------------|------|------|------|-------|
|                        | Normal run mode                                        | 9    |      |      |       |
| f <sub>SYS</sub>       | System and core clock                                  | —    | 50   | MHz  |       |
|                        | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>     | LPTMR clock                                            | —    | 25   | MHz  |       |
|                        | VLPR mode <sup>1</sup>                                 |      |      |      |       |
| f <sub>SYS</sub>       | System and core clock                                  | _    | 4    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>     | External reference clock                               | —    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub> | LPTMR clock                                            | _    | 25   | MHz  |       |

Table continues on the next page...



- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load

# 5.4 Thermal specifications

### 5.4.1 Thermal operating requirements

#### Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

### 5.4.2 Thermal attributes

| Board type        | Symbol            | Description                                                                | 121 MAPBGA | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 79         | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 46         | °C/W | 1, 3  |
| Single-layer (1s) | R <sub>θJMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 67         | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 42         | °C/W | 1,3   |
| -                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 29         | °C/W | 4     |
| _                 | R <sub>0JC</sub>  | Thermal<br>resistance, junction<br>to case                                 | 21         | °C/W | 5     |

Table continues on the next page ...



| Symbol          | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-----------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub> | Supply voltage                                              | 1.71 | _    | 3.6  | V    |       |
| IDDOSC          | Supply current — low-power mode (HGO=0)                     |      |      |      |      | 1     |
|                 | • 32 kHz                                                    | _    | 500  | —    | nA   |       |
|                 | • 4 MHz                                                     | _    | 200  | _    | μA   |       |
|                 | • 8 MHz (RANGE=01)                                          | _    | 300  | _    | μA   |       |
|                 | • 16 MHz                                                    | _    | 950  | —    | μA   |       |
|                 | • 24 MHz                                                    | _    | 1.2  | _    | mA   |       |
|                 | • 32 MHz                                                    | _    | 1.5  | —    | mA   |       |
| IDDOSC          | Supply current — high-gain mode (HGO=1)                     |      |      |      |      | 1     |
|                 | • 32 kHz                                                    | —    | 25   | —    | μA   |       |
|                 | • 4 MHz                                                     | _    | 400  | —    | μA   |       |
|                 | • 8 MHz (RANGE=01)                                          | _    | 500  | —    | μA   |       |
|                 | • 16 MHz                                                    | —    | 2.5  | —    | mA   |       |
|                 | • 24 MHz                                                    | _    | 3    | —    | mA   |       |
|                 | • 32 MHz                                                    | _    | 4    | —    | mA   |       |
| C <sub>x</sub>  | EXTAL load capacitance                                      | _    |      | _    |      | 2, 3  |
| Cy              | XTAL load capacitance                                       |      | _    | —    |      | 2, 3  |
| R <sub>F</sub>  | Feedback resistor — low-frequency, low-power mode (HGO=0)   | _    | —    | —    | MΩ   | 2, 4  |
|                 | Feedback resistor — low-frequency, high-gain mode (HGO=1)   | —    | 10   | —    | MΩ   |       |
|                 | Feedback resistor — high-frequency, low-power mode (HGO=0)  | —    |      | —    | MΩ   |       |
|                 | Feedback resistor — high-frequency, high-gain mode (HGO=1)  | —    | 1    | —    | MΩ   | -     |
| R <sub>S</sub>  | Series resistor — low-frequency, low-power<br>mode (HGO=0)  | —    |      | —    | kΩ   |       |
|                 | Series resistor — low-frequency, high-gain mode (HGO=1)     | —    | 200  | —    | kΩ   |       |
|                 | Series resistor — high-frequency, low-power<br>mode (HGO=0) | —    | _    | —    | kΩ   |       |
|                 | Series resistor — high-frequency, high-gain mode (HGO=1)    |      |      |      |      |       |
|                 |                                                             | _    | 0    |      | kΩ   |       |

### 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

Table continues on the next page...



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | —    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | —    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) |      | V <sub>DD</sub> |      | V    |       |

Table 15. Oscillator DC electrical specifications (continued)

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_x$  and  $C_y$  can be provided by using either integrated capacitors or external components.
- 4. When low-power mode is selected,  $R_F$  is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device.

#### 6.3.2.2 Oscillator frequency specifications Table 16. Oscillator frequency speci

| Tabl | е | 16. | Oscillator | frequency | specifications |
|------|---|-----|------------|-----------|----------------|
|------|---|-----|------------|-----------|----------------|

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01) | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  |      | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that—it remains within the limits of DCO input clock frequency when divided by FRDIV.
- 3. Proper PC board layout procedures must be followed to achieve specifications.



#### rempheral operating requirements and behaviors

4. Crystal startup time is defined as the time between oscillator being enabled and OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

### 6.3.3 32 kHz oscillator electrical characteristics

#### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | —    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | —    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         |      | 0.6  | —    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

#### 6.3.3.2 32 kHz oscillator frequency specifications Table 18. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.      | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|-----------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —         | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | —    | 1000   | _         | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | $V_{BAT}$ | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The
oscillator remains enabled and XTAL32 must be left unconnected.

3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

# 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.



#### rempheral operating requirements and behaviors

| Symbol                  | Description                                              | Min.       | Тур.         | Max.     | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|----------|------|-------|
|                         | Swap Control execution time                              |            |              |          |      |       |
| t <sub>swapx01</sub>    | control code 0x01                                        | _          | 200          | _        | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                                        | —          | 70           | 150      | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                                        | —          | 70           | 150      | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                                        | —          | _            | 30       | μs   |       |
|                         | Program Partition for EEPROM execution time              |            |              |          |      |       |
| t <sub>pgmpart64k</sub> | 64 KB FlexNVM                                            | —          | 138          | _        | ms   |       |
|                         | Set FlexRAM Function execution time:                     |            |              |          |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                        | —          | 70           | _        | μs   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                      | —          | 0.8          | 1.2      | ms   |       |
| t <sub>setram64k</sub>  | 64 KB EEPROM backup                                      | —          | 1.3          | 1.9      | ms   |       |
|                         | Byte-write to FlexRAM                                    | for EEPRON | l operation  |          | I    |       |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time     |            | 175          | 260      | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | —          | 385          | 1800     | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000     | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | /I operation |          |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | —          | 175          | 260      | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | —          | 385          | 1800     | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      | —          | 475          | 2000     | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | <u>ו</u> |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | —          | 360          | 540      | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |          |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | —          | 630          | 2050     | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      | —          | 810          | 2250     | μs   |       |

#### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.



### 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 24 and Table 25 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                       | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                         | 1.71             |                   | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| $V_{REFH}$        | ADC reference voltage high        |                                                                  | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                         | VREFL            |                   | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                  | VREFL            |                   | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                      | —                | 8                 | 10               | pF   |       |
|                   |                                   | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>            | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                  |                  | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                            |                  |                   |                  |      | 3     |
|                   | resistance                        | f <sub>ADCK</sub> < 4 MHz                                        | _                | —                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                    | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                      | 2.0              |                   | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13-bit modes                                                   |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging                                        | 20.000           | _                 | 818.330          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                    | 16-bit mode                                                      |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging                                        | 37.037           | —                 | 461.467          | Ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |

#### 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 11. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

#### 6.6.2 CMP and 6-bit DAC electrical specifications Table 26. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------|
| $V_{DD}$           | Supply voltage                                      | 1.71                  |      | 3.6             | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     | _    | 200             | μA   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     | _    | 20              | μA   |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 |      | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | _    | 20              | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |      |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | _               | mV   |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | —               | mV   |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | —               | mV   |
|                    | • CR0[HYSTCTR] = 11                                 | —                     | 30   | —               | mV   |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    |                 | V    |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5             | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns   |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns   |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     |      | 40              | μs   |

Table continues on the next page ...



Peripheral operating requirements and behaviors



Figure 14. Typical INL error vs. digital code



rempheral operating requirements and behaviors



Figure 21. I2S/SAI timing — slave modes

# 6.8.9 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

 Table 41. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | —    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | -    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 75   | -    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | —    | ns          |



ensions



Figure 23. I2S/SAI timing — slave modes

# 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 81-pin MAPBGA                            | 98ASA00344D                   |
| 121-pin MAPBGA                           | 98ASA00344D                   |

# 8 Pinout

# 8.1 K22 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.



### NOTE

- The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- The TRACE signals on PTE0, PTE1, PTE2, PTE3, and PTE4 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- If the VBAT pin is not used, the VBAT pin should be left floating. Do not connect VBAT pin to VSS.
- The FTM\_CLKIN signals on PTB16 and PTB17 are available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. For K22D devices this signal is on ALT4, and for K22F devices, this signal is on ALT7.
- The FTM0\_CH2 signal on PTC5/LLWU\_P9 is available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices.
- The I2C0\_SCL signal on PTD2/LLWU\_P13 and I2C0\_SDA signal on PTD3 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.

| 121<br>Map<br>Bga | Default   | ALTO      | ALT1             | ALT2      | ALT3        | ALT4 | ALT5         | ALT6     | ALT7       | EzPort |
|-------------------|-----------|-----------|------------------|-----------|-------------|------|--------------|----------|------------|--------|
| E4                | ADC0_SE10 | ADC0_SE10 | PTE0             | SPI1_PCS1 | UART1_TX    |      | TRACE_CLKOUT | I2C1_SDA | RTC_CLKOUT |        |
| E3                | ADC0_SE11 | ADC0_SE11 | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    |      | TRACE_D3     | I2C1_SCL | SPI1_SIN   |        |
| E2                | ADC0_DP1  | ADC0_DP1  | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b |      | TRACE_D2     |          |            |        |
| F4                | ADC0_DM1  | ADC0_DM1  | PTE3             | SPI1_SIN  | UART1_RTS_b |      | TRACE_D1     |          | SPI1_SOUT  |        |
| H7                | DISABLED  |           | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    |      | TRACE_D0     |          |            |        |
| G4                | DISABLED  |           | PTE5             | SPI1_PCS2 | UART3_RX    |      |              |          |            |        |
| E6                | VDD       | VDD       |                  |           |             |      |              |          |            |        |
| G7                | VSS       | VSS       |                  |           |             |      |              |          |            |        |
| L6                | VSS       | VSS       |                  |           |             |      |              |          |            |        |
| F1                | USB0_DP   | USB0_DP   |                  |           |             |      |              |          |            |        |
| F2                | USB0_DM   | USB0_DM   |                  |           |             |      |              |          |            |        |
| G1                | VOUT33    | VOUT33    |                  |           |             |      |              |          |            |        |
| G2                | VREGIN    | VREGIN    |                  |           |             |      |              |          |            |        |
| K1                | ADC0_DP0  | ADC0_DP0  |                  |           |             |      |              |          |            |        |
| K2                | ADC0_DM0  | ADC0_DM0  |                  |           |             |      |              |          |            |        |

| 121<br>Map<br>Bga | Default                | ALTO                   | ALT1               | ALT2        | ALT3                        | ALT4         | ALT5   | ALT6         | ALT7       | EzPoi |
|-------------------|------------------------|------------------------|--------------------|-------------|-----------------------------|--------------|--------|--------------|------------|-------|
| G10               | ADC0_SE9               | ADC0_SE9               | PTB1               | I2C0_SDA    | FTM1_CH1                    |              |        | FTM1_QD_PHB  |            |       |
| G9                | ADC0_SE12              | ADC0_SE12              | PTB2               | I2C0_SCL    | UARTO_RTS_b                 |              |        | FTM0_FLT3    |            |       |
| G8                | ADC0_SE13              | ADC0_SE13              | PTB3               | I2C0_SDA    | UARTO_CTS_b/<br>UARTO_COL_b |              |        | FTM0_FLT0    |            |       |
| D10               | DISABLED               |                        | PTB10              | SPI1_PCS0   | UART3_RX                    |              |        | FTM0_FLT1    |            |       |
| C10               | DISABLED               |                        | PTB11              | SPI1_SCK    | UART3_TX                    |              |        | FTM0_FLT2    |            |       |
| B11               | DISABLED               |                        | PTB12              | UART3_RTS_b | FTM1_CH0                    | FTM0_CH4     |        | FTM1_QD_PHA  |            |       |
| C11               | DISABLED               |                        | PTB13              | UART3_CTS_b | FTM1_CH1                    | FTM0_CH5     |        | FTM1_QD_PHB  |            |       |
| B10               | DISABLED               |                        | PTB16              | SPI1_SOUT   | UARTO_RX                    |              |        | EWM_IN       | FTM_CLKIN0 |       |
| E9                | DISABLED               |                        | PTB17              | SPI1_SIN    | UARTO_TX                    |              |        | EWM_OUT_b    | FTM_CLKIN1 |       |
| D9                | DISABLED               |                        | PTB18              |             | FTM2_CH0                    | I2S0_TX_BCLK |        |              |            |       |
| C9                | DISABLED               |                        | PTB19              |             | FTM2_CH1                    | I2S0_TX_FS   |        |              |            |       |
| B9                | ADC0_SE14              | ADC0_SE14              | PTC0               | SPI0_PCS4   | PDB0_EXTRG                  |              |        | 12S0_TXD1    |            |       |
| D8                | ADC0_SE15              | ADC0_SE15              | PTC1/<br>LLWU_P6   | SPI0_PCS3   | UART1_RTS_b                 | FTM0_CH0     |        | I2S0_TXD0    |            |       |
| C8                | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2               | SPI0_PCS2   | UART1_CTS_b                 | FTM0_CH1     |        | I2S0_TX_FS   |            |       |
| B8                | CMP1_IN1               | CMP1_IN1               | PTC3/<br>LLWU_P7   | SPI0_PCS1   | UART1_RX                    | FTM0_CH2     | CLKOUT | I2S0_TX_BCLK |            |       |
| G3                | VSS                    | VSS                    |                    |             |                             |              |        |              |            |       |
| E5                | VDD                    | VDD                    |                    |             |                             |              |        |              |            |       |
| A8                | DISABLED               |                        | PTC4/<br>LLWU_P8   | SPI0_PCS0   | UART1_TX                    | FTM0_CH3     |        | CMP1_OUT     |            |       |
| D7                | DISABLED               |                        | PTC5/<br>LLWU_P9   | SPI0_SCK    | LPTMR0_ALT2                 | 12S0_RXD0    |        | CMP0_OUT     | FTM0_CH2   |       |
| C7                | CMP0_IN0               | CMP0_IN0               | PTC6/<br>LLWU_P10  | SPI0_SOUT   | PDB0_EXTRG                  | I2S0_RX_BCLK |        | I2S0_MCLK    |            |       |
| B7                | CMP0_IN1               | CMP0_IN1               | PTC7               | SPI0_SIN    | USB_SOF_OUT                 | I2S0_RX_FS   |        |              |            |       |
| A7                | CMP0_IN2               | CMP0_IN2               | PTC8               |             |                             | I2S0_MCLK    |        |              |            |       |
| D6                | CMP0_IN3               | CMP0_IN3               | PTC9               |             |                             | I2S0_RX_BCLK |        | FTM2_FLT0    |            |       |
| C6                | DISABLED               |                        | PTC10              | I2C1_SCL    |                             | I2S0_RX_FS   |        |              |            |       |
| C5                | DISABLED               |                        | PTC11/<br>LLWU_P11 | I2C1_SDA    |                             | I2S0_RXD1    |        |              |            |       |
| B6                | DISABLED               |                        | PTC12              |             |                             |              |        |              |            |       |
| A6                | DISABLED               |                        | PTC13              |             |                             |              |        |              |            |       |
| D5                | DISABLED               |                        | PTC16              |             | UART3_RX                    |              |        |              |            |       |
| C4                | DISABLED               |                        | PTC17              |             | UART3_TX                    |              |        |              |            |       |
| D4                | DISABLED               |                        | PTD0/<br>LLWU_P12  | SPI0_PCS0   | UART2_RTS_b                 |              |        |              |            |       |
| D3                | ADC0_SE5b              | ADC0_SE5b              | PTD1               | SPI0_SCK    | UART2_CTS_b                 |              |        |              |            |       |
| C3                | DISABLED               |                        | PTD2/<br>LLWU_P13  | SPI0_SOUT   | UART2_RX                    | I2C0_SCL     |        |              |            |       |
| B3                | DISABLED               | +                      | PTD3               | SPI0_SIN    | UART2_TX                    | I2C0_SDA     |        |              |            |       |

#### K22 Sub-Family Data Sheet, Rev. 4, 08/2013.

NP



| 121<br>Map<br>Bga | Default   | ALTO      | ALT1              | ALT2      | ALT3                        | ALT4     | ALT5 | ALT6      | ALT7 | EzPort |
|-------------------|-----------|-----------|-------------------|-----------|-----------------------------|----------|------|-----------|------|--------|
| A3                | ADC0_SE21 | ADC0_SE21 | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UART0_RTS_b                 | FTM0_CH4 |      | EWM_IN    |      |        |
| A2                | ADC0_SE6b | ADC0_SE6b | PTD5              | SPI0_PCS2 | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5 |      | EWM_OUT_b |      |        |
| B2                | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UART0_RX                    | FTM0_CH6 |      | FTM0_FLT0 |      |        |
| A1                | ADC0_SE22 | ADC0_SE22 | PTD7              | CMT_IRO   | UART0_TX                    | FTM0_CH7 |      | FTM0_FLT1 |      |        |
| A11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| K3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H1                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H2                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J1                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J2                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H3                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| K4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H5                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J5                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H6                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J9                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| J4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| H11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| D11               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E10               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F10               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F9                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F8                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E8                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| E7                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| F7                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A5                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| B5                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| B4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A4                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A10               | NC        | NC        |                   |           |                             |          |      |           |      |        |
| A9                | NC        | NC        |                   |           |                             |          |      |           |      |        |
| B1                | NC        | NC        |                   |           |                             |          |      |           |      |        |



| Pinout |
|--------|
|--------|

| 121<br>Map<br>Bga | Default | ALTO | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort |
|-------------------|---------|------|------|------|------|------|------|------|------|--------|
| C2                | NC      | NC   |      |      |      |      |      |      |      |        |
| C1                | NC      | NC   |      |      |      |      |      |      |      |        |
| D2                | NC      | NC   |      |      |      |      |      |      |      |        |
| D1                | NC      | NC   |      |      |      |      |      |      |      |        |
| E1                | NC      | NC   |      |      |      |      |      |      |      |        |

# 8.2 K22 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.