

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                 |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 56                                                                    |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 4K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 20x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 121-LFBGA                                                             |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk22dx256vmc5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK22 and MK22.

# 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K22                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| Μ     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...



reminology and guidelines

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



## 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements





| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V<br>• @ -40 to 25°C               | _    | 1.03  | 1.8  | μA   |       |
|                       | • @ 50°C                                                                       |      | 1.92  | 7.5  |      |       |
|                       | <ul> <li>@ 70°C</li> <li>@ 105°C</li> </ul>                                    |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | _    | 0.543 | 1.1  | μA   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | <ul> <li>@ 50°C</li> <li>@ 70°C</li> <li>@ 105°C</li> </ul>                    |      | 3.39  | 14.3 |      |       |
|                       |                                                                                |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | _    | 0.359 | 0.95 | μA   |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C                                                                       |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ –40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

 Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

## 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | —    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  |      | 4    | MHz  |       |

Table 9. Device clock specifications (continued)

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

## 5.3.2 General switching specifications

These general purpose specifications apply to all pins configured for:

- GPIO signaling
- Other peripheral module signaling not explicitly stated elsewhere

Table 10. General switching specifications

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | —    | ns                  | 3     |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 13   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 7    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |

<sup>1.</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.

2. The greater synchronous and asynchronous timing must be met.

#### K22 Sub-Family Data Sheet, Rev. 4, 08/2013.



| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    |      | ns   |
| J11    | TCLK low to TDO data valid                         | _    | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 17   | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |

### Table 12. JTAG limited voltage range electricals (continued)

### Table 13. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 25   | _    | ns   |
|        | Serial Wire Debug                                  | 12.5 | _    | ns   |
| J4     | TCLK rise and fall times                           | —    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    |      | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  |      | ns   |
| J11    | TCLK low to TDO data valid                         | —    | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |



| Symbol                  | Description                                              | Min.       | Тур.         | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------|
|                         | Swap Control execution time                              |            |              |      |      |       |
| t <sub>swapx01</sub>    | control code 0x01                                        | _          | 200          | —    | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                                        | _          | 70           | 150  | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                                        | _          | 70           | 150  | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                                        |            |              | 30   | μs   |       |
|                         | Program Partition for EEPROM execution time              |            |              |      |      |       |
| t <sub>pgmpart64k</sub> | 64 KB FlexNVM                                            |            | 138          | —    | ms   |       |
|                         | Set FlexRAM Function execution time:                     |            |              |      |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                        | _          | 70           | —    | μs   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                      | —          | 0.8          | 1.2  | ms   |       |
| t <sub>setram64k</sub>  | 64 KB EEPROM backup                                      |            | 1.3          | 1.9  | ms   |       |
|                         | Byte-write to FlexRAM                                    | for EEPROM | l operation  |      | 1    | 1     |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr8b32k</sub>  | • 32 KB EEPROM backup                                    | _          | 385          | 1800 | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000 | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | A operation  |      |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | _          | 385          | 1800 | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      |            | 475          | 2000 | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | ו    |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _          | 360          | 540  | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |      |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | —          | 630          | 2050 | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      | _          | 810          | 2250 | μs   |       |

### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

## 6.4.2 EzPort switching specifications

Table 23. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) |                         | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             |                         | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> |                     | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | —                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | —                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       |                     | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       |                     | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         |                         |                     | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       |                     | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |



Figure 8. EzPort Timing Diagram

## 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

# 6.6 Analog



## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 24 and Table 25 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol                            | Description                                                | Conditions                                                                                    | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-----------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>                  | Supply voltage                                             | Absolute                                                                                      | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$                  | Supply voltage                                             | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$                  | Ground voltage                                             | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub>                 | ADC reference voltage high                                 |                                                                                               | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub>                 | ADC reference<br>voltage low                               |                                                                                               | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub>                 | V <sub>ADIN</sub> Input voltage • 16-bit differential mode |                                                                                               | VREFL            |                   | 31/32 *<br>VREFH | V    |       |
|                                   |                                                            | All other modes                                                                               | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub>                 | Input capacitance                                          | 16-bit mode                                                                                   | —                | 8                 | 10               | pF   |       |
| 8-bit / 10-bit / 12-bit     modes |                                                            | _                                                                                             | 4                | 5                 |                  |      |       |
| R <sub>ADIN</sub>                 | Input resistance                                           |                                                                                               | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>                   | Analog source                                              | 13-bit / 12-bit modes                                                                         |                  |                   |                  |      | 3     |
|                                   | resistance                                                 | f <sub>ADCK</sub> < 4 MHz                                                                     | _                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub>                 | ADC conversion<br>clock frequency                          | ≤ 13-bit mode                                                                                 | 1.0              | _                 | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub>                 | ADC conversion<br>clock frequency                          | 16-bit mode                                                                                   | 2.0              |                   | 12.0             | MHz  | 4     |
| C <sub>rate</sub>                 | ADC conversion                                             | ≤ 13-bit modes                                                                                |                  |                   |                  |      | 5     |
|                                   | rate                                                       | No ADC hardware averaging                                                                     | 20.000           | _                 | 818.330          | Ksps |       |
|                                   |                                                            | Continuous conversions<br>enabled, subsequent<br>conversion time                              |                  |                   |                  |      |       |
| C <sub>rate</sub>                 | ADC conversion                                             | 16-bit mode                                                                                   |                  |                   |                  |      | 5     |
|                                   | rate                                                       | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 37.037           | _                 | 461.467          | Ksps |       |

### 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions

K22 Sub-Family Data Sheet, Rev. 4, 08/2013.



- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</li>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 9. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol                | Description                  | Conditions <sup>1</sup> .            | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes              |
|-----------------------|------------------------------|--------------------------------------|--------------|-------------------|--------------|------------------|--------------------|
| I <sub>DDA_ADC</sub>  | Supply current               |                                      | 0.215        | —                 | 1.7          | mA               | 3                  |
| _                     | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2          | 2.4               | 3.9          | MHz              | $t_{ADACK} = 1/$   |
|                       | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4          | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub> |
| TADACK                |                              | • ADLPC = 0, ADHSC = 0               | 3.0          | 5.2               | 7.3          | MHz              |                    |
|                       |                              | • ADLPC = 0, ADHSC = 1               | 4.4          | 6.2               | 9.5          | MHz              |                    |
|                       | Sample Time                  | See Reference Manual chapter         | for sample t | imes              |              |                  |                    |
| TUE                   | Total unadjusted             | 12-bit modes                         | —            | ±4                | ±6.8         | LSB <sup>4</sup> | 5                  |
|                       | error                        | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±1.4              | ±2.1         |                  |                    |
| DNL Differential non- |                              | 12-bit modes                         | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                  |
|                       | linearity                    |                                      |              |                   | -0.3 to 0.5  |                  |                    |
|                       |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.2              |              |                  |                    |

Table continues on the next page ...



- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz



### Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 10. Typical ENOB vs. ADC\_CLK for 16-bit differential mode





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 11. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

### 6.6.2 CMP and 6-bit DAC electrical specifications Table 26. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | _    | 3.6             | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     | _    | 200             | μA   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     | _    | 20              | μA   |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | _    | 20              | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |      |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | _               | mV   |
|                    | • CR0[HYSTCTR] = 01                                 |                       | 10   | _               | mV   |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV   |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               | _                     | 30   | _               | mV   |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 |      |                 | V    |
| V <sub>CMPOI</sub> | Output low                                          | —                     | _    | 0.5             | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns   |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns   |
|                    | Analog comparator initialization delay <sup>2</sup> | —                     | _    | 40              | μs   |

Table continues on the next page ...



### Table 26. Comparator and 6-bit DAC electrical specifications (continued)

| Symbol             | Description                          | Min. | Тур. | Max. | Unit             |
|--------------------|--------------------------------------|------|------|------|------------------|
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)    | —    | 7    | —    | μA               |
| INL                | 6-bit DAC integral non-linearity     | -0.5 | —    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity | -0.3 | _    | 0.3  | LSB              |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 12. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)

### 6.6.3.2 12-bit DAC operating behaviors Table 28. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                         | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub>      | Supply current — low-power mode                                                     | _                         | —        | 330               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                    | _                         | —        | 1200              | μΑ     |       |
| tDACLP                     | Full-scale settling time (0x080 to 0xF7F) — low-power mode                          | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                         | —                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)<br>— low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000           | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF      | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                      | —                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                       | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                     | _                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                        | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                          | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 \text{ V}$                           | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                              | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                                  | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance (load = $3 \text{ k}\Omega$ )                                     | _                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                 |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 1.2                       | 1.7      | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 0.05                      | 0.12     | _                 |        |       |
| СТ                         | Channel to channel cross talk                                                       | —                         | —        | -80               | dB     |       |
| BW                         | 3dB bandwidth                                                                       |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 550                       | _        | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 40                        | -        | —                 |        |       |

1. Settling within ±1 LSB

- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from V\_{SS} + 100 mV to V\_{DACR} 100 mV
- V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device





Figure 15. Offset at half scale vs. temperature

## 6.6.4 Voltage reference electrical specifications

|  | Table 29. | VREF full-range | operating | requirements |
|--|-----------|-----------------|-----------|--------------|
|--|-----------|-----------------|-----------|--------------|

| Symbol           | Description             | Min.                      | Max.                    | Unit | Notes |
|------------------|-------------------------|---------------------------|-------------------------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71 3.6                  |                         | V    |       |
| T <sub>A</sub>   | Temperature             | Operating t<br>range of t | emperature<br>he device | °C   |       |
| CL               | Output load capacitance | 1(                        | 00                      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.



## 6.8.1 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit **usb.org**.

# 6.8.2 USB DCD electrical specifications

| Table 33. | USB DCD | electrical | specifications |
|-----------|---------|------------|----------------|
|-----------|---------|------------|----------------|

| Symbol               | Description                                        | Min.  | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------|------|------|------|
| V <sub>DP_SRC</sub>  | USB_DP source voltage (up to 250 µA)               | 0.5   | —    | 0.7  | V    |
| V <sub>LGC</sub>     | Threshold voltage for logic high                   | 0.8   | _    | 2.0  | V    |
| I <sub>DP_SRC</sub>  | USB_DP source current                              | 7     | 10   | 13   | μA   |
| I <sub>DM_SINK</sub> | USB_DM sink current                                | 50    | 100  | 150  | μA   |
| R <sub>DM_DWN</sub>  | D- pulldown resistance for data pin contact detect | 14.25 | _    | 24.8 | kΩ   |
| V <sub>DAT_REF</sub> | Data detect voltage                                | 0.25  | 0.33 | 0.4  | V    |

# 6.8.3 VREG electrical specifications

Table 34. VREG electrical specifications

| Symbol                | Description                                                                             | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------------------------------------------------|------|-------------------|------|------|-------|
| VREGIN                | Input supply voltage                                                                    | 2.7  | —                 | 5.5  | V    |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current<br>equal zero, input supply (VREGIN) > 3.6 V |      | 125               | 186  | μA   |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                               | —    | 1.1               | 10   | μA   |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode                                                       |      |                   |      |      |       |
|                       | <ul> <li>VREGIN = 5.0 V and temperature=25 °C</li> </ul>                                | —    | 650               | —    | nA   |       |
|                       | Across operating voltage and temperature                                                | —    | _                 | 4    | μA   |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                     | _    | _                 | 1    | mA   |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) > 3.6 V                             |      |                   |      |      |       |
|                       | Run mode                                                                                | 3    | 3.3               | 3.6  | v    |       |
|                       | Standby mode                                                                            | 2.1  | 2.8               | 3.6  | v    |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) < 3.6 V, pass-through mode          | 2.1  | _                 | 3.6  | V    | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                               | 1.76 | 2.2               | 8.16 | μF   |       |
| ESR                   | External output capacitor equivalent series resistance                                  | 1    | _                 | 100  | mΩ   |       |
| I <sub>LIM</sub>      | Short circuit current                                                                   |      | 315               |      | mA   |       |



- 1. Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.
- 2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to ILoad.

### 6.8.4 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                         | Min.                          | Max.                      | Unit | Notes |
|-----|-------------------------------------|-------------------------------|---------------------------|------|-------|
|     | Operating voltage                   | 2.7                           | 3.6                       | V    |       |
|     | Frequency of operation              |                               | 25                        | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 2 x t <sub>BUS</sub>          | _                         | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) – 2     | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>2 | —                         | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>2 | _                         | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         |                               | 8.5                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -2                            | _                         | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 15                            |                           | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | _                         | ns   |       |

Table 35. Master mode DSPI timing (limited voltage range)

1. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

2. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].







### NOTE

- The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- The TRACE signals on PTE0, PTE1, PTE2, PTE3, and PTE4 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- If the VBAT pin is not used, the VBAT pin should be left floating. Do not connect VBAT pin to VSS.
- The FTM\_CLKIN signals on PTB16 and PTB17 are available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. For K22D devices this signal is on ALT4, and for K22F devices, this signal is on ALT7.
- The FTM0\_CH2 signal on PTC5/LLWU\_P9 is available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices.
- The I2C0\_SCL signal on PTD2/LLWU\_P13 and I2C0\_SDA signal on PTD3 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.

| 121        | Default   | ALT0      | ALT1             | ALT2      | ALT3        | ALT4 | ALT5         | ALT6     | ALT7       | EzPort |
|------------|-----------|-----------|------------------|-----------|-------------|------|--------------|----------|------------|--------|
| MAP<br>BGA |           |           |                  |           |             |      |              |          |            |        |
| E4         | ADC0_SE10 | ADC0_SE10 | PTE0             | SPI1_PCS1 | UART1_TX    |      | TRACE_CLKOUT | I2C1_SDA | RTC_CLKOUT |        |
| E3         | ADC0_SE11 | ADC0_SE11 | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    |      | TRACE_D3     | 12C1_SCL | SPI1_SIN   |        |
| E2         | ADC0_DP1  | ADC0_DP1  | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b |      | TRACE_D2     |          |            |        |
| F4         | ADC0_DM1  | ADC0_DM1  | PTE3             | SPI1_SIN  | UART1_RTS_b |      | TRACE_D1     |          | SPI1_SOUT  |        |
| H7         | DISABLED  |           | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    |      | TRACE_D0     |          |            |        |
| G4         | DISABLED  |           | PTE5             | SPI1_PCS2 | UART3_RX    |      |              |          |            |        |
| E6         | VDD       | VDD       |                  |           |             |      |              |          |            |        |
| G7         | VSS       | VSS       |                  |           |             |      |              |          |            |        |
| L6         | VSS       | VSS       |                  |           |             |      |              |          |            |        |
| F1         | USB0_DP   | USB0_DP   |                  |           |             |      |              |          |            |        |
| F2         | USB0_DM   | USB0_DM   |                  |           |             |      |              |          |            |        |
| G1         | VOUT33    | VOUT33    |                  |           |             |      |              |          |            |        |
| G2         | VREGIN    | VREGIN    |                  |           |             |      |              |          |            |        |
| K1         | ADC0_DP0  | ADC0_DP0  |                  |           |             |      |              |          |            |        |
| K2         | ADC0_DM0  | ADC0_DM0  |                  |           |             |      |              |          |            |        |



| 121<br>Map<br>Bga | Default                             | ALTO                                | ALT1              | ALT2                        | ALT3                        | ALT4 | ALT5 | ALT6         | ALT7                   | EzPort   |
|-------------------|-------------------------------------|-------------------------------------|-------------------|-----------------------------|-----------------------------|------|------|--------------|------------------------|----------|
| L1                | ADC0_DP3                            | ADC0_DP3                            |                   |                             |                             |      |      |              |                        |          |
| L2                | ADC0_DM3                            | ADC0_DM3                            |                   |                             |                             |      |      |              |                        |          |
| F5                | VDDA                                | VDDA                                |                   |                             |                             |      |      |              |                        |          |
| G5                | VREFH                               | VREFH                               |                   |                             |                             |      |      |              |                        |          |
| G6                | VREFL                               | VREFL                               |                   |                             |                             |      |      |              |                        |          |
| F6                | VSSA                                | VSSA                                |                   |                             |                             |      |      |              |                        |          |
| L3                | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5  | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5  |                   |                             |                             |      |      |              |                        |          |
| K5                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 |                   |                             |                             |      |      |              |                        |          |
| L7                | RTC_WAKEUP_<br>B                    | RTC_WAKEUP_<br>B                    |                   |                             |                             |      |      |              |                        |          |
| L4                | XTAL32                              | XTAL32                              |                   |                             |                             |      |      |              |                        |          |
| L5                | EXTAL32                             | EXTAL32                             |                   |                             |                             |      |      |              |                        |          |
| K6                | VBAT                                | VBAT                                |                   |                             |                             |      |      |              |                        |          |
| J6                | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK   |                                     | PTAO              | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5                    |      |      |              | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| H8                | JTAG_TDI/<br>EZP_DI                 |                                     | PTA1              | UART0_RX                    | FTM0_CH6                    |      |      |              | JTAG_TDI               | EZP_DI   |
| J7                | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO   |                                     | PTA2              | UARTO_TX                    | FTM0_CH7                    |      |      |              | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| H9                | JTAG_TMS/<br>SWD_DIO                |                                     | PTA3              | UART0_RTS_b                 | FTM0_CH0                    |      |      |              | JTAG_TMS/<br>SWD_DIO   |          |
| J8                | NMI_b/<br>EZP_CS_b                  |                                     | PTA4/<br>LLWU_P3  |                             | FTM0_CH1                    |      |      |              | NMI_b                  | EZP_CS_b |
| K7                | DISABLED                            |                                     | PTA5              | USB_CLKIN                   | FTM0_CH2                    |      |      | I2S0_TX_BCLK | JTAG_TRST_b            |          |
| K8                | DISABLED                            |                                     | PTA12             |                             | FTM1_CH0                    |      |      | I2S0_TXD0    | FTM1_QD_PHA            |          |
| L8                | DISABLED                            |                                     | PTA13/<br>LLWU_P4 |                             | FTM1_CH1                    |      |      | I2S0_TX_FS   | FTM1_QD_PHB            |          |
| K9                | DISABLED                            |                                     | PTA14             | SPI0_PCS0                   | UARTO_TX                    |      |      | I2S0_RX_BCLK | I2S0_TXD1              |          |
| L9                | DISABLED                            |                                     | PTA15             | SPI0_SCK                    | UARTO_RX                    |      |      | I2S0_RXD0    |                        |          |
| J10               | DISABLED                            |                                     | PTA16             | SPI0_SOUT                   | UART0_CTS_b/<br>UART0_COL_b |      |      | I2S0_RX_FS   | 12S0_RXD1              |          |
| H10               | DISABLED                            |                                     | PTA17             | SPI0_SIN                    | UARTO_RTS_b                 |      |      | I2S0_MCLK    |                        |          |
| L10               | VDD                                 | VDD                                 |                   |                             |                             |      |      |              |                        |          |
| K10               | VSS                                 | VSS                                 |                   |                             |                             |      |      |              |                        |          |
| L11               | EXTAL0                              | EXTALO                              | PTA18             |                             | FTM0_FLT2                   |      |      |              | FTM_CLKIN0             |          |
| K11               | XTALO                               | XTALO                               | PTA19             |                             | FTM1_FLT0                   |      |      | LPTMR0_ALT1  | FTM_CLKIN1             |          |
| J11               | RESET_b                             | RESET_b                             |                   |                             |                             |      |      |              |                        |          |
| G11               | ADC0_SE8                            | ADC0_SE8                            | PTB0/<br>LLWU_P5  | I2C0_SCL                    | FTM1_CH0                    |      |      | FTM1_QD_PHA  |                        |          |



|   | 1        | 2                 | 3                                  | 4                 | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               |   |
|---|----------|-------------------|------------------------------------|-------------------|-------------------------------------|-------|-------------------|-------------------|-------|-------|------------------|---|
| A | PTD7     | PTD5              | PTD4/<br>LLWU_P14                  | NC                | NC                                  | PTC13 | PTC8              | PTC4/<br>LLWU_P8  | NC    | NC    | NC               | A |
| в | NC       | PTD6/<br>LLWU_P15 | PTD3                               | NC                | NC                                  | PTC12 | PTC7              | PTC3/<br>LLWU_P7  | PTC0  | PTB16 | PTB12            | в |
| с | NC       | NC                | PTD2/<br>LLWU_P13                  | PTC17             | PTC11/<br>LLWU_P11                  | PTC10 | PTC6/<br>LLWU_P10 | PTC2              | PTB19 | PTB11 | PTB13            | с |
| D | NC       | NC                | PTD1                               | PTD0/<br>LLWU_P12 | PTC16                               | PTC9  | PTC5/<br>LLWU_P9  | PTC1/<br>LLWU_P6  | PTB18 | PTB10 | NC               | D |
| E | NC       | PTE2/<br>LLWU_P1  | PTE1/<br>LLWU_P0                   | PTE0              | VDD                                 | VDD   | NC                | NC                | PTB17 | NC    | NC               | E |
| F | USB0_DP  | USB0_DM           | NC                                 | PTE3              | VDDA                                | VSSA  | NC                | NC                | NC    | NC    | NC               | F |
| G | VOUT33   | VREGIN            | VSS                                | PTE5              | VREFH                               | VREFL | VSS               | PTB3              | PTB2  | PTB1  | PTB0/<br>LLWU_P5 | G |
| н | NC       | NC                | NC                                 | NC                | NC                                  | NC    | PTE4/<br>LLWU_P2  | PTA1              | PTA3  | PTA17 | NC               | н |
| J | NC       | NC                | NC                                 | NC                | NC                                  | PTA0  | PTA2              | PTA4/<br>LLWU_P3  | NC    | PTA16 | RESET_b          | J |
| к | ADC0_DP0 | ADC0_DM0          | NC                                 | NC                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | VBAT  | PTA5              | PTA12             | PTA14 | VSS   | PTA19            | к |
| L | ADC0_DP3 | ADC0_DM3          | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | XTAL32            | EXTAL32                             | VSS   | RTC_<br>WAKEUP_B  | PTA13/<br>LLWU_P4 | PTA15 | VDD   | PTA18            | L |
|   | 1        | 2                 | 3                                  | 4                 | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               |   |

Figure 24. K22 121 MAPBGA Pinout Diagram

# 9 Revision History

The following table provides a revision history for this document.

|  | Table 43. | Revision | History |
|--|-----------|----------|---------|
|--|-----------|----------|---------|

| Rev. No. | Date   | Substantial Changes                                                                                                                                                |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 6/2012 | Alpha customer release.                                                                                                                                            |
| 1.1      | 6/2012 | In Table 6, "Power consumption operating behaviors", changed the units of $I_{DD_VLLS2}$ , $I_{DD_VLLS1}$ , $I_{DD_VLLS0}$ , and $I_{DD_VBAT}$ from nA to $\mu$ A. |

Table continues on the next page ...

K22 Sub-Family Data Sheet, Rev. 4, 08/2013.