



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 533MHz                                                                  |
| Co-Processors/DSP               | Security; SEC                                                           |
| RAM Controllers                 | DDR                                                                     |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (2)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (2)                                                       |
| Voltage - I/O                   | 2.5V, 3.3V                                                              |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                        |
| Security Features               | Cryptography, Random Number Generator                                   |
| Package / Case                  | 672-LBGA                                                                |
| Supplier Device Package         | 672-LBGA (35x35)                                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8347evvajdb |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Electrical Characteristics

# 2.1.2 Power Supply Voltage Specification

Table 2 provides the recommended operating conditions for the MPC8347EA. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Parameter                                                                                          | Symbol            | Recommended<br>Value             | Unit | Notes |
|----------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|-------|
| Core supply voltage for 667-MHz core frequency                                                     | V <sub>DD</sub>   | 1.3 V ± 60 mV                    | V    | 1     |
| Core supply voltage                                                                                | V <sub>DD</sub>   | 1.2 V ± 60 mV                    | V    | 1     |
| PLL supply voltage for 667-MHz core frequency                                                      | AV <sub>DD</sub>  | 1.3 V ± 60 mV                    | V    | 1     |
| PLL supply voltage                                                                                 | AV <sub>DD</sub>  | 1.2 V ± 60 mV                    | V    | 1     |
| DDR and DDR2 DRAM I/O voltage                                                                      | GV <sub>DD</sub>  | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                            | LV <sub>DD1</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |
| Three-speed Ethernet I/O supply voltage                                                            | LV <sub>DD2</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub>  | 3.3 V ± 330 mV                   | V    | —     |

Note:

<sup>1</sup> GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8347EA.





Table 5 shows the estimated typical I/O power dissipation for MPC8347EA.

| Interface                | Parameter                     | DDR2<br>GV <sub>DD</sub><br>(1.8 V) | DDR1<br>GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments               |
|--------------------------|-------------------------------|-------------------------------------|-------------------------------------|-----------------------------|-----------------------------|-----------------------------|------|------------------------|
| DDR I/O                  | 200 MHz, 32 bits              | 0.31                                | 0.42                                | _                           | _                           | _                           | W    | _                      |
| 65% utilization<br>2.5 V | 200 MHz, 64 bits              | 0.42                                | 0.55                                | _                           | _                           | _                           | W    | _                      |
| Rs = 20 Ω<br>Rt = 50 Ω   | 266 MHz, 32 bits              | 0.35                                | 0.5                                 |                             | _                           | _                           | W    |                        |
| 2  pair of clocks        | 266 MHz, 64 bits              | 0.47                                | 0.66                                | —                           | _                           | _                           | W    |                        |
|                          | 300 MHz, <sup>1</sup> 32 bits | 0.37                                | 0.54                                | —                           | —                           | _                           | W    | —                      |
|                          | 300 MHz, <sup>1</sup> 64 bits | 0.50                                | 0.7                                 | —                           | _                           | —                           | W    | —                      |
|                          | 333 MHz, <sup>1</sup> 32 bits | 0.39                                | 0.58                                | —                           | _                           | _                           | W    | —                      |
|                          | 333 MHz, <sup>1</sup> 64 bits | 0.53                                | 0.76                                | —                           | _                           | _                           | W    | —                      |
|                          | 400 MHz, <sup>1</sup> 32 bits | 0.44                                | —                                   | —                           | —                           | —                           |      | —                      |
|                          | 400 MHz, <sup>1</sup> 64 bits | 0.59                                | —                                   | —                           | _                           | _                           |      | —                      |
| PCI I/O                  | 33 MHz, 32 bits               | —                                   | —                                   | 0.04                        | _                           | _                           | W    | —                      |
| load = 30 pF             | 66 MHz, 32 bits               | —                                   | _                                   | 0.07                        | —                           | _                           | W    | _                      |
| Local bus I/O            | 167 MHz, 32 bits              | —                                   | _                                   | 0.34                        | —                           | _                           | W    | _                      |
| load = 25 pF             | 133 MHz, 32 bits              | —                                   | —                                   | 0.27                        | —                           | _                           | W    | _                      |
|                          | 83 MHz, 32 bits               | —                                   | —                                   | 0.17                        | —                           | —                           | W    | _                      |
|                          | 66 MHz, 32 bits               | —                                   | —                                   | 0.14                        | _                           | _                           | W    | —                      |
|                          | 50 MHz, 32 bits               | —                                   | _                                   | 0.11                        | —                           | _                           | W    | _                      |
| TSEC I/O                 | MII                           | —                                   | —                                   | —                           | 0.01                        | —                           | W    | Multiply by number of  |
| load = 25 pF             | GMII or TBI                   | —                                   | —                                   | —                           | 0.06                        | _                           | W    | interfaces used.       |
|                          | RGMII or RTBI                 | —                                   | —                                   | —                           | _                           | 0.04                        | W    |                        |
| USB                      | 12 MHz                        | —                                   | —                                   | 0.01                        | —                           | —                           | W    | Multiply by 2 if using |
|                          | 480 MHz                       | —                                   | —                                   | 0.2                         | —                           | —                           | W    | 2 ports.               |
| Other I/O                |                               | —                                   | _                                   | 0.01                        | _                           | —                           | W    | —                      |

Table 5. MPC8347EA Typical I/O Power Dissipation

<sup>1</sup> TBGA package only.



# Table 9. RESET Pins DC Electrical Characteristics<sup>1</sup> (continued)

| Parameter          | Symbol          | Condition                | Min | Max | Unit |
|--------------------|-----------------|--------------------------|-----|-----|------|
| Output low voltage | V <sub>OL</sub> | l <sub>OL</sub> = 3.2 mA |     | 0.4 | V    |

Notes:

1. This table applies for pins PORESET, HRESET, SRESET, and QUIESCE.

2. HRESET and SRESET are open drain pins, thus V<sub>OH</sub> is not relevant for those pins.

# 5.2 **RESET AC Electrical Characteristics**

Table 10 provides the reset initialization AC timing specifications of the MPC8347EA.

### **Table 10. RESET Initialization Timing Specifications**

| Parameter                                                                                                                                                            | Min | Max | Unit                     | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                           | 32  |     | t <sub>PCI_SYNC_IN</sub> | 1     |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to CLKIN when the MPC8347EA is in PCI host mode                               | 32  | —   | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the MPC8347EA is in PCI agent mode                                                  | 32  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET/SRESET assertion (output)                                                                                                                                     | 512 | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET negation to SRESET negation (output)                                                                                                                          | 16  | _   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8347EA is in PCI host mode  | 4   | —   | t <sub>CLKIN</sub>       | 2     |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8347EA is in PCI agent mode | 4   | —   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input hold time for POR configuration signals with respect to negation of HRESET                                                                                     | 0   | —   | ns                       | —     |
| Time for the MPC8347EA to turn off POR configuration signals with respect to the assertion of HRESET                                                                 | _   | 4   | ns                       | 3     |
| Time for the MPC8347EA to turn on POR configuration signals with respect to the negation of $\overline{\text{HRESET}}$                                               | 1   | _   | t <sub>PCI_SYNC_IN</sub> | 1, 3  |

Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. In PCI host mode, the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual*.

2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is valid only in PCI host mode. See the MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual.

3. POR configuration signals consist of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.



## Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V (continued)

| Output low current ( $V_{OUT} = 0.280 V$ ) $I_{OL}$ 13.4mA |
|------------------------------------------------------------|
|------------------------------------------------------------|

#### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to equal 0.5 ×  $GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  cannot exceed ±2% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to equal MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 13 provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

### Table 13. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ) = 1.8 V

| Parameter/Condition                          | Symbol           | Min | Max | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

#### Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 14 provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

#### Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | —     |
| Output leakage current                          | I <sub>OZ</sub>   | -9.9                     | -9.9                     | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>OH</sub>   | -15.2                    | —                        | mA   |       |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 15.2                     | —                        | mA   | —     |

#### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

 MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.



DDR and DDR2 SDRAM

# 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20 shows the DDR and DDR2 output AC timing specifications.

## Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications

At recommended operating conditions with  $\text{GV}_{\text{DD}}$  of (1.8 or 2.5 V)  $\pm$  5%.

| Parameter                                                  | Symbol <sup>1</sup>                         | Min  | Max | Unit | Notes |
|------------------------------------------------------------|---------------------------------------------|------|-----|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing) (PBGA package) | t <sub>MCK</sub>                            | 5    | _   | ns   | 2     |
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing) (TBGA package) | t <sub>MCK</sub>                            | 7.5  | —   | ns   | 2     |
| ADDR/CMD/MODT output setup with respect to MCK             | t <sub>DDKHAS</sub>                         |      |     | ns   | 3     |
| 400 MHz                                                    |                                             | 1.95 | —   |      |       |
| 333 MHz                                                    |                                             | 2.40 | —   |      |       |
| 266 MHz                                                    |                                             | 3.15 | —   |      |       |
| 200 MHz                                                    |                                             | 4.20 | —   |      |       |
| ADDR/CMD/MODT output hold with respect to MCK              | t <sub>DDKHAX</sub>                         |      |     | ns   | 3     |
| 400 MHz                                                    |                                             | 1.95 | _   |      |       |
| 333 MHz                                                    |                                             | 2.40 | —   |      |       |
| 266 MHz                                                    |                                             | 3.15 | _   |      |       |
| 200 MHz                                                    |                                             | 4.20 | _   |      |       |
| MCS(n) output setup with respect to MCK                    | t <sub>DDKHCS</sub>                         |      |     | ns   | 3     |
| 400 MHz                                                    |                                             | 1.95 | _   |      |       |
| 333 MHz                                                    |                                             | 2.40 | _   |      |       |
| 266 MHz                                                    |                                             | 3.15 | _   |      |       |
| 200 MHz                                                    |                                             | 4.20 | _   |      |       |
| MCS(n) output hold with respect to MCK                     | t <sub>DDKHCX</sub>                         |      |     | ns   | 3     |
| 400 MHz                                                    |                                             | 1.95 | _   |      |       |
| 333 MHz                                                    |                                             | 2.40 | _   |      |       |
| 266 MHz                                                    |                                             | 3.15 | _   |      |       |
| 200 MHz                                                    |                                             | 4.20 | _   |      |       |
| MCK to MDQS Skew                                           | t <sub>DDKHMH</sub>                         | -0.6 | 0.6 | ns   | 4     |
| MDQ/MECC/MDM output setup with respect to MDQS             | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> |      |     | ps   | 5     |
| 400 MHz                                                    |                                             | 700  | —   |      |       |
| 333 MHz                                                    |                                             | 775  | —   |      |       |
| 266 MHz                                                    |                                             | 1100 | —   |      |       |
| 200 MHz                                                    |                                             | 1200 | —   |      |       |
| MDQ/MECC/MDM output hold with respect to MDQS              | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> |      |     | ps   | 5     |
| 400 MHz                                                    |                                             | 700  | —   |      |       |
| 333 MHz                                                    |                                             | 900  | —   |      |       |



| Table 32. MII Management DC Electrical Characteristics Powered at 2.5 V (con | ntinued) |
|------------------------------------------------------------------------------|----------|
|------------------------------------------------------------------------------|----------|

| Parameter          | Symbol          | Conditions             | Min | Мах | Unit |
|--------------------|-----------------|------------------------|-----|-----|------|
| Input high current | I <sub>IH</sub> | $V_{IN}^{1} = LV_{DD}$ | _   | 10  | μA   |
| Input low current  | Ι <sub>ΙL</sub> | $V_{IN} = LV_{DD}$     | -15 |     | μA   |

Note:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

| Parameter              | Symbol           | Conditions                |                         | Min  | Мах                    | Unit |
|------------------------|------------------|---------------------------|-------------------------|------|------------------------|------|
| Supply voltage (3.3 V) | LV <sub>DD</sub> | —                         |                         | 2.97 | 3.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | $LV_{DD} = Min$         | 2.10 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | $LV_{DD} = Min$         | GND  | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  | —                         |                         | 2.00 | _                      | V    |
| Input low voltage      | V <sub>IL</sub>  | —                         |                         | —    | 0.80                   | V    |
| Input high current     | IIH              | LV <sub>DD</sub> = Max    | $V_{IN}^{1} = 2.1 V$    | —    | 40                     | μA   |
| Input low current      | IIL              | LV <sub>DD</sub> = Max    | V <sub>IN</sub> = 0.5 V | -600 | _                      | μA   |

Note:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 8.3.2 MII Management AC Electrical Specifications

Table 34 provides the MII management AC timing specifications.

### Table 34. MII Management AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  is 3.3 V ± 10% or 2.5 V ± 5%.

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes |
|----------------------------|---------------------|-----|-----|-----|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | _   | 2.5 | _   | MHz  | 2     |
| MDC period                 | t <sub>MDC</sub>    | _   | 400 | _   | ns   | —     |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32  | _   | _   | ns   | —     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10  | -   | 70  | ns   | 3     |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5   | _   | _   | ns   | —     |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0   | _   | _   | ns   | —     |
| MDC rise time              | t <sub>MDCR</sub>   | _   |     | 10  | ns   | _     |



#### Ethernet: Three-Speed Ethernet, MII Management

#### Table 34. MII Management AC Timing Specifications (continued)

At recommended operating conditions with LV<sub>DD</sub> is 3.3 V  $\pm$  10% or 2.5 V  $\pm$  5%.

| Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes |
|---------------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time       | t <sub>MDHF</sub>   | _   | _   | 10  | ns   | —     |

#### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

- 2. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a csb\_clk of 375 MHz, the maximum frequency is 11.7 MHz and the minimum frequency is 1.7 MHz).
- 3. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the delay is 70 ns and for a csb\_clk of 333 MHz, the delay is 58 ns).

### Figure 17 shows the MII management AC timing diagram.



Figure 17. MII Management Interface Timing Diagram



Figure 21 through Figure 26 show the local bus signals.



Figure 21. Local Bus Signals, Nonspecial Signals Only (DLL Enabled)



Figure 22. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode)



Figure 25. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Bypass Mode)



Figure 30 provides the boundary-scan timing diagram.



Figure 30. Boundary-Scan Timing Diagram









#### Package and Pin Listings

Pitch Module height (typical) Solder balls

Ball diameter (typical)

1.00 mm 1.46 mm 62 Sn/36 Pb/2 Ag (ZU package) 96.5 Sn/3.5Ag (VV package) 0.64 mm



Package and Pin Listings

# 18.2 Mechanical Dimensions for the MPC8347EA TBGA

Figure 40 shows the mechanical dimensions and bottom surface nomenclature for the MPC8347EA, 672-TBGA package.



### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement must exclude any effect of mark on top surface of package.

## Figure 40. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8347EA TBGA



# 18.5 Pinout Listings

Table 55 provides the pinout listing for the MPC8347EA, 672 TBGA package.

## Table 55. MPC8347EA (TBGA) Pinout Listing

| Signal                 | Package Pin Number                                                                                                                                                                                                                                                                                                     | Pin Type | Power<br>Supply  | Notes |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
|                        |                                                                                                                                                                                                                                                                                                                        | 1        | •                |       |
| PCI_INTA/IRQ_OUT       | B34                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> | 2     |
| PCI_RESET_OUT          | C33                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> | _     |
| PCI_AD[31:0]           | G30, G32, G34, H31, H32, H33, H34,<br>J29, J32, J33, L30, K31, K33, K34,<br>L33, L34, P34, R29, R30, R33, R34,<br>T31, T32, T33, U31, U34, V31, V32,<br>V33, V34, W33, W34                                                                                                                                             | I/O      | OV <sub>DD</sub> | _     |
| PCI_C/BE[3:0]          | J30, M31, P33, T34                                                                                                                                                                                                                                                                                                     | I/O      | OV <sub>DD</sub> | —     |
| PCI_PAR                | P32                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | —     |
| PCI_FRAME              | M32                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_TRDY               | N29                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_IRDY               | M34                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_STOP               | N31                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_DEVSEL             | N30                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_IDSEL              | J31                                                                                                                                                                                                                                                                                                                    | I        | OV <sub>DD</sub> | —     |
| PCI_SERR               | N34                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_PERR               | N33                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | 5     |
| PCI_REQ[0]             | D32                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | —     |
| PCI_REQ[1]/CPCI1_HS_ES | D34                                                                                                                                                                                                                                                                                                                    | I        | OV <sub>DD</sub> | —     |
| PCI_REQ[2:4]           | E34, F32, G29                                                                                                                                                                                                                                                                                                          | I        | OV <sub>DD</sub> | _     |
| PCI_GNT0               | C34                                                                                                                                                                                                                                                                                                                    | I/O      | OV <sub>DD</sub> | _     |
| PCI_GNT1/CPCI1_HS_LED  | D33                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> | —     |
| PCI_GNT2/CPCI1_HS_ENUM | E33                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> | —     |
| PCI_GNT[3:4]           | F31, F33                                                                                                                                                                                                                                                                                                               | 0        | OV <sub>DD</sub> | —     |
| M66EN                  | A19                                                                                                                                                                                                                                                                                                                    | I        | OV <sub>DD</sub> | —     |
|                        | DDR SDRAM Memory Interface                                                                                                                                                                                                                                                                                             |          |                  | •     |
| MDQ[0:63]              | D5, A3, C3, D3, C4, B3, C2, D4, D2,<br>E5, G2, H6, E4, F3, G4, G3, H1, J2,<br>L6, M6, H2, K6, L2, M4, N2, P4, R2,<br>T4, P6, P3, R1, T2, AB5, AA3, AD6,<br>AE4, AB4, AC2, AD3, AE6, AE3, AG4,<br>AK5, AK4, AE2, AG6, AK3, AK2, AL2,<br>AL1, AM5, AP5, AM2, AN1, AP4, AN5,<br>AJ7, AN7, AM8, AJ9, AP6, AL7, AL9,<br>AN8 | I/O      | GV <sub>DD</sub> |       |



Package and Pin Listings

| Table 55. MPC8347EA (TBGA) Pinout Listing (continued) |
|-------------------------------------------------------|
|-------------------------------------------------------|

| Signal             | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin Type                                                             | Power<br>Supply    | Notes |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------|-------|
|                    | Test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                      |                    | 1     |
| TEST               | D22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                    | OV <sub>DD</sub>   | 6     |
| TEST_SEL           | AL13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I                                                                    | $OV_{DD}$          | 7     |
|                    | РМС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                      |                    |       |
| QUIESCE            | A18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                    | $OV_{DD}$          | —     |
|                    | System Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                      |                    |       |
| PORESET            | C18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                    | $OV_{DD}$          | —     |
| HRESET             | B18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                                  | $OV_{DD}$          | 1     |
| SRESET             | D18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                                                                  | $OV_{DD}$          | 2     |
|                    | Thermal Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                      |                    |       |
| THERM0             | K32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                    | _                  | 9     |
|                    | Power and Ground Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                      |                    |       |
| AV <sub>DD</sub> 1 | L31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for e300<br>PLL (1.2 V)<br>nominal, 1.3 V<br>for 667 MHz)      | AV <sub>DD</sub> 1 | -     |
| AV <sub>DD</sub> 2 | AP12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for<br>system PLL<br>(1.2 V)<br>nominal, 1.3 V<br>for 667 MHz) | AV <sub>DD</sub> 2 | _     |
| AV <sub>DD</sub> 3 | AE1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for DDR<br>DLL (1.2 V)<br>nominal, 1.3 V<br>for 667 MHz)       | _                  | _     |
| AV <sub>DD</sub> 4 | AJ13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Power for LBIU<br>DLL (1.2 V)<br>nominal, 1.3 V<br>for 667 MHz)      | AV <sub>DD</sub> 4 | -     |
| GND                | <ul> <li>A1, A34, C1, C7, C10, C11, C15, C23,</li> <li>C25, C28, D1, D8, D20, D30, E7, E13,</li> <li>E15, E17, E18, E21, E23, E25, E32,</li> <li>F6, F19, F27, F30, F34, G31, H5, J4,</li> <li>J34, K30, L5, M2, M5, M30, M33, N3,</li> <li>N5, P30, R5, R32, T5, T30, U6, U29,</li> <li>U33, V2, V5, V30, W6, W30, Y30,</li> <li>AA2, AA30, AB2, AB6, AB30, AC3,</li> <li>AC6, AD31, AE5, AF2, AF5, AF31,</li> <li>AG30, AG31, AH4, AJ3, AJ19, AJ22,</li> <li>AK7, AK13, AK14, AK16, AK18, AK20,</li> <li>AK25, AK28, AL3, AL5, AL10, AL12,</li> <li>AL22, AL27, AM1, AM6, AM7, AN12,</li> <li>AN17, AN34, AP1, AP8, AP34</li> </ul> |                                                                      | _                  |       |



Package and Pin Listings

# Table 56. MPC8347EA (PBGA) Pinout Listing (continued)

| Signal                  | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                          | Pin Type | Power<br>Supply  | Notes |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
| PCI1_TRDY               | A13                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_IRDY               | E13                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_STOP               | C13                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_DEVSEL             | B13                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_IDSEL              | C17                                                                                                                                                                                                                                                                                                                                                                                         | I        | OV <sub>DD</sub> | _     |
| PCI1_SERR               | C12                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_PERR               | B12                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | 5     |
| PCI1_REQ[0]             | A21                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> |       |
| PCI1_REQ[1]/CPCI1_HS_ES | C19                                                                                                                                                                                                                                                                                                                                                                                         | I        | OV <sub>DD</sub> | _     |
| PCI1_REQ[2:4]           | C18, A19, E20                                                                                                                                                                                                                                                                                                                                                                               | I        | OV <sub>DD</sub> |       |
| PCI1_GNT0               | B20                                                                                                                                                                                                                                                                                                                                                                                         | I/O      | OV <sub>DD</sub> | _     |
| PCI1_GNT1/CPCI1_HS_LED  | C20                                                                                                                                                                                                                                                                                                                                                                                         | 0        | OV <sub>DD</sub> | _     |
| PCI1_GNT2/CPCI1_HS_ENUM | B19                                                                                                                                                                                                                                                                                                                                                                                         | 0        | OV <sub>DD</sub> |       |
| PCI1_GNT[3:4]           | A20, E18                                                                                                                                                                                                                                                                                                                                                                                    | 0        | OV <sub>DD</sub> | _     |
| M66EN                   | L26                                                                                                                                                                                                                                                                                                                                                                                         | I        | OV <sub>DD</sub> | _     |
|                         | DDR SDRAM Memory Interface                                                                                                                                                                                                                                                                                                                                                                  |          | -                |       |
| MDQ[0:63]               | AC25, AD27, AD25, AH27, AE28,<br>AD26, AD24, AF27, AF25, AF28,<br>AH24, AG26, AE25, AG25, AH26,<br>AH25, AG22, AH22, AE21, AD19,<br>AE22, AF23, AE19, AG20, AG19,<br>AD17, AE16, AF16, AF18, AG18,<br>AH17, AH16, AG9, AD12, AG7, AE8,<br>AD11, AH9, AH8, AF6, AF8, AE6,<br>AF1, AE4, AG8, AH3, AG3, AG4, AH2,<br>AD7, AB4, AB3, AG1, AD5, AC2, AC1,<br>AC4, AA3, Y4, AA4, AB1, AB2, Y5, Y3 | I/O      | GV <sub>DD</sub> |       |
| MECC[0:4]/MSRCID[0:4]   | AG13, AE14, AH12, AH10, AE15                                                                                                                                                                                                                                                                                                                                                                | I/O      | GV <sub>DD</sub> | —     |
| MECC[5]/MDVAL           | AH14                                                                                                                                                                                                                                                                                                                                                                                        | I/O      | GV <sub>DD</sub> | —     |
| MECC[6:7]               | AE13, AH11                                                                                                                                                                                                                                                                                                                                                                                  | I/O      | GV <sub>DD</sub> | —     |
| MDM[0:8]                | AG28, AG24, AF20, AG17, AE9, AH5,<br>AD1, AA2, AG12                                                                                                                                                                                                                                                                                                                                         | 0        | GV <sub>DD</sub> | -     |
| MDQS[0:8]               | AE27, AE26, AE20, AH18, AG10, AF5,<br>AC3, AA1, AH13                                                                                                                                                                                                                                                                                                                                        | I/O      | GV <sub>DD</sub> | —     |
| MBA[0:1]                | AF10, AF11                                                                                                                                                                                                                                                                                                                                                                                  | 0        | GV <sub>DD</sub> | —     |
| MA[0:14]                | AF13, AF15, AG16, AD16, AF17,<br>AH20, AH19, AH21, AD18, AG21,<br>AD13, AF21, AF22, AE1, AA5                                                                                                                                                                                                                                                                                                | 0        | GV <sub>DD</sub> | —     |
| MWE                     | AD10                                                                                                                                                                                                                                                                                                                                                                                        | 0        | GV <sub>DD</sub> | _     |



# 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

# 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.



Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling and the convection cooling of the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request.

Heat sink vendors include the following list:

| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301                                                                                                  | 603-224-9988 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Internet: www.aavidthermalloy.com<br>Alpha Novatech<br>473 Sapena Ct. #12                                                                                   | 408-567-8082 |
| Santa Clara, CA 95054<br>Internet: www.alphanovatech.com<br>International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502 | 818-842-7277 |
| Internet: www.ctscorp.com<br>Millennium Electronics (MEI)<br>Loroco Sites<br>671 East Brokaw Road<br>San Jose, CA 95112<br>Internet: www.mei-thermal.com    | 408-436-8770 |
| Tyco Electronics<br>Chip Coolers <sup>TM</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com                               | 800-522-2800 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                                                   | 603-635-5102 |
| Interface material vendors include the following:<br>Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801<br>Internet: www.chomerics.com                    | 781-935-4850 |
| Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>P.O. Box 994<br>Midland, MI 48686-0997<br>Internet: www.dowcorning.com                       | 800-248-2481 |



#### Ordering Information

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

# 21.7 Pull-Up Resistor Requirements

The MPC8347EA requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, "PowerQUICC Design Checklist."

# 22 Ordering Information

This section presents ordering information for the device discussed in this document, and it shows an example of how the parts are marked.

# NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8347E PowerQUICC II Pro Integrated Host Processor Hardware Specifications* (Document Order No. MPC8347EEC).

# 22.1 Part Numbers Fully Addressed by This Document

Table 70 shows an analysis of the Freescale part numbering nomenclature for the MPC8347EA. The individual part numbers correspond to a maximum processor core frequency. Each part number also contains a revision code that refers to the die mask revision number. For available frequency configuration





parts including extended temperatures, refer to the device product summary page on our website listed on the back cover of this document or, contact your local Freescale sales office.

| MPC             | nnnn               | е                                       | t                                      | рр                                                              | aa                                                                 | а                               | r                 |
|-----------------|--------------------|-----------------------------------------|----------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------|-------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature <sup>1</sup><br>Range      | Package <sup>2</sup>                                            | Processor<br>Frequency <sup>3</sup>                                | Platform<br>Frequency           | Revision<br>Level |
| MPC             | 8347               | Blank = Not<br>included<br>E = included | Blank = 0 to 105°C<br>C = -40 to 105°C | ZU =TBGA<br>VV = PB free TBGA<br>ZQ = PBGA<br>VR = PB Free PBGA | e300 core<br>speed<br>AD = 266<br>AG = 400<br>AJ = 533<br>AL = 667 | D = 266<br>F = 333 <sup>4</sup> | B = 3.1           |

## Table 70. Part Numbering Nomenclature

#### Notes:

1. For temperature range = C, processor frequency is limited to 400 (PBGA) with a platform frequency of 266 and up to 533 (TBGA) with a platform frequency of 333

2. See Section 18, "Package and Pin Listings," for more information on available package types.

 Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.

4. ALF marked parts support DDR1 data rate up to 333 MHz (at 333 MHz CSB as the 'F' marking implies) and DDR2 data rate up to 400 MHz (at 200 MHz CSB). AJF marked parts support DDR1 and DDR2 data rate up to 333 MHz (at a CSB of 333 MHz).

Table 71 shows the SVR settings by device and package type.

### Table 71. SVR Settings

| Device    | Package | SVR (Rev. 3.0) |
|-----------|---------|----------------|
| MPC8347EA | TBGA    | 8052_0030      |
| MPC8347A  | TBGA    | 8053_0030      |
| MPC8347EA | PBGA    | 8054_0030      |
| MPC8347A  | PBGA    | 8055_0030      |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2006–2011 Freescale Semiconductor, Inc.

Document Number: MPC8347EAEC Rev. 12 09/2011



