# E·XFL

### NXP USA Inc. - KMPC8347ZQAGD Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 400MHz                                                                |
| Co-Processors/DSP               | -                                                                     |
| RAM Controllers                 | DDR                                                                   |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 + PHY (2)                                                     |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 620-BBGA Exposed Pad                                                  |
| Supplier Device Package         | 620-HBGA (29x29)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8347zqagd |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

- Address translation units for address mapping between host and peripheral
- Dual address cycle for target
- Internal configuration registers accessible from PCI
- Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, IEEE Std. 802.11i<sup>®</sup>, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs):
  - Public key execution unit (PKEU) :
    - RSA and Diffie-Hellman algorithms
    - Programmable field size up to 2048 bits
    - Elliptic curve cryptography
    - F2m and F(p) modes
    - Programmable field size up to 511 bits
  - Data encryption standard (DES) execution unit (DEU)
    - DES and 3DES algorithms
    - Two key (K1, K2) or three key (K1, K2, K3) for 3DES
    - ECB and CBC modes for both DES and 3DES
  - Advanced encryption standard unit (AESU)
    - Implements the Rijndael symmetric-key cipher
    - Key lengths of 128, 192, and 256 bits
    - ECB, CBC, CCM, and counter (CTR) modes
  - XOR parity generation accelerator for RAID applications
  - ARC four execution unit (AFEU)
    - Stream cipher compatible with the RC4 algorithm
    - 40- to 128-bit programmable key
  - Message digest execution unit (MDEU)
    - SHA with 160-, 224-, or 256-bit message digest
    - MD5 with 128-bit message digest
    - HMAC with either algorithm
  - Random number generator (RNG)
  - Four crypto-channels, each supporting multi-command descriptor chains
    - Static and/or dynamic assignment of crypto-execution units through an integrated controller
    - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Universal serial bus (USB) dual role controller
  - USB on-the-go mode with both device and host functionality
  - Complies with USB specification Rev. 2.0
  - Can operate as a stand-alone USB device
    - One upstream facing port
    - Six programmable USB endpoints



Electrical Characteristics

### 2.1.2 Power Supply Voltage Specification

Table 2 provides the recommended operating conditions for the MPC8347EA. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Parameter                                                                                          | Symbol            | Recommended<br>Value             | Unit | Notes |
|----------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|-------|
| Core supply voltage for 667-MHz core frequency                                                     | V <sub>DD</sub>   | 1.3 V ± 60 mV                    | V    | 1     |
| Core supply voltage                                                                                | V <sub>DD</sub>   | 1.2 V ± 60 mV                    | V    | 1     |
| PLL supply voltage for 667-MHz core frequency                                                      | AV <sub>DD</sub>  | 1.3 V ± 60 mV                    | V    | 1     |
| PLL supply voltage                                                                                 | AV <sub>DD</sub>  | 1.2 V ± 60 mV                    | V    | 1     |
| DDR and DDR2 DRAM I/O voltage                                                                      | GV <sub>DD</sub>  | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                            | LV <sub>DD1</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |
| Three-speed Ethernet I/O supply voltage                                                            | LV <sub>DD2</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | —     |
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub>  | 3.3 V ± 330 mV                   | V    | —     |

Note:

<sup>1</sup> GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8347EA.





#### Power Characteristics

supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current from 3A to 5A. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage ( $V_{DD}$ ) before the I/O voltage ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see Figure 4.



Figure 4. Power Sequencing Example

I/O voltage supplies ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) do not have any ordering requirements with respect to one another.

# **3** Power Characteristics

The estimated typical power dissipation for the MPC8347EA device is shown in Table 4.

|      | Core<br>Frequency<br>(MHz) | CSB<br>Frequency<br>(MHz) | Typical at T <sub>J</sub> = 65 | Typical <sup>2,3</sup> | Maximum <sup>4</sup> | Unit |
|------|----------------------------|---------------------------|--------------------------------|------------------------|----------------------|------|
| PBGA | 266                        | 266                       | 1.3                            | 1.6                    | 1.8                  | W    |
|      |                            | 133                       | 1.1                            | 1.4                    | 1.6                  | W    |
|      | 400                        | 266                       | 1.5                            | 1.9                    | 2.1                  | W    |
|      |                            | 133                       | 1.4                            | 1.7                    | 1.9                  | W    |
|      | 400                        | 200                       | 1.5                            | 1.8                    | 2.0                  | W    |
|      |                            | 100                       | 1.3                            | 1.7                    | 1.9                  | W    |

Table 4. MPC8347EA Power Dissipation<sup>1</sup>



# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the device.

### 4.1 DC Electrical Characteristics

Table 6 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8347EA.

| Parameter                 | Condition                                                                                | Symbol          | Min  | Мах                    | Unit |
|---------------------------|------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                        | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | _                                                                                        | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current       | $0~V \leq V_{IN} \leq OV_{DD}$                                                           | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | 0 V $\leq$ V $_{IN}$ $\leq$ 0.5 V or $OV_{DD}$ – 0.5 V $\leq$ V $_{IN}$ $\leq$ $OV_{DD}$ | I <sub>IN</sub> | —    | ±10                    | μΑ   |
| PCI_SYNC_IN input current | $0.5~V \leq \! V_{IN} \leq OV_{DD} - 0.5~V$                                              | I <sub>IN</sub> | —    | ±50                    | μA   |

### Table 6. CLKIN DC Timing Specifications

### 4.2 AC Electrical Characteristics

The primary clock source for the MPC8347EA can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device.

| Parameter/Condition              | Symbol                               | Min | Typical | Max  | Unit | Notes |
|----------------------------------|--------------------------------------|-----|---------|------|------|-------|
| CLKIN/PCI_CLK frequency          | f <sub>CLKIN</sub>                   | _   | —       | 66   | MHz  | 1, 6  |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | _    | ns   | —     |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3  | ns   | 2     |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60   | %    | 3     |
| CLKIN/PCI_CLK jitter             | —                                    | —   | —       | ±150 | ps   | 4, 5  |

Notes:

1. **Caution:** The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating frequencies.

- 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.
- 6. Spread spectrum clocking is allowed with 1% input frequency down-spread at maximum 50 KHz modulation rate regardless of input frequency.



Table 11 lists the PLL and DLL lock times.

Table 11. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit           | Notes |
|---------------------|------|---------|----------------|-------|
| PLL lock times      | —    | 100     | μs             | _     |
| DLL lock times      | 7680 | 122,880 | csb_clk cycles | 1, 2  |

Notes:

1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 19, "Clocking."

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8347EA. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5$  V and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8$  V. The AC electrical specifications are the same for DDR and DRR2 SDRAM.

### NOTE

The information in this document is accurate for revision 3.0 silicon and later. For information on revision 1.1 silicon and earlier versions see the *MPC8347E PowerQUICC II Pro Integrated Host Processor Hardware Specifications*. See Section 22.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination.

### 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

Table 12 provides the recommended operating conditions for the DDR2 SDRAM component(s) of the MPC8347EA when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Notes |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.71                      | 1.89                      | V    | 1     |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 	imes GV_{DD}$      | V    | 2     |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3     |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | —     |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | —     |
| Output leakage current                           | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>ОН</sub>   | -13.4                     | _                         | mA   |       |



Ethernet: Three-Speed Ethernet, MII Management

### 8.1.1 **TSEC DC Electrical Characteristics**

GMII, MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 23 and Table 24. The RGMII and RTBI signals in Table 24 are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter            | Symbol                        | Conditions                                 |                 | Min  | Max                    | Unit |
|----------------------|-------------------------------|--------------------------------------------|-----------------|------|------------------------|------|
| Supply voltage 3.3 V | LV <sub>DD</sub> <sup>2</sup> | -                                          | _               |      | 3.63                   | V    |
| Output high voltage  | V <sub>OH</sub>               | $I_{OH} = -4.0 \text{ mA}$ $LV_{DD} = Min$ |                 | 2.40 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>               | I <sub>OL</sub> = 4.0 mA                   | $LV_{DD} = Min$ | GND  | 0.50                   | V    |
| Input high voltage   | V <sub>IH</sub>               |                                            |                 | 2.0  | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>               | —                                          | —               | -0.3 | 0.90                   | V    |
| Input high current   | I <sub>IH</sub>               | $V_{IN}^{1} = LV_{DD}$                     |                 | _    | 40                     | μA   |
| Input low current    | ۱ <sub>IL</sub>               | V <sub>IN</sub> <sup>1</sup> =             | GND             | -600 | —                      | μA   |

### Table 23. GMII/TBI and MII DC Electrical Characteristics

Notes:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

2. GMII/MII pins not needed for RGMII or RTBI operation are powered by the OV<sub>DD</sub> supply.

### Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics

| Parameters           | Symbol           | Conditions                                 |                        | Min       | Max                    | Unit |
|----------------------|------------------|--------------------------------------------|------------------------|-----------|------------------------|------|
| Supply voltage 2.5 V | LV <sub>DD</sub> | -                                          | _                      |           | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$ $LV_{DD} = Min$ |                        | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA                   | LV <sub>DD</sub> = Min | GND – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | — LV <sub>DD</sub> = Min                   |                        | 1.7       | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                                          | LV <sub>DD</sub> = Min | -0.3      | 0.70                   | V    |
| Input high current   | I <sub>IH</sub>  | $V_{IN}^{1} = LV_{DD}$                     |                        | —         | 10                     | μA   |
| Input low current    | I                | V <sub>IN</sub> <sup>1</sup> =             | GND                    | -15       | —                      | μA   |

### Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 1 and Table 2.

### 8.2 GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section.

### 8.2.1 GMII Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.



### 8.2.3.1 TBI Transmit AC Timing Specifications

Table 29 provides the TBI transmit AC timing specifications.

### Table 29. TBI Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                              | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|--------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                             | t <sub>TTX</sub>                    | —   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                               | t <sub>TTXH</sub> /t <sub>TTX</sub> | 40  | _   | 60  | %    |
| GTX_CLK to TBI data TXD[7:0], TX_ER, TX_EN delay | t <sub>TTKHDX</sub>                 | 1.0 | _   | 5.0 | ns   |
| GTX_CLK clock rise (20%–80%)                     | t <sub>TTXR</sub>                   | _   | _   | 1.0 | ns   |
| GTX_CLK clock fall time (80%–20%)                | t <sub>TTXF</sub>                   | —   |     | 1.0 | ns   |

#### Notes:

1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (X) or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

### Figure 14 shows the TBI transmit AC timing diagram.



Figure 14. TBI Transmit AC Timing Diagram

### 8.2.3.2 TBI Receive AC Timing Specifications

Table 30 provides the TBI receive AC timing specifications.

#### Table 30. TBI Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition     | Symbol <sup>1</sup>                 | Min | Тур  | Max | Unit |
|-------------------------|-------------------------------------|-----|------|-----|------|
| PMA_RX_CLK clock period | t <sub>TRX</sub>                    |     | 16.0 |     | ns   |
| PMA_RX_CLK skew         | t <sub>SKTRX</sub>                  | 7.5 | —    | 8.5 | ns   |
| RX_CLK duty cycle       | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40  |      | 60  | %    |



#### Ethernet: Three-Speed Ethernet, MII Management

#### Table 34. MII Management AC Timing Specifications (continued)

At recommended operating conditions with LV<sub>DD</sub> is 3.3 V  $\pm$  10% or 2.5 V  $\pm$  5%.

| Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes |
|---------------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time       | t <sub>MDHF</sub>   | _   | _   | 10  | ns   |       |

#### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

- 2. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a csb\_clk of 375 MHz, the maximum frequency is 11.7 MHz and the minimum frequency is 1.7 MHz).
- 3. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the delay is 70 ns and for a csb\_clk of 333 MHz, the delay is 58 ns).

### Figure 17 shows the MII management AC timing diagram.



Figure 17. MII Management Interface Timing Diagram







Figure 26. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Enabled)

# 11 JTAG

This section describes the DC and AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347EA.

### **11.1 JTAG DC Electrical Characteristics**

Table 40 provides the DC electrical characteristics for the IEEE Std. 1149.1 (JTAG) interface of the MPC8347EA.

| Table 40. JTAG Interface DC Electrical Characteristics |
|--------------------------------------------------------|
|--------------------------------------------------------|

| Parameter           | Symbol          | Condition                 | Min             | Max                    | Unit |
|---------------------|-----------------|---------------------------|-----------------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | _                         | $OV_{DD} - 0.3$ | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                         | -0.3            | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | _                         | _               | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4             | —                      | V    |



I<sup>2</sup>C

# 12 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8347EA.

# **12.1** I<sup>2</sup>C DC Electrical Characteristics

Table 42 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8347EA.

### Table 42. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  10%.

| Parameter                                                                                                | Symbol              | Min                   | Мах                               | Unit | Notes |
|----------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-----------------------------------|------|-------|
| Input high voltage level                                                                                 | V <sub>IH</sub>     | $0.7 \times OV_{DD}$  | OV <sub>DD</sub> + 0.3            | V    | _     |
| Input low voltage level                                                                                  | V <sub>IL</sub>     | -0.3                  | $0.3\times \text{OV}_{\text{DD}}$ | V    | _     |
| Low level output voltage                                                                                 | V <sub>OL</sub>     | 0                     | $0.2\times \text{OV}_{\text{DD}}$ | V    | 1     |
| Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF            | t <sub>I2KLKV</sub> | $20 + 0.1 \times C_B$ | 250                               | ns   | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                       | t <sub>I2KHKL</sub> | 0                     | 50                                | ns   | 3     |
| Input current each I/O pin (input voltage is between $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max) | lı                  | -10                   | 10                                | μA   | 4     |
| Capacitance for each I/O pin                                                                             | Cl                  | —                     | 10                                | pF   | _     |

Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2.  $C_B$  = capacitance of one bus line in pF.

3. Refer to the MPC8349EA Integrated Host Processor Family Reference Manual, for information on the digital filter used.

4. I/O pins obstruct the SDA and SCL lines if  $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$  is switched off.

# 12.2 I<sup>2</sup>C AC Electrical Specifications

Table 43 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8347EA. Note that all values refer to  $V_{IH}(min)$  and  $V_{IL}(max)$  levels (see Table 42).

### Table 43. I<sup>2</sup>C AC Electrical Specifications

| Parameter                                                                                    | Symbol <sup>1</sup> | Min              | Мах                  | Unit |
|----------------------------------------------------------------------------------------------|---------------------|------------------|----------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                | 400                  | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3              | —                    | μS   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6              | —                    | μS   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6              | —                    | μS   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6              | _                    | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100              | —                    | ns   |
| Data hold time:CBUS compatible masters<br>I <sup>2</sup> C bus devices                       | t <sub>i2DXKL</sub> | $\overline{0^2}$ | <br>0.9 <sup>3</sup> | μs   |



PCI

# 13 PCI

This section describes the DC and AC electrical specifications for the PCI bus of the MPC8347EA.

### **13.1 PCI DC Electrical Characteristics**

Table 44 provides the DC electrical characteristics for the PCI interface of the MPC8347EA.

| Parameter                 | Symbol          | Test Condition                                       | Min                    | Мах                    | Unit |
|---------------------------|-----------------|------------------------------------------------------|------------------------|------------------------|------|
| High-level input voltage  | V <sub>IH</sub> | $V_{OUT} \ge V_{OH}$ (min) or                        | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage   | V <sub>IL</sub> | $V_{OUT} \le V_{OL}$ (max)                           | -0.3                   | 0.8                    | V    |
| Input current             | I <sub>IN</sub> | $V_{IN}^{1} = 0 V \text{ or } V_{IN} = OV_{DD}$      | _                      | ±5                     | μA   |
| High-level output voltage | V <sub>OH</sub> | OV <sub>DD</sub> = min,<br>I <sub>OH</sub> = −100 μA | OV <sub>DD</sub> – 0.2 | _                      | V    |
| Low-level output voltage  | V <sub>OL</sub> | OV <sub>DD</sub> = min,<br>I <sub>OL</sub> = 100 μA  | _                      | 0.2                    | V    |

 Table 44. PCI DC Electrical Characteristics

Note:

1. The symbol  $V_{\text{IN}}$  in this case, represents the  $\text{OV}_{\text{IN}}$  symbol referenced in Table 1.

### 13.2 PCI AC Electrical Specifications

This section describes the general AC timing parameters of the PCI bus of the MPC8347EA. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the device is configured as a host or agent device. Table 45 provides the PCI AC timing specifications at 66 MHz.

| Parameter                      | Symbol <sup>2</sup> | Min | Мах | Unit | Notes |
|--------------------------------|---------------------|-----|-----|------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV |     | 6.0 | ns   | 3     |
| Output hold from clock         | t <sub>PCKHOX</sub> | 1   | _   | ns   | 3     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | -   | 14  | ns   | 3, 4  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | _   | ns   | 3, 5  |



Pitch Module height (typical) Solder balls

Ball diameter (typical)

1.00 mm 1.46 mm 62 Sn/36 Pb/2 Ag (ZU package) 96.5 Sn/3.5Ag (VV package) 0.64 mm





### 18.3 Package Parameters for the MPC8347EA PBGA

The package parameters are as provided in the following list. The package type is  $29 \text{ mm} \times 29 \text{ mm}$ , 620 plastic ball grid array (PBGA).

| Package outline         | 29 mm × 29 mm                 |
|-------------------------|-------------------------------|
| Interconnects           | 620                           |
| Pitch                   | 1.00 mm                       |
| Module height (maximum) | 2.46 mm                       |
| Module height (typical) | 2.23 mm                       |
| Module height (minimum) | 2.00 mm                       |
| Solder balls            | 62 Sn/36 Pb/2 Ag (ZQ package) |
|                         | 96.5 Sn/3.5Ag (VR package)    |
| Ball diameter (typical) | 0.60 mm                       |



### 18.4 Mechanical Dimensions for the MPC8347EA PBGA

Figure 41 shows the mechanical dimensions and bottom surface nomenclature for the MPC8347EA, 620-PBGA package.



### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

### Figure 41. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8347EA PBGA



### Table 56. MPC8347EA (PBGA) Pinout Listing (continued)

| Signal                                 | Package Pin Number                   | Pin Type | Power<br>Supply   | Notes |
|----------------------------------------|--------------------------------------|----------|-------------------|-------|
| TSEC1_RX_CLK                           | U26                                  | I        | LV <sub>DD1</sub> | —     |
| TSEC1_RX_DV                            | U24                                  | I        | LV <sub>DD1</sub> | —     |
| TSEC1_RX_ER/GPIO2[26]                  | L28                                  | I/O      | OV <sub>DD</sub>  | —     |
| TSEC1_RXD[7:4]/GPIO2[22:25]            | M27, M28, N26, N27                   | I/O      | OV <sub>DD</sub>  | —     |
| TSEC1_RXD[3:0]                         | W26, W24, Y28, Y27                   | I        | LV <sub>DD1</sub> | —     |
| TSEC1_TX_CLK                           | N25                                  | I        | OV <sub>DD</sub>  | —     |
| TSEC1_TXD[7:4]/GPIO2[27:30]            | N28, P25, P26, P27                   | I/O      | OV <sub>DD</sub>  | —     |
| TSEC1_TXD[3:0]                         | V28, V27, V26, W28                   | 0        | LV <sub>DD1</sub> | 10    |
| TSEC1_TX_EN                            | W27                                  | 0        | LV <sub>DD1</sub> | —     |
| TSEC1_TX_ER/GPIO2[31]                  | N24                                  | I/O      | OV <sub>DD</sub>  | —     |
| Three-Speed                            | d Ethernet Controller (Gigabit Ether | rnet 2)  |                   |       |
| TSEC2_COL/GPIO1[21]                    | P28                                  | I/O      | OV <sub>DD</sub>  | —     |
| TSEC2_CRS/GPIO1[22]                    | AC28                                 | I/O      | LV <sub>DD2</sub> | —     |
| TSEC2_GTX_CLK                          | AC27                                 | 0        | LV <sub>DD2</sub> | —     |
| TSEC2_RX_CLK                           | AB25                                 | I        | LV <sub>DD2</sub> | —     |
| TSEC2_RX_DV/GPIO1[23]                  | AC26                                 | I/O      | LV <sub>DD2</sub> | —     |
| TSEC2_RXD[7:4]/GPIO1[26:29]            | R28, T24, T25, T26                   | I/O      | OV <sub>DD</sub>  | —     |
| TSEC2_RXD[3:0]/GPIO1[13:16]            | AA25, AA26, AA27, AA28               | I/O      | LV <sub>DD2</sub> | —     |
| TSEC2_RX_ER/GPIO1[25]                  | R25                                  | I/O      | OV <sub>DD</sub>  | —     |
| TSEC2_TXD[7]/GPIO1[31]                 | T27                                  | I/O      | OV <sub>DD</sub>  | —     |
| TSEC2_TXD[6]/DR_XCVR_TERM_SEL          | T28                                  | 0        | OV <sub>DD</sub>  | —     |
| TSEC2_TXD[5]/DR_UTMI_OPMODE1           | U28                                  | 0        | OV <sub>DD</sub>  | —     |
| TSEC2_TXD[4]/DR_UTMI_OPMODE0           | U27                                  | 0        | OV <sub>DD</sub>  | —     |
| TSEC2_TXD[3:0]/GPIO1[17:20]            | AB26, AB27, AA24, AB28               | I/O      | LV <sub>DD2</sub> | —     |
| TSEC2_TX_ER/GPIO1[24]                  | R27                                  | I/O      | OV <sub>DD</sub>  | —     |
| TSEC2_TX_EN/GPIO1[12]                  | AD28                                 | I/O      | LV <sub>DD2</sub> | 3     |
| TSEC2_TX_CLK/GPIO1[30]                 | R26                                  | I/O      | OV <sub>DD</sub>  | —     |
|                                        | DUART                                |          |                   |       |
| UART_SOUT[1:2]/MSRCID[0:1]/LSRCID[0:1] | B4, A4                               | 0        | OV <sub>DD</sub>  | —     |
| UART_SIN[1:2]/MSRCID[2:3]/LSRCID[2:3]  | D5, C5                               | I/O      | OV <sub>DD</sub>  | —     |
| UART_CTS[1]/MSRCID4/LSRCID4            | B5                                   | I/O      | OV <sub>DD</sub>  | —     |
| UART_CTS[2]/MDVAL/LDVAL                | A5                                   | I/O      | OV <sub>DD</sub>  | _     |
| UART_RTS[1:2]                          | D6, C6                               | 0        | OV <sub>DD</sub>  | —     |



| Signal                | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |
|-----------------------|----------------------------|----------|------------------|-------|
|                       | I <sup>2</sup> C interface |          |                  |       |
| IIC1_SDA              | E5                         | I/O      | OV <sub>DD</sub> | 2     |
| IIC1_SCL              | A6                         | I/O      | OV <sub>DD</sub> | 2     |
| IIC2_SDA              | B6                         | I/O      | OV <sub>DD</sub> | 2     |
| IIC2_SCL              | E7                         | I/O      | OV <sub>DD</sub> | 2     |
|                       | SPI                        |          | •                |       |
| SPIMOSI/LCS[6]        | D7                         | I/O      | OV <sub>DD</sub> | _     |
| SPIMISO/LCS[7]        | C7                         | I/O      | OV <sub>DD</sub> | —     |
| SPICLK                | B7                         | I/O      | OV <sub>DD</sub> | —     |
| SPISEL                | A7                         | I        | OV <sub>DD</sub> | —     |
|                       | Clocks                     |          | 1                |       |
| PCI_CLK_OUT[0:2]      | Y1, W3, W2                 | 0        | OV <sub>DD</sub> | _     |
| PCI_CLK_OUT[3]/LCS[6] | W1                         | 0        | OV <sub>DD</sub> | —     |
| PCI_CLK_OUT[4]/LCS[7] | V3                         | 0        | OV <sub>DD</sub> | —     |
| PCI_SYNC_IN/PCI_CLOCK | U4                         | I        | OV <sub>DD</sub> | —     |
| PCI_SYNC_OUT          | U5                         | 0        | OV <sub>DD</sub> | 3     |
| RTC/PIT_CLOCK         | E9                         | I        | OV <sub>DD</sub> | —     |
| CLKIN                 | W5                         | I        | OV <sub>DD</sub> | —     |
|                       | JTAG                       |          | •                |       |
| ТСК                   | H27                        | I        | OV <sub>DD</sub> | _     |
| TDI                   | H28                        | I        | OV <sub>DD</sub> | 4     |
| TDO                   | M24                        | 0        | OV <sub>DD</sub> | 3     |
| TMS                   | J27                        | I        | OV <sub>DD</sub> | 4     |
| TRST                  | K26                        | I        | OV <sub>DD</sub> | 4     |
|                       | Test                       |          |                  |       |
| TEST                  | F28                        | I        | OV <sub>DD</sub> | 6     |
| TEST_SEL              | Т3                         | I        | OV <sub>DD</sub> | 6     |
|                       | PMC                        | 1        |                  |       |
| QUIESCE               | K27                        | 0        | OV <sub>DD</sub> | —     |
|                       | System Control             |          |                  |       |
| PORESET               | K28                        | I        | OV <sub>DD</sub> | —     |
| HRESET                | M25                        | I/O      | OV <sub>DD</sub> | 1     |
| SRESET                | L27                        | I/O      | OV <sub>DD</sub> | 2     |



| Signal             | Package Pin Number                                                                                                                                                                                                                     | Pin Type                                                                                                        | Power<br>Supply             | Notes |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------|-------|--|--|
| LV <sub>DD</sub> 1 | U20, W25                                                                                                                                                                                                                               | Power for<br>three-speed<br>Ethernet #1<br>and for<br>Ethernet<br>management<br>interface I/O<br>(2.5 V, 3.3 V) | LV <sub>DD</sub> 1          | _     |  |  |
| LV <sub>DD</sub> 2 | V20, Y23                                                                                                                                                                                                                               | Power for<br>three-speed<br>Ethernet #2<br>I/O (2.5 V,<br>3.3 V)                                                | LV <sub>DD</sub> 2          | —     |  |  |
| V <sub>DD</sub>    | J11, J12, J15, K10, K11, K12, K13,<br>K14, K15, K16, K17, K18, K19, L10,<br>L11, L18, L19, M10, M19, N10, N19,<br>P9, P10, P19, R10, R19, R20, T10,<br>T19, U10, U19, V10, V11, V18, V19,<br>W11, W12, W13, W14, W15, W16,<br>W17, W18 | Power for core<br>(1.2 V)                                                                                       | V <sub>DD</sub>             | _     |  |  |
| OV <sub>DD</sub>   | B27, D3, D11, D19, E15, E23, F5, F8,<br>F11, F14, F17, F20, G24, H23, H24,<br>J6, J14, J17, J18, K4, L9, L20, L23,<br>L25, M6, M9, M20, P5, P20, P23, R6,<br>R9, R24, U23, V4, V6                                                      | PCI, 10/100<br>Ethernet, and<br>other standard<br>(3.3 V)                                                       | OV <sub>DD</sub>            | —     |  |  |
| MVREF1             | AF19                                                                                                                                                                                                                                   | I                                                                                                               | DDR<br>reference<br>voltage | —     |  |  |
| MVREF2             | AE10                                                                                                                                                                                                                                   | I                                                                                                               | DDR<br>reference<br>voltage | —     |  |  |
| No Connection      |                                                                                                                                                                                                                                        |                                                                                                                 |                             |       |  |  |
| NC                 | V1, V2, V5                                                                                                                                                                                                                             | _                                                                                                               | _                           | _     |  |  |

### Table 56. MPC8347EA (PBGA) Pinout Listing (continued)

#### Notes:

1. This pin is an open-drain signal. A weak pull-up resistor (1 k $\Omega$ ) should be placed on this pin to OV<sub>DD</sub>.

- 2. This pin is an open-drain signal. A weak pull-up resistor (2-10 kΩ) should be placed on this pin to OV<sub>DD</sub>.
- 3. During reset, this output is actively driven rather than three-stated.
- 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 5. This pin should have a weak pull-up if the chip is in PCI host mode. Follow the PCI specifications.

6. This pin must always be tied to GND.

- 7. This pin must always be left not connected.
- 8. Thermal sensitive resistor.

9. It is recommended that MDIC0 be tied to GRD using an 18  $\Omega$  resistor and MDIC1 be tied to DDR power using an 18  $\Omega$  resistor.

- 10.TSEC1\_TXD[3] is required an external pull-up resistor. For proper functionality of the device, this pin must be pulled up or actively driven high during a hard reset. No external pull-down resistors are allowed to be attached to this net.
- 11. A weak pull-up resistor (2–10 k $\Omega$ ) should be placed on this pin to LV<sub>DD1</sub>.
- 12. For systems that boot from local bus (GPCM)-controlled NOR flash, a pullup on LGPL4 is required.



As shown in Figure 42, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbiu\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$ 

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. See the chapter on reset, clocking, and initialization in the *MPC8349EA Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + RCWL[DDRCM])$ 

 $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbiu\_clk* frequency is determined by the following equation:

 $lbiu_clk = csb_clk \times (1 + \text{RCWL[LBIUCM]})$ 

*lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBIU clock divider ratio is controlled by LCCR[CLKDIV].

In addition, some of the internal units may have to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory-mapped register after the device exits reset. Table 57 specifies which units have a configurable clock frequency.

| Unit                     | Default Frequency | Options                                   |
|--------------------------|-------------------|-------------------------------------------|
| TSEC1                    | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| TSEC2, I <sup>2</sup> C1 | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| Security core            | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| USB DR, USB MPH          | csb_clk/3         | Off, csb_clk, csb_clk/2, <i>csb_clk/3</i> |
| PCI and DMA complex      | csb_clk           | Off, csb_clk                              |

| Table 57 | . Configurable | Clock Units |
|----------|----------------|-------------|
|----------|----------------|-------------|

Table 58 provides the operating frequencies for the MPC8347EA TBGA under recommended operating conditions (see Table 2). All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part ordered, see Section 22.1, "Part Numbers Fully



#### System Design Information

capacitive loads. This noise must be prevented from reaching other components in the MPC8347EA system, and the device itself requires a clean, tightly regulated source of power. Therefore, the system designer should place at least one decoupling capacitor at each  $V_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$  pin of the device. These capacitors should receive their power from separate  $V_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ , and GND power planes in the PCB, with short traces to minimize inductance. Capacitors can be placed directly under the device using a standard escape pattern. Others can surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, distribute several bulk storage capacitors around the PCB, feeding the  $V_{DD}$ ,  $OV_{DD}$ ,  $GV_{DD}$ , and  $LV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors are 100–330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON).

### 21.4 Connection Recommendations

To ensure reliable operation, connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $OV_{DD}$ ,  $GV_{DD}$ , or  $LV_{DD}$  as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ ,  $OV_{DD}$ , and GND pins of the MPC8347EA.

### 21.5 Output Buffer DC Impedance

The MPC8347EA drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for  $I^2C$ ).

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $OV_{DD}$  or GND. Then the value of each resistor is varied until the pad voltage is  $OV_{DD}/2$  (see Figure 44). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and R<sub>P</sub> is trimmed until the voltage at the pad equals



#### Ordering Information

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

### 21.7 Pull-Up Resistor Requirements

The MPC8347EA requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, "PowerQUICC Design Checklist."

# 22 Ordering Information

This section presents ordering information for the device discussed in this document, and it shows an example of how the parts are marked.

### NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8347E PowerQUICC II Pro Integrated Host Processor Hardware Specifications* (Document Order No. MPC8347EEC).

### 22.1 Part Numbers Fully Addressed by This Document

Table 70 shows an analysis of the Freescale part numbering nomenclature for the MPC8347EA. The individual part numbers correspond to a maximum processor core frequency. Each part number also contains a revision code that refers to the die mask revision number. For available frequency configuration