



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | H8S/2000                                                                       |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 10MHz                                                                          |
| Connectivity               | Host Interface, I <sup>2</sup> C, IrDA, SCI                                    |
| Peripherals                | POR, PWM, WDT                                                                  |
| Number of I/O              | 58                                                                             |
| Program Memory Size        | 128KB (128K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 4K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                                    |
| Data Converters            | A/D 8x10b; D/A 2x8b                                                            |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 80-TQFP                                                                        |
| Supplier Device Package    | 80-TQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/df2138avtf10v |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  Any diversion or reexport control to the export control laws and regulations of Japan and/or the

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



# Configuration of This Manual

This manual comprises the following items:

- 1. General Precautions on Handling of Product
- 2. Configuration of This Manual
- 3. Preface
- 4. Main Revisions for This Edition

The list of revisions is a summary of points that have been revised or added to earlier versions. This does not include all of the revised contents. For details, see the actual locations in this manual.

- 5. Contents
- 6 Overview
- 7. Description of Functional Modules
  - CPU and System-Control Modules
  - On-Chip Peripheral Modules

The configuration of the functional description of each module differs according to the module. However, the generic style includes the following items:

- i) Feature
- ii) Input/Output Pin
- iii) Register Description
- iv) Operation
- v) Usage Note

When designing an application system that includes this LSI, take notes into account. Each section includes notes in relation to the descriptions given, and usage notes are given, as required, as the final part of each section.

- 8. List of Registers
- 9. Electrical Characteristics
- 10. Appendix

Rev. 4.00 Jun 06, 2006 page iv of liv



| Figure 16.16 | Flowchart for Slave Receive Mode (Example)                          | 503 |
|--------------|---------------------------------------------------------------------|-----|
| Figure 16.17 | Flowchart for Slave Transmit Mode (Example)                         | 504 |
| Figure 16.18 | Points for Attention Concerning Reading of Master Receive Data      | 511 |
| Figure 16.19 | Flowchart and Timing of Start Condition Instruction Issuance        |     |
|              | for Retransmission                                                  | 512 |
| Figure 16.20 | Timing of Stop Condition Issuance                                   | 513 |
| Figure 16.21 | IRIC Flag Clear Timing on WAIT Operation                            | 514 |
| Figure 16.22 | ICDR Read and ICCR Access Timing in Slave Transmit Mode             | 515 |
| Figure 16.23 | TRS Bit Setting Timing in Slave Mode                                | 516 |
| Figure 16.24 | Diagram of Erroneous Operation when Arbitration is Lost             | 517 |
| Figure 16.25 | Note on Interrupt Occurrence in Slave Mode after ACKB = 1 Reception | 519 |
| Figure 16.26 | Notes on ICDR Reading with TRS = 1 Setting in Master Mode           | 521 |
| Figure 16.27 | Notes on ICDR Writing with TRS = 0 Setting in Slave Mode            | 521 |

# Section 17 Host Interface [H8S/2138 Group]

| Figure 17.1 | Block Diagram of Host Interface | 524 |
|-------------|---------------------------------|-----|
| Figure 17.2 | GA20 Output                     | 538 |
| Figure 17.3 | HIRQ Output Flowchart           | 542 |

### Section 18 D/A Converter

| Figure 18.1 | Block Diagram of D/A Converter | 544 |
|-------------|--------------------------------|-----|
| Figure 18.2 | D/A Conversion (Example)       | 549 |

# Section 19 A/D Converter

| Figure 19.1  | Block Diagram of A/D Converter                                       | 552 |
|--------------|----------------------------------------------------------------------|-----|
| Figure 19.2  | ADDR Access Operation (Reading H'AA40)                               | 561 |
| Figure 19.3  | Example of A/D Converter Operation (Single Mode, Channel 1 Selected) | 563 |
| Figure 19.4  | Example of A/D Converter Operation (Scan Mode, Channels AN0 to AN2   |     |
|              | Selected)                                                            | 565 |
| Figure 19.5  | A/D Conversion Timing                                                | 566 |
| Figure 19.6  | External Trigger Input Timing                                        | 567 |
| Figure 19.7  | Example of Analog Input Protection Circuit                           | 569 |
| Figure 19.8  | Analog Input Pin Equivalent Circuit                                  | 569 |
| Figure 19.9  | A/D Conversion Precision Definitions (1)                             | 571 |
| Figure 19.10 | A/D Conversion Precision Definitions (2)                             | 571 |
| Figure 19.11 | Example of Analog Input Circuit                                      | 572 |

### Section 20 RAM

| Figure 20.1 | Block Diagram of RAM (H | H8S/2138, H8S/2134, H8S/2133) | 573 |
|-------------|-------------------------|-------------------------------|-----|
|-------------|-------------------------|-------------------------------|-----|

# 2.6.3 Table of Instructions Classified by Function

Table 2.3 summarizes the instructions in each functional category. The notation used in table 2.3 is defined below.

### **Operation Notation**

|                | al.                                                                                  |
|----------------|--------------------------------------------------------------------------------------|
| Rd             | General register (destination)*                                                      |
| Rs             | General register (source)*                                                           |
| Rn             | General register*                                                                    |
| ERn            | General register (32-bit register)                                                   |
| (EAd)          | Destination operand                                                                  |
| (EAs)          | Source operand                                                                       |
| EXR            | Extended control register                                                            |
| CCR            | Condition-code register                                                              |
| N              | N (negative) flag in CCR                                                             |
| Z              | Z (zero) flag in CCR                                                                 |
| V              | V (overflow) flag in CCR                                                             |
| С              | C (carry) flag in CCR                                                                |
| PC             | Program counter                                                                      |
| SP             | Stack pointer                                                                        |
| #IMM           | Immediate data                                                                       |
| disp           | Displacement                                                                         |
| +              | Addition                                                                             |
| -              | Subtraction                                                                          |
| ×              | Multiplication                                                                       |
| ÷              | Division                                                                             |
| ^              | Logical AND                                                                          |
| V              | Logical OR                                                                           |
| $\oplus$       | Logical exclusive OR                                                                 |
| $\rightarrow$  | Move                                                                                 |
| 7              | NOT (logical complement)                                                             |
| :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length                                                       |
| Note: * Gener  | ral registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 |

to R7, E0 to E7), and 32-bit registers (ER0 to ER7).



only be specified correctly for an area that uses the I/O strobe function.

Figure 3.2 H8S/2138 F-ZTAT A-Mask Version Memory Map in Each Operating Mode (cont)

**8-Bit 3-State Access Space:** Figure 6.6 shows the bus timing for an 8-bit 3-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used.

Wait states can be inserted.

These group have no lower data bus (D7 to D0) pins or  $\overline{LWR}$  pin. In these group, the upper data bus (D15 to D8) pins are designated D7 to D0, and the HWR signal pin is designated WR.



Figure 6.6 Bus Timing for 8-Bit 3-State Access Space



# Figure 6.7 Example of Wait State Insertion Timing

The settings after a reset are: 3-state access, insertion of 3 program wait states, and WAIT input disabled.

## 7.2.6 DTC Transfer Count Register B (CRB)

| Bit           | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|               |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| Initial value | Unde- |
|               | fined |
| Read/Write    |       | _     |       | _     | _     | _     | _     |       | _     | _     | _     | _     | _     | _     | _     |       |

CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65,536) that is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000.

### 7.2.7 DTC Enable Registers (DTCER)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | R/W   |

The DTC enable registers comprise five 8-bit readable/writable registers, DTCERA to DTCERE, with bits corresponding to the interrupt sources that can activate the DTC. These bits enable or disable DTC service for the corresponding interrupt sources.

The DTC enable registers are initialized to H'00 by a reset and in hardware standby mode.

# Bit n—DTC Activation Enable (DTCEn)

| Bit n |                                                                              |    |
|-------|------------------------------------------------------------------------------|----|
| DTCEn | <br>Description                                                              |    |
| 0     | DTC activation by interrupt is disabled (Initial value                       | e) |
|       | [Clearing conditions]                                                        |    |
|       | When data transfer ends with the DISEL bit set to 1                          |    |
|       | When the specified number of transfers end                                   |    |
| 1     | DTC activation by interrupt is enabled                                       |    |
|       | [Holding condition]                                                          |    |
|       | When the DISEL bit is 0 and the specified number of transfers have not ended |    |

(n = 7 to 0)

### 8.3.4 MOS Input Pull-Up Function

Port 2 has an on-chip MOS input pull-up function that can be controlled by software. This MOS input pull-up function can be used in modes 2 and 3, and can be specified as on or off on a bit-by-bit basis.

When a P2DDR bit is cleared to 0 in mode 2 or 3, setting the corresponding P2PCR bit to 1 turns on the MOS input pull-up for that pin.

The MOS input pull-up function is in the off state after a reset and in hardware standby mode. The prior state is retained in software standby mode.

Table 8.6 summarizes the MOS input pull-up states.

# Table 8.6 MOS Input Pull-Up States (Port 2)

| Mode | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations |
|------|-------|--------------------------|--------------------------|------------------------|
| 1    | Off   | Off                      | Off                      | Off                    |
| 2, 3 | Off   | Off                      | On/Off                   | On/Off                 |

Legend:

Off: MOS input pull-up is always off.

On/Off: On when P2DDR = 0 and P2PCR = 1; otherwise off.



# 8.5 Port 4

### 8.5.1 Overview

Port 4 is an 8-bit I/O port. Port 4 pins also function as 14-bit PWM output pins (PWX1, PWX0), 8-bit timer 0 and 1 (TMR0, TMR1) I/O pins (TMCI0, TMRI0, TMO0, TMCI1, TMRI1, TMO1), timer connection I/O pins (CSYNCI, HSYNCI, HSYNCO) (H8S/2138 Group only), SCI2 I/O pins (TxD2, RxD2, SCK2), IrDA interface I/O pins (IrTxD, IrRxD), host interface output pins (HIRQ12, HIRQ1, HIRQ11) (H8S/2138 Group only), and the IIC1 I/O pin (SDA1) (option in H8S/2138 Group only). Port 4 pin functions are the same in all operating modes.

Figure 8.12 shows the port 4 pin configuration.



### Figure 8.12 Port 4 Pin Functions

#### 8.5.2 Register Configuration

Table 8.9 shows the port 4 register configuration.

#### Table 8.9Port 4 Registers

| Name                           | Abbreviation | R/W | Initial Value | Address* |
|--------------------------------|--------------|-----|---------------|----------|
| Port 4 data direction register | P4DDR        | W   | H'00          | H'FFB5   |
| Port 4 data register           | P4DR         | R/W | H'00          | H'FFB7   |

Note: \* Lower 16 bits of the address.

# Section 9 8-Bit PWM Timers [H8S/2138 Group]

# 9.1 Overview

The H8/2138 Group has an on-chip pulse width modulation (PWM) timer module with sixteen outputs. Sixteen output waveforms are generated from a common time base, enabling PWM output with a high carrier frequency to be produced using pulse division. The PWM timer module has sixteen 8-bit PWM data registers (PWDRs), and an output pulse with a duty cycle of 0 to 100% can be obtained as specified by PWDR and the port data register (P1DR or P2DR).

# 9.1.1 Features

The PWM timer module has the following features.

- Operable at a maximum carrier frequency of 1.25 MHz using pulse division (at 20-MHz operation)
- Duty cycles from 0 to 100% with 1/256 resolution (100% duty realized by port output)
- Direct or inverted PWM output, and PWM output enable/disable control



### 11.3.9 ICRD and OCRDM Mask Signal Generation

When the ICRDMS bit in TOCR is set to 1 and the contents of OCRDM are other than H'0000, a signal that masks the ICRD input capture function is generated.

The mask signal is set by the input capture signal. The mask signal setting timing is shown in figure 11.15.

The mask signal is cleared by the sum of the ICRD contents and twice the OCRDM contents, and an FRC compare-match. The mask signal clearing timing is shown in figure 11.16.



Figure 11.15 Input Capture Mask Signal Setting Timing



Figure 11.16 Input Capture Mask Signal Clearing Timing

### 16.3.5 Slave Transmit Operation

In slave transmit mode, the slave device outputs the transmit data, while the master device outputs the receive clock and returns an acknowledge signal. The transmission procedure and operations in slave transmit mode are described below.

- [1] Set the ICE bit in ICCR to 1. Set the MLS bit in ICMR and the MST and TRS bits in ICCR according to the operating mode.
- [2] When the slave address matches in the first frame following detection of the start condition, the slave device drives SDA low at the 9th clock pulse and returns an acknowledge signal. At the same time, the IRIC flag in ICCR is set to 1. If the IEIC bit in ICCR has been set to 1, an interrupt request is sent to the CPU. If the 8th data bit  $(R/\overline{W})$  is 1, the TRS bit in ICCR is set to 1, and the mode changes to slave transmit mode automatically. The TDRE internal flag is set to 1. The slave device drives SCL low from the fall of the transmit clock until ICDR data is written.
- [3] After clearing the IRIC flag to 0, write data to ICDR. The TDRE internal flag is cleared to 0. The written data is transferred to ICDRS, and the TDRE internal flag and the IRIC and IRTR flags are set to 1 again. After clearing the IRIC flag to 0, write the next data to ICDR. The slave device sequentially sends the data written into ICDR in accordance with the clock output by the master device at the timing shown in figure 16.11.
- [4] When one frame of data has been transmitted, the IRIC flag in ICCR is set to 1 at the rise of the 9th transmit clock pulse. If the TDRE internal flag has been set to 1, this slave device drives SCL low from the fall of the transmit clock until data is written to ICDR. The master device drives SDA low at the 9th clock pulse, and returns an acknowledge signal. As this acknowledge signal is stored in the ACKB bit in ICSR, this bit can be used to determine whether the transfer operation was performed normally. When the TDRE internal flag is 0, the data written into ICDR is transferred to ICDRS, transmission is started, and the TDRE internal flag and the IRIC and IRTR flags are set to 1 again.
- [5] To continue transmission, clear the IRIC flag to 0, then write the next data to be transmitted into ICDR. The TDRE internal flag is cleared to 0.

Transmit operations can be performed continuously by repeating steps [4] and [5]. To end transmission, write H'FF to ICDR to release SDA on the slave side. When SDA is changed from low to high when SCL is high, and the stop condition is detected, the BBSY flag in ICCR is cleared to 0.

| Bit 3 | Bit 2 | Bit 1 | Bit 0 | A/D Converter   | A/D Converter   |  |
|-------|-------|-------|-------|-----------------|-----------------|--|
| KBADE | KBCH2 | KBCH1 | KBCH0 | Channel 6 Input | Channel 7 Input |  |
| 0     | _     | _     |       | AN6             | AN7             |  |
| 1     | 0     | 0     | 0     | CIN0            | Undefined       |  |
| 1     |       |       | 1     | CIN1            | Undefined       |  |
|       |       | 1     | 0     | CIN2            | Undefined       |  |
|       |       |       | 1     | CIN3            | Undefined       |  |
|       | 1     | 0     | 0     | CIN4            | Undefined       |  |
|       |       |       | 1     | CIN5            | Undefined       |  |
|       |       | 1     | 0     | CIN6            | Undefined       |  |
|       |       |       | 1     | CIN7            | Undefined       |  |

### 19.2.5 Module Stop Control Register (MSTPCR)



MSTPCR, comprising two 8-bit readable/writable registers, performs module stop mode control.

When the MSTP9 bit in MSTPCR is set to 1, A/D converter operation stops at the end of the bus cycle and a transition is made to module stop mode. Registers cannot be read or written to in module stop mode. For details, see section 24.5, Module Stop Mode.

MSTPCR is initialized to H'3FFF by a reset and in hardware standby mode. It is not initialized in software standby mode.

MSTPCRH Bit 1-Module Stop (MSTP9): Specifies the A/D converter module stop mode.

| MSTPCRH<br>Bit 1 |                                           |                 |
|------------------|-------------------------------------------|-----------------|
| MSTP9            | Description                               |                 |
| 0                | A/D converter module stop mode is cleared |                 |
| 1                | A/D converter module stop mode is set     | (Initial value) |
| -                |                                           |                 |

### **On-Board Programming Modes**

- Boot mode
  - 1. Initial state

The flash memory is in the erased state when the device is shipped. The description here applies to the case where the old program version or data is being rewritten. The user should prepare the programming control program and new application program beforehand in the host.



 Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, entire flash memory erasure is performed, without regard to blocks.



 Programming control program transfer When boot mode is entered, the boot program in the chip (originally incorporated in the chip) is started, an SCI communication check is carried out, and the boot program required for flash memory erasing is automatically transferred to the RAM boot program area.



4. Writing new application program The programming control program transferred from the host to RAM by SCI communication is executed, and the new application program in the host is written into the flash memory.





MSTRCRH and MSTPCRL Bits 7 to 0—Module Stop (MSTP 15 to MSTP 0): These bits specify module stop mode. See table 24.4 for the method of selecting on-chip supporting modules.

| MSTPCRH, MSTPCRL<br>Bits 7 to 0 |                             |                                    |
|---------------------------------|-----------------------------|------------------------------------|
| MSTP15 to MSTP0                 | Description                 |                                    |
| 0                               | Module stop mode is cleared | (Initial value of MSTP15, MSTP14)  |
| 1                               | Module stop mode is set     | (Initial value of MSTP13 to MSTP0) |

# 24.3 Medium-Speed Mode

When the SCK2 to SCK0 bits in SBYCR are set to 1 in high-speed mode, the operating mode changes to medium-speed mode at the end of the bus cycle. In medium-speed mode, the CPU operates on the operating clock ( $\phi/2$ ,  $\phi/4$ ,  $\phi/8$ ,  $\phi/16$ , or  $\phi/32$ ) specified by the SCK2 to SCK0 bits. The bus master other than the CPU (the DTC) also operates in medium-speed mode. On-chip supporting modules other than the bus masters always operate on the high-speed clock ( $\phi$ ).

In medium-speed mode, a bus access is executed in the specified number of states with respect to the bus master operating clock. For example, if  $\phi/4$  is selected as the operating clock, on-chip memory is accessed in 4 states, and internal I/O registers in 8 states.

Medium-speed mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode and medium-speed mode is cleared at the end of the current bus cycle.

If a SLEEP instruction is executed when the SSBY bit in SBYCR and the LSON bit in LPWRCR are cleared to 0, a transition is made to sleep mode. When sleep mode is cleared by an interrupt, medium-speed mode is restored.

If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, and the LSON bit in LPWRCR and the PSS bit in TCSR (WDT1) are both cleared to 0, a transition is made to software standby mode. When software standby mode is cleared by an external interrupt, medium-speed mode is restored.

When the  $\overline{\text{RES}}$  pin is driven low, a transition is made to the reset state, and medium-speed mode is cleared. The same applies in the case of a reset caused by overflow of the watchdog timer.

When the  $\overline{\text{STBY}}$  pin is driven low, a transition is made to hardware standby mode.

Figure 24.2 shows the timing for transition to and clearance of medium-speed mode.

# 24.8 Watch Mode

# 24.8.1 Watch Mode

If a SLEEP instruction is executed in high-speed mode or subactive mode when the SSBY in SBYCR is set to 1, the DTON bit in LPWRCR is cleared to 0, and the PSS bit in TCSR (WDT1) is set to 1, the CPU makes a transition to watch mode.

In this mode, the CPU and all on-chip supporting modules except WDT1 stop. As long as the prescribed voltage is supplied, the contents of some of the CPU's internal registers and on-chip RAM are retained, and I/O ports retain their states prior to the transition.

# 24.8.2 Clearing Watch Mode

Watch mode is cleared by an interrupt (WOVI1 interrupt, NMI pin, or pin  $\overline{IRQ0}$ ,  $\overline{IRQ1}$ ,  $\overline{IRQ2}$ ,  $\overline{IRQ6}$ , or  $\overline{IRQ7}$ ), or by means of the  $\overline{RES}$  pin or  $\overline{STBY}$  pin.

**Clearing with an Interrupt:** When an interrupt request signal is input, watch mode is cleared and a transition is made to high-speed mode or medium-speed mode if the LSON bit in LPWRCR is cleared to 0, or to subactive mode if the LSON bit is set to 1. When making a transition to high-speed mode, after the elapse of the time set in bits STS2 to STS0 in SBYCR, stable clocks are supplied to the entire chip, and interrupt exception handling is started.

Watch mode cannot be cleared with an IRQ0, IRQ1, IRQ2, IRQ6, or IRQ7 interrupt if the corresponding enable bit has been cleared to 0, or with an on-chip supporting module interrupt if acceptance of the relevant interrupt has been disabled by the interrupt enable register or masked by the CPU.

See section 24.6.3, Setting Oscillation Settling Time after Clearing Software Standby Mode, for the oscillation settling time setting when making a transition from watch mode to high-speed mode.

**Clearing with the**  $\overline{\text{RES}}$  **Pin:** See "Clearing with the  $\overline{\text{RES}}$  Pin" in section 24.6.2, Clearing Software Standby Mode.

**Clearing with the**  $\overline{\text{STBY}}$  **Pin:** When the  $\overline{\text{STBY}}$  pin is driven low, a transition is made to hardware standby mode.

### Table 25.10 I<sup>2</sup>C Bus Timing

Conditions:  $V_{cc} = 3.0$  V to 5.5 V,  $V_{ss} = 0$  V,  $\phi = 5$  MHz to maximum operating frequency,  $T_a = -20$  to  $+75^{\circ}$ C

|                                                       |                                 | Ratings |     |      |                                |                        |              |
|-------------------------------------------------------|---------------------------------|---------|-----|------|--------------------------------|------------------------|--------------|
| Item                                                  | Symbol                          | Min     | Тур | Max  | Unit                           | <b>Test Conditions</b> | Notes        |
| SCL clock cycle time                                  | t <sub>scl</sub>                | 12      | _   |      | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        | Figure 25.26 |
| SCL clock high pulse width                            | t <sub>sclh</sub>               | 3       | —   | —    | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        |              |
| SCL clock low pulse width                             | t <sub>scll</sub>               | 5       | —   | _    | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        |              |
| SCL, SDA input rise time                              | t <sub>sr</sub>                 | _       | —   | 7.5* | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        |              |
| SCL, SDA input fall time                              | t <sub>sf</sub>                 | _       | —   | 300  | ns                             |                        |              |
| SCL, SDA input<br>spike pulse<br>elimination time     | t <sub>sp</sub>                 | _       | _   | 1    | t <sub>cyc</sub>               |                        | _            |
| SDA input bus free time                               | t <sub>buf</sub>                | 5       | —   |      | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        |              |
| Start condition input hold time                       | t <sub>stah</sub>               | 3       | —   | _    | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        |              |
| Retransmission<br>start condition<br>input setup time | t <sub>stas</sub>               | 3       | _   | _    | t <sub>cyc</sub>               |                        | _            |
| Stop condition input setup time                       | t <sub>stos</sub>               | 3       | —   | _    | t <sub>cyc</sub>               |                        |              |
| Data input setup time                                 | $\mathbf{t}_{_{\mathrm{SDAS}}}$ | 0.5     | —   | _    | $\mathbf{t}_{_{\mathrm{cyc}}}$ |                        |              |
| Data input hold time                                  | t <sub>sdah</sub>               | 0       | —   | —    | ns                             |                        | _            |
| SCL, SDA capacitive load                              | $C_{b}$                         | _       |     | 400  | pF                             |                        |              |

Note: \* 17.5t<sub>ov</sub> can be set according to the clock selected for use by the l<sup>2</sup>C module. For details, see section 16.4, Usage Notes.

| Instruction | on Mnemonic    |          | Instruction<br>Fetch<br>I | Branch<br>Address<br>Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N |
|-------------|----------------|----------|---------------------------|--------------------------------|-------------------------|--------------------------|--------------------------|----------------------------|
| ROTR        | ROTR.B Rd      |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTR.B #2,Rd   |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTR.W Rd      |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTR.W #2,Rd   |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTR.L ER      | b        | 1                         |                                |                         |                          |                          |                            |
|             | ROTR.L #2,ERd  |          | 1                         |                                |                         |                          |                          |                            |
| ROTXL       | ROTXL.B Rd     |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXL.B #2,Rd  |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXL.W Rd     |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXL.W #2,Rd  |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXL.L ERd    |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXL.L #2,ERd |          | 1                         |                                |                         |                          |                          |                            |
| ROTXR       | ROTXR.B Rd     |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXR.B #2,Rd  |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXR.W Rd     |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXR.W #2,Rd  |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXR.L ERd    |          | 1                         |                                |                         |                          |                          |                            |
|             | ROTXR.L #2,ERd |          | 1                         |                                |                         |                          |                          |                            |
| RTE         | RTE            |          | 2                         |                                | 2/3*1                   |                          |                          | 1                          |
| RTS         | RTS            | Normal   | 2                         |                                | 1                       |                          |                          | 1                          |
|             |                | Advanced | 2                         |                                | 2                       |                          |                          | 1                          |
| SHAL        | SHAL.B Rd      |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAL.B #2,Rd   |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAL.W Rd      |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAL.W #2,Rd   |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAL.L ERd     |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAL.L #2,ERd  |          | 1                         |                                |                         |                          |                          |                            |
| SHAR        | SHAR.B Rd      |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAR.B #2,Rd   |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAR.W Rd      |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAR.W #2,Rd   |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAR.L ERd     |          | 1                         |                                |                         |                          |                          |                            |
|             | SHAR.L #2,ERd  |          | 1                         |                                |                         |                          |                          |                            |



#### **H'FFEA**

WDT1



Notes: 1. Only 0 can be written, to clear the flag.

2. For operation control when a transition is made to power-down mode, see section 24.2.3, Timer Control/Status Register (TCSR).