



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                             |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I <sup>2</sup> C), UART/USART                     |
| Peripherals                | POR, PWM, WDT                                                   |
| Number of I/O              | 8                                                               |
| Program Memory Size        | 4KB (4K × 8)                                                    |
| Program Memory Type        | OTP                                                             |
| EEPROM Size                | -                                                               |
| RAM Size                   | 256 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                     |
| Data Converters            | -                                                               |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 10-VFDFN Exposed Pad                                            |
| Supplier Device Package    | 11-QFN (3x3)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051t603-gmr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     | Figure 25.5. Timer 2 8-Bit Mode Block Diagram          | 156 |
|-----|--------------------------------------------------------|-----|
| 26. | . Programmable Counter Array                           |     |
|     | Figure 26.1. PCA Block Diagram                         | 160 |
|     | Figure 26.2. PCA Counter/Timer Block Diagram           | 161 |
|     | Figure 26.3. PCA Interrupt Block Diagram               | 162 |
|     | Figure 26.4. PCA Capture Mode Diagram                  | 164 |
|     | Figure 26.5. PCA Software Timer Mode Diagram           | 165 |
|     | Figure 26.6. PCA High-Speed Output Mode Diagram        | 166 |
|     | Figure 26.7. PCA Frequency Output Mode                 | 167 |
|     | Figure 26.8. PCA 8-Bit PWM Mode Diagram                | 168 |
|     | Figure 26.9. PCA 16-Bit PWM Mode                       | 169 |
|     | Figure 26.10. PCA Module 2 with Watchdog Timer Enabled | 170 |
| 27. | . C2 Interface                                         |     |
|     | Figure 27.1. Typical C2 Pin Sharing                    | 185 |



## 3. Pin Definitions

| Name            | QFN11<br>Pin | SOIC14<br>Pin | Туре             | Description                                                                                                                |  |
|-----------------|--------------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>DD</sub> | 3            | 7             |                  | Power Supply Voltage.                                                                                                      |  |
| GND             | 11           | 3             |                  | Ground.                                                                                                                    |  |
| RST /           | 8            | 14            | D I/O            | Device Reset. Open-drain output of internal POR or V <sub>DD</sub> monitor.                                                |  |
| C2CK            |              |               | D I/O            | Clock signal for the C2 Debug Interface.                                                                                   |  |
| P0.7 /          | 10           | 2             | D I/O or<br>A In | Port 0.7.                                                                                                                  |  |
| C2D             |              |               | D I/O            | Bi-directional data signal for the C2 Debug Interface.                                                                     |  |
| P0.0 /          | 1            | 5             | D I/O or<br>A In | Port 0.0.                                                                                                                  |  |
| VREF            |              |               | A In             | External VREF input.                                                                                                       |  |
| P0.1            | 2            | 6             | D I/O or<br>A In | Port 0.1.                                                                                                                  |  |
| P0.2 /          | 4            | 8             | D I/O or<br>A In | Port 0.2.                                                                                                                  |  |
| V <sub>PP</sub> |              |               | A In             | V <sub>PP</sub> Programming Supply Voltage.                                                                                |  |
| P0.3 /          | 5            | 10            | D I/O or<br>A In | Port 0.3.                                                                                                                  |  |
| EXTCLK          |              |               | A I/O or<br>D In | External Clock Pin. This pin can be used as the external clock input for CMOS, capacitor, or RC oscillator configurations. |  |
| P0.4            | 6            | 12            | D I/O or<br>A In | Port 0.4.                                                                                                                  |  |
| P0.5            | 7            | 13            | D I/O or<br>A In | Port 0.5.                                                                                                                  |  |
| P0.6 /          | 9            | 1             | D I/O or<br>A In | Port 0.6.                                                                                                                  |  |
| CNVSTR          |              |               | D In             | ADC0 External Convert Start Input.                                                                                         |  |
| NC              | _            | 4,9,11        |                  | No Connection.                                                                                                             |  |

## Table 3.1. Pin Definitions for the C8051T600/1/2/3/4/5





Figure 3.3. C8051T606-GM QFN11 Pinout Diagram (Top View)



Figure 3.4. C8051T606-GT MSOP10 Pinout Diagram (Top View)





## Figure 7.2. QFN-10 PCB Land Pattern

#### Table 7.2. QFN-10 PCB Land Pattern Dimensions

| Dimension | Min       | Max  | Dimension | Min  | Max  |
|-----------|-----------|------|-----------|------|------|
| е         | 0.50 BSC. |      | X1        | 0.20 | 0.30 |
| C1        | 1.70      | 1.80 | Y1        | 0.85 | 0.95 |
| C2        | 1.70      | 1.80 |           |      |      |

Notes: General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on IPC-SM-782 guidelines.
- **4.** All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05mm.

Solder Mask Design

5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \,\mu$ m minimum, all the way around the pad.

Stencil Design

- 6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 7. The stencil thickness should be 0.125 mm (5 mils).
- 8. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.

Card Assembly

- 9. A No-Clean, Type-3 solder paste is recommended.
- **10.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



#### 8.2. Electrical Characteristics

#### Table 8.2. Global Electrical Characteristics

-40 to +85 °C, 25 MHz system clock unless otherwise specified.

| Parameter                                                                                  | Conditions                                                                                                                                                                                                                                          | Min        | Тур                        | Max                  | Units                |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------|----------------------|----------------------|
| Supply Voltage (Note 1)                                                                    | Regulator in Normal Mode<br>Regulator in Bypass Mode                                                                                                                                                                                                | 1.8<br>1.7 | 3.0<br>1.8                 | 3.6<br>1.9           | V<br>V               |
| C8051T600/1/2/3/4/5 Digital Sup-<br>ply Current with CPU Active                            | $V_{DD} = 1.8 \text{ V}, \text{ Clock} = 25 \text{ MHz}$<br>$V_{DD} = 1.8 \text{ V}, \text{ Clock} = 1 \text{ MHz}$<br>$V_{DD} = 3.0 \text{ V}, \text{ Clock} = 25 \text{ MHz}$<br>$V_{DD} = 3.0 \text{ V}, \text{ Clock} = 1 \text{ MHz}$          |            | 4.3<br>2.0<br>5.0<br>2.4   | 6.0<br>—<br>6.0<br>— | mA<br>mA<br>mA<br>mA |
| C8051T600/1/2/3/4/5 Digital Sup-<br>ply Current with CPU Inactive (not<br>accessing EPROM) | $V_{DD} = 1.8 \text{ V}, \text{ Clock} = 25 \text{ MHz} \\ V_{DD} = 1.8 \text{ V}, \text{ Clock} = 1 \text{ MHz} \\ V_{DD} = 3.0 \text{ V}, \text{ Clock} = 25 \text{ MHz} \\ V_{DD} = 3.0 \text{ V}, \text{ Clock} = 1 \text{ MHz} \\ \end{array}$ | <br>       | 1.7<br>0.5<br>1.8<br>0.6   | 2.5<br>—<br>2.6<br>— | mA<br>mA<br>mA<br>mA |
| C8051T600/1/2/3/4/5 Digital Sup-<br>ply Current (shutdown)                                 | Oscillator not running (stop mode),<br>Internal Regulator Off                                                                                                                                                                                       | _          | 1                          |                      | μA                   |
|                                                                                            | Oscillator not running (stop or suspend mode), Internal Regulator On                                                                                                                                                                                |            | 450                        |                      | μA                   |
| C8051T606 Digital Supply Current with CPU Active                                           | $V_{DD} = 1.8 V$ , Clock = 25 MHz<br>$V_{DD} = 1.8 V$ , Clock = 1 MHz<br>$V_{DD} = 3.0 V$ , Clock = 25 MHz<br>$V_{DD} = 3.0 V$ , Clock = 1 MHz                                                                                                      | <br>       | 4.6<br>1.9<br>5.0<br>1.9   | 6.0<br>—<br>6.0<br>— | mA<br>mA<br>mA<br>mA |
| C8051T606 Digital Supply Current<br>with CPU Inactive (not accessing<br>EPROM)             |                                                                                                                                                                                                                                                     | <br>       | 1.7<br>0.35<br>1.8<br>0.36 | 2.5<br>—<br>2.6<br>— | mA<br>mA<br>mA<br>mA |
| C8051T606 Digital Supply Current (shutdown)                                                | Oscillator not running (stop mode),<br>Internal Regulator Off                                                                                                                                                                                       | —          | 1                          |                      | μA                   |
|                                                                                            | Oscillator not running (stop or suspend mode), Internal Regulator On                                                                                                                                                                                |            | 300                        |                      | μA                   |
| Digital Supply RAM Data Retention<br>Voltage                                               |                                                                                                                                                                                                                                                     | _          | 1.5                        |                      | V                    |
| Specified Operating Temperature<br>Range                                                   |                                                                                                                                                                                                                                                     | -40        |                            | +85                  | °C                   |
| SYSCLK (system clock frequency)                                                            | (Note 2)                                                                                                                                                                                                                                            | 0          | _                          | 25                   | MHz                  |

Notes:

**1.** Analog performance is not guaranteed when  $V_{DD}$  is below 1.8 V.

2. SYSCLK must be at least 32 kHz to enable debugging.

3. Supply current parameters specified with Memory Power Controller enabled.



# Table 8.11. Comparator Electrical Characteristics $V_{DD}$ = 3.0 V, -40 to +85 °C unless otherwise noted.

| Parameter                                         | Conditions              | Min   | Тур  | Мах                    | Units |
|---------------------------------------------------|-------------------------|-------|------|------------------------|-------|
| Response Time:                                    | CP0+ - CP0- = 100 mV    | _     | 240  |                        | ns    |
| Mode 0, Vcm* = 1.5 V                              | CP0+ - CP0- = -100 mV   | _     | 240  | —                      | ns    |
| Response Time:                                    | CP0+ - CP0- = 100 mV    | —     | 400  | —                      | ns    |
| Mode 1, Vcm* = 1.5 V                              | CP0+ - CP0- = -100 mV   | —     | 400  | —                      | ns    |
| Response Time:                                    | CP0+ - CP0- = 100 mV    | —     | 650  | —                      | ns    |
| Mode 2, Vcm* = 1.5 V                              | CP0+ - CP0- = -100 mV   | —     | 1100 | —                      | ns    |
| Response Time:                                    | CP0+ - CP0- = 100 mV    | —     | 2000 | —                      | ns    |
| Mode 3, Vcm* = 1.5 V                              | CP0+ - CP0- = -100 mV   | —     | 5500 | —                      | ns    |
| Common-Mode Rejection Ratio                       |                         | —     | 1    | 4                      | mV/V  |
| Positive Hysteresis 1                             | CP0HYP1-0 = 00          | —     | 0    | 1                      | mV    |
| Positive Hysteresis 2                             | CP0HYP1-0 = 01          | 2     | 5    | 8                      | mV    |
| Positive Hysteresis 3                             | CP0HYP1-0 = 10          | 5     | 10   | 14                     | mV    |
| Positive Hysteresis 4                             | CP0HYP1-0 = 11          | 11    | 20   | 28                     | mV    |
| Negative Hysteresis 1                             | CP0HYN1-0 = 00          | —     | 0    | 1                      | mV    |
| Negative Hysteresis 2                             | CP0HYN1-0 = 01          | 2     | 5    | 8                      | mV    |
| Negative Hysteresis 3                             | CP0HYN1-0 = 10          | 5     | 10   | 14                     | mV    |
| Negative Hysteresis 4                             | CP0HYN1-0 = 11          | 11    | 20   | 28                     | mV    |
| Inverting or Non-Inverting Input<br>Voltage Range |                         | -0.25 | _    | V <sub>DD</sub> + 0.25 | V     |
| Input Offset Voltage                              |                         | -7.5  |      | 7.5                    | mV    |
| Power Specifications                              | •                       |       |      |                        |       |
| Power Supply Rejection                            |                         | —     | 0.5  | —                      | mV/V  |
| Powerup Time                                      |                         | —     | 10   | —                      | μs    |
| Supply Current at DC                              | Mode 0                  | —     | 26   | 50                     | μA    |
|                                                   | Mode 1                  | —     | 10   | 20                     | μA    |
|                                                   | Mode 2                  | —     | 3    | 6                      | μA    |
|                                                   | Mode 3                  | —     | 0.5  | 2                      | μA    |
| Note: Vcm is the common-mode vo                   | Itage on CP0+ and CP0–. |       |      |                        |       |



## SFR Definition 9.1. ADC0CF: ADC0 Configuration

| Bit   | 7                              | 7 6 5 4 3 2 1 0                                                   |                                                   |                                              |                                                |                                     |                           |                      |
|-------|--------------------------------|-------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------|------------------------------------------------|-------------------------------------|---------------------------|----------------------|
| Nam   | e AD0SC[4:0] AD0LJST AD08BE AM |                                                                   |                                                   |                                              |                                                |                                     |                           | AMP0GN0              |
| Туре  | •                              |                                                                   | R/W                                               |                                              |                                                | R/W                                 | R/W                       | R/W                  |
| Rese  | et 1                           | 1                                                                 | 1                                                 | 1                                            | 1                                              | 0                                   | 0                         | 1                    |
| SFR A | ddress = 0xB                   | C                                                                 |                                                   |                                              |                                                |                                     |                           | <u> </u>             |
| Bit   | Name                           |                                                                   |                                                   |                                              | Function                                       |                                     |                           |                      |
| 7:3   | AD0SC[4:0]                     | ADC0 SAR                                                          | Conversion                                        | Clock Peri                                   | od Bits.                                       |                                     |                           |                      |
|       |                                | SAR Conver<br>AD0SC refe<br>requirements                          | sion clock is<br>rs to the 5-bi<br>s are given i  | derived fror<br>it value held<br>n the ADC s | n system clo<br>in bits AD0S<br>pecification t | ck by the fol<br>C4–0. SAR<br>able. | lowing equa<br>Conversion | tion, where<br>clock |
|       |                                | AD0SC =                                                           | $= \frac{\text{SYSCLK}}{\text{CLK}_{\text{SAR}}}$ | - 1                                          |                                                |                                     |                           |                      |
|       |                                | Note: If the N<br>"00007                                          | /lemory Powe<br>I" for proper A                   | r Controller is<br>DC operation              | enabled (MP                                    | CE = '1'), AD0                      | SC must be s              | et to at least       |
| 2     | AD0LJST                        | ADC0 Left J                                                       | Justify Sele                                      | ct.                                          |                                                |                                     |                           |                      |
|       |                                | 0: Data in Al                                                     | DC0H:ADC0                                         | L registers a                                | re right-justi                                 | fied.                               |                           |                      |
|       |                                | 1: Data in Al                                                     | DC0H:ADC0                                         | L registers a                                | ire left-justifi<br>10-bit mode (              |                                     |                           |                      |
| 1     | AD08BE                         | P Rit Modo Enable                                                 |                                                   |                                              |                                                |                                     |                           |                      |
|       |                                | 0: ADC operates in 10-bit mode (normal)                           |                                                   |                                              |                                                |                                     |                           |                      |
|       |                                | 1: ADC operates in 8-bit mode.                                    |                                                   |                                              |                                                |                                     |                           |                      |
|       |                                | <b>Note:</b> When AD08BE is set to 1, the AD0LJST bit is ignored. |                                                   |                                              |                                                |                                     |                           |                      |
| 0     | AMP0GN0                        | ADC Gain C                                                        | ADC Gain Control Bit.                             |                                              |                                                |                                     |                           |                      |
|       |                                | 0: Gain = 0.5                                                     | 5                                                 |                                              |                                                |                                     |                           |                      |
|       |                                | 1: Gain = 1                                                       |                                                   |                                              |                                                |                                     |                           |                      |



#### 9.4.1. Window Detector Example

Figure 9.4 shows two example window comparisons for right-justified data. with ADC0LTH:ADC0LTL = 0x0080 (128d) and ADC0GTH:ADC0GTL = 0x0040 (64d). The input voltage can range from 0 to VREF x (1023/1024) with respect to GND, and is represented by a 10-bit unsigned integer value. In the left example, an AD0WINT interrupt will be generated if the ADC0 conversion word (ADC0H:ADC0L) is within the range defined by ADC0GTH:ADC0GTL and ADC0LTH:ADC0LTL (if 0x0040 < ADC0H:ADC0L < 0x0080). In the right example, and AD0WINT interrupt will be generated if the ADC0 conversion word is outside of the range defined by the ADC0GT and ADC0LT registers (if ADC0H:ADC0L < 0x0040 or ADC0H:ADC0L > 0x0080). Figure 9.5 shows an example using left-justified data with the same comparison values.



Figure 9.4. ADC Window Compare Example: Right-Justified Data



Figure 9.5. ADC Window Compare Example: Left-Justified Data



## 10. Temperature Sensor (C8051T600/2/4 only)

An on-chip temperature sensor is included on the C8051T600/2/4, which can be directly accessed via the ADC multiplexer. To use the ADC to measure the temperature sensor, the ADC mux channel should be configured to connect to the temperature sensor. The temperature sensor transfer function is shown in Figure 10.1. The output voltage ( $V_{TEMP}$ ) is the positive ADC input when the ADC multiplexer is set correctly. The TEMPE bit in register REF0CN enables/disables the temperature sensor, as described in SFR Definition 11.1. While disabled, the temperature sensor defaults to a high impedance state and any ADC measurements performed on the sensor will result in meaningless data. Refer to Table 8.8 for the slope and offset parameters of the temperature sensor.





#### 10.1. Calibration

The uncalibrated temperature sensor output is extremely linear and suitable for relative temperature measurements (see Table 8.8 on page 35 for specifications). For absolute temperature measurements, offset and/or gain calibration is recommended. A single-point offset measurement of the temperature sensor is performed on each device during production test. The registers TOFFH and TOFFL, shown in SFR Definition 10.1 and SFR Definition 10.2 represent the output of the ADC when reading the temperature sensor at 0 °C, and using the internal regulator as a voltage reference.

Figure 10.2 shows the typical temperature sensor error assuming a 1-point calibration at 0 °C. Parameters that affect ADC measurement, in particular the voltage reference value, will also affect temperature measurement.



## SFR Definition 17.5. IT01CF: INT0/INT1 Configuration

| Bit   | 7     | 6   | 5          | 4 | 3     | 2 | 1          | 0 |
|-------|-------|-----|------------|---|-------|---|------------|---|
| Name  | IN1PL |     | IN1SL[2:0] |   | IN0PL |   | IN0SL[2:0] |   |
| Туре  | R/W   | R/W |            |   | R/W   |   | R/W        |   |
| Reset | 0     | 0   | 0          | 0 | 0     | 0 | 0          | 1 |

SFR Address = 0xE4

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IN1PL      | INT1 Polarity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |            | 1: INT1 input is active low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6:4 | IN1SL[2:0] | <b>INT1 Port Pin Selection Bits.</b><br>These bits select which Port pin is assigned to INT1. Note that this pin assignment is                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |            | independent of the Crossbar; IN11 will monitor the assigned Port pin without disturb-<br>ing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar<br>will not assign the Port pin to a peripheral if it is configured to skip the selected pin.<br>000: Select P0.0<br>001: Select P0.1<br>010: Select P0.2<br>011: Select P0.3<br>100: Select P0.4<br>101: Select P0.5<br>110: Select P0.6<br>111: Select P0.7                                                                                                                            |
| 3   | IN0PL      | INTO Polarity.<br>0: INTO input is active low.<br>1: INTO input is active high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2:0 | IN0SL[2:0] | INTO Port Pin Selection Bits.<br>These bits select which Port pin is assigned to INTO. Note that this pin assignment is<br>independent of the Crossbar; INTO will monitor the assigned Port pin without disturb-<br>ing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar<br>will not assign the Port pin to a peripheral if it is configured to skip the selected pin.<br>000: Select P0.0<br>001: Select P0.1<br>010: Select P0.2<br>011: Select P0.3<br>100: Select P0.4<br>101: Select P0.5<br>110: Select P0.6<br>111: Select P0.7 |



## 22. Port Input/Output

Digital and analog resources are available through eight I/O pins on the C8051T600/1/2/3/4/5, or six I/O pins on the C8051T606. Port pins P0.0-P0.7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources, or assigned to an analog function as shown in Figure 22.1. Port pin P0.7 is shared with the C2 Interface Data signal (C2D). The designer has complete control over which functions are assigned, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. Note that the state of a Port I/O pin can always be read in the P0 port latch, regardless of the crossbar settings.

The crossbar assigns the selected internal digital resources to the I/O pins based on the Priority Decoder (Figure 22.3 and Figure 22.4). The registers XBR1 and XBR2, defined in SFR Definition 22.2 and SFR Definition 22.3, are used to select internal digital functions.

All Port I/Os are 5 V tolerant (refer to Figure 22.2 for the Port cell circuit). The Port I/O cells are configured as either push-pull or open-drain in the Port Output Mode registers (P0MDOUT). Complete Electrical Specifications for Port I/O are given in Section "8. Electrical Characteristics" on page 30.



Figure 22.1. Port I/O Functional Block Diagram



#### 22.2.3. Assigning Port I/O Pins to External Digital Event Capture Functions

External digital event capture functions can be used to trigger an interrupt or wake the device from a low power mode when a transition occurs on a digital I/O pin. The digital event capture functions do not require dedicated pins and will function on both GPIO pins (XBR0 = 1) and pins in use by the crossbar (XBR0 = 0). External digital event capture functions cannot be used on pins configured for analog I/O. Table 22.3 shows all available external digital event capture functions.

### Table 22.3. Port I/O Assignment for External Digital Event Capture Functions

| Digital Function     | Potentially Assignable Port Pins | SFR(s) used for<br>Assignment |
|----------------------|----------------------------------|-------------------------------|
| External Interrupt 0 | P0.0–P0.7                        | IT01CF                        |
| External Interrupt 1 | P0.0–P0.7                        | IT01CF                        |



#### 22.5. Special Function Registers for Accessing and Configuring Port I/O

The Port I/O pins are accessed through the special function register P0, which is both byte addressable and bit addressable. When writing to this SFR, the value written is latched to maintain the output data value at each pin. When reading, the logic levels of the Port's input pins are returned regardless of the XBRn settings (i.e., even when the pin is assigned to another signal by the crossbar, the Port register can always read its corresponding Port I/O pin). The exception to this is the execution of the read-modify-write instructions that target the Port 0 Latch register as the destination. The read-modify-write instructions include ANL, ORL, XRL, JBC, CPL, INC, DEC, or DJNZ for any usage. However, when the destination is an individual bit in P0, the read-modify-write instructions include MOV, CLR, or SETB. For all read-modify-write instructions, the value of the latch register (not the pin) is read, modified, and written back to the SFR.

The XBR0 register allows the individual Port pins to be assigned to digital functions or skipped by the crossbar. All Port pins used for analog functions, GPIO, or dedicated digital functions should have their XBR0 bit set to 1.

The Port input mode of the I/O pins is defined using the Port 0 Input Mode register (P0MDIN). Each Port cell can be configured for analog or digital I/O. This selection is required even for the digital resources selected in the XBRn registers and is not automatic.

The output driver characteristics of the I/O pins are defined using the Port 0 Output Mode register (P0MD-OUT). Each Port Output driver can be configured as either open drain or push-pull. This selection is required even for the digital resources selected in the XBRn registers and is not automatic. The only exception to this is the SMBus (SDA, SCL) pins, which are configured as open-drain regardless of the P0MDOUT settings.

#### SFR Definition 22.4. P0: Port 0

| Bit   | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------|---|---|---|---|---|---|---|
| Name  | P0[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W     |   |   |   |   |   |   |   |
| Reset | 1       | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### SFR Address = 0x80; Bit-Addressable

| Bit | Name    | Description                                                                                                                                   | Write                                                                         | Read                                                                    |  |  |  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| 7:0 | P0[7:0] | <b>Port 0 Data.</b><br>Sets the Port latch logic<br>value or reads the Port pin<br>logic state in Port cells con-<br>figured for digital I/O. | 0: Set output latch to logic<br>LOW.<br>1: Set output latch to logic<br>HIGH. | 0: P0.n Port pin is logic<br>LOW.<br>1: P0.n Port pin is logic<br>HIGH. |  |  |  |
|     |         | <b>Note:</b> Bits 6 and 0 on the C8051T606 are read-only.                                                                                     |                                                                               |                                                                         |  |  |  |



## SFR Definition 24.2. SBUF0: Serial (UART0) Port Data Buffer

| Bit             | 7             | 6                                      | 5                                                                                        | 4 | 3        | 2 | 1 | 0 |
|-----------------|---------------|----------------------------------------|------------------------------------------------------------------------------------------|---|----------|---|---|---|
| Name SBUF0[7:0] |               |                                        |                                                                                          |   |          |   |   |   |
| Тур             | Type R/W      |                                        |                                                                                          |   |          |   |   |   |
| Rese            | et 0          | 0                                      | 0                                                                                        | 0 | 0        | 0 | 0 | 0 |
| SFR /           | Address = 0x9 | 9                                      |                                                                                          |   |          |   |   |   |
| Bit             | Name          |                                        |                                                                                          |   | Function |   |   |   |
| 7:0             | SBUF0[7:0]    | Serial Data Buffer Bits 7–0 (MSB–LSB). |                                                                                          |   |          |   |   |   |
|                 |               | This SFR ac<br>When data is            | This SFR accesses two registers; a transmit shift register and a receive latch register. |   |          |   |   |   |

SBUF0 returns the contents of the receive latch.

serial transmission. Writing a byte to SBUF0 initiates the transmission. A read of



#### 25.1. Timer 0 and Timer 1

Each timer is implemented as a 16-bit register accessed as two separate bytes: a low byte (TL0 or TL1) and a high byte (TH0 or TH1). The Counter/Timer Control register (TCON) is used to enable Timer 0 and Timer 1 as well as indicate status. Timer 0 interrupts can be enabled by setting the ET0 bit in the IE register (Section "17.2. Interrupt Register Descriptions" on page 82); Timer 1 interrupts can be enabled by setting the ET1 bit in the IE register (Section "17.2. Interrupt Register (Section "17.2. Interrupt Register Descriptions" on page 82); Timer 1 interrupts can be enabled by setting the ET1 bit in the IE register (Section "17.2. Interrupt Register Descriptions" on page 82). Both counter/timers operate in one of four primary modes selected by setting the Mode Select bits T1M1–T0M0 in the Counter/Timer Mode register (TMOD). Each timer can be configured independently. Each operating mode is described below.

#### 25.1.1. Mode 0: 13-bit Counter/Timer

Timer 0 and Timer 1 operate as 13-bit counter/timers in Mode 0. The following describes the configuration and operation of Timer 0. However, both timers operate identically, and Timer 1 is configured in the same manner as described for Timer 0.

The TH0 register holds the eight MSBs of the 13-bit counter/timer. TL0 holds the five LSBs in bit positions TL0.4–TL0.0. The three upper bits of TL0 (TL0.7–TL0.5) are indeterminate and should be masked out or ignored when reading. As the 13-bit timer register increments and overflows from 0x1FFF (all ones) to 0x0000, the timer overflow flag TF0 in TCON is set and an interrupt will occur if Timer 0 interrupts are enabled.

The C/T0 bit in the TMOD register selects the counter/timer's clock source. When C/T0 is set to logic 1, high-to-low transitions at the selected Timer 0 input pin (T0) increment the timer register (refer to Section "22.3. Priority Crossbar Decoder" on page 111 for information on selecting and configuring external I/O pins). Clearing C/T selects the clock defined by the T0M bit in register CKCON. When T0M is set, Timer 0 is clocked by the system clock. When T0M is cleared, Timer 0 is clocked by the source selected by the Clock Scale bits in CKCON (see SFR Definition 25.1).

Setting the TR0 bit (TCON.4) enables the timer when either GATE0 in the TMOD register is logic 0 or the input signal INT0 is active as defined by bit IN0PL in register IT01CF (see SFR Definition 17.5). Setting GATE0 to 1 allows the timer to be controlled by the external input signal INT0 (see Section "17.2. Interrupt Register Descriptions" on page 82), facilitating pulse width measurements

| TR0                  | GATE0 | INT0 | Counter/Timer |  |  |  |
|----------------------|-------|------|---------------|--|--|--|
| 0                    | Х     | Х    | Disabled      |  |  |  |
| 1                    | 0     | Х    | Enabled       |  |  |  |
| 1                    | 1     | 0    | Disabled      |  |  |  |
| 1                    | 1     | 1    | Enabled       |  |  |  |
| Note: X = Don't Care |       |      |               |  |  |  |

Setting TR0 does not force the timer to reset. The timer registers should be loaded with the desired initial value before the timer is enabled.

TL1 and TH1 form the 13-bit register for Timer 1 in the same manner as described above for TL0 and TH0. Timer 1 is configured and controlled using the relevant TCON and TMOD bits just as with Timer 0. The input signal INT0 is used with Timer 1; the /INT1 polarity is defined by bit IN1PL in register IT01CF (see SFR Definition 17.5).



## SFR Definition 25.4. TL0: Timer 0 Low Byte

| Bit           | 7            | 6                                                       | 5        | 4 | 3 | 2 | 1 | 0 |
|---------------|--------------|---------------------------------------------------------|----------|---|---|---|---|---|
| Name TL0[7:0] |              |                                                         |          |   |   |   |   |   |
| Type R/W      |              |                                                         |          |   |   |   |   |   |
| Rese          | et 0         | 0                                                       | 0        | 0 | 0 | 0 | 0 | 0 |
| SFR A         | ddress = 0x8 | A                                                       |          |   |   |   |   |   |
| Bit           | Name         |                                                         | Function |   |   |   |   |   |
| 7:0           | TL0[7:0]     | Timer 0 Low Byte.                                       |          |   |   |   |   |   |
|               |              | The TL0 register is the low byte of the 16-bit Timer 0. |          |   |   |   |   |   |

### SFR Definition 25.5. TL1: Timer 1 Low Byte

| Bit                | 7    | 6        | 5 | 4 | 3        | 2 | 1 | 0 |
|--------------------|------|----------|---|---|----------|---|---|---|
| Nam                | e    | TL1[7:0] |   |   |          |   |   |   |
| Туре               | •    | R/W      |   |   |          |   |   |   |
| Rese               | et 0 | 0        | 0 | 0 | 0        | 0 | 0 | 0 |
| SFR Address = 0x8B |      |          |   |   |          |   |   |   |
| Bit                | Name |          |   |   | Function |   |   |   |

| Dit | Name     | T unction                                               |
|-----|----------|---------------------------------------------------------|
| 7:0 | TL1[7:0] | Timer 1 Low Byte.                                       |
|     |          | The TL1 register is the low byte of the 16-bit Timer 1. |



#### 26.3.2. Software Timer (Compare) Mode

In Software Timer mode, the PCA counter/timer value is compared to the module's 16-bit Capture/Compare register (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1. An interrupt request is generated if the CCFn interrupt for that module is enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Setting the ECOMn and MATn bits in the PCA0CPMn register enables Software Timer mode.

**Important Note about Capture/Compare Registers**: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1.



Figure 26.5. PCA Software Timer Mode Diagram



## C2 Register Definition 27.2. DEVICEID: C2 Device ID

| Bit   | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---------------|---|---|---|---|---|---|
| Name  |   | DEVICEID[7:0] |   |   |   |   |   |   |
| Туре  |   | R/W           |   |   |   |   |   |   |
| Reset | 0 | 0             | 0 | 1 | 0 | 1 | 1 | 1 |

C2 Address: 0x00

| Bit | Name          | Function                                                                                               |
|-----|---------------|--------------------------------------------------------------------------------------------------------|
| 7:0 | DEVICEID[7:0] | Device ID.                                                                                             |
|     |               | This read-only register returns the 8-bit device ID:<br>0x10 = C8051T600/1/2/3/4/5<br>0x1B = C8051T606 |

## C2 Register Definition 27.3. REVID: C2 Revision ID

| Bit   | 7           | 6            | 5               | 4             | 3              | 2           | 1             | 0           |
|-------|-------------|--------------|-----------------|---------------|----------------|-------------|---------------|-------------|
| Name  |             |              |                 | REVI          | D[7:0]         |             |               |             |
| Туре  |             |              | R/              | W             |                |             |               |             |
| Rese  | et Varies   | Varies       | Varies          | Varies        | Varies         | Varies      | Varies        | Varies      |
| C2 Ac | dress: 0x01 |              |                 |               |                |             |               |             |
| Bit   | Name        |              | Function        |               |                |             |               |             |
| 7:0   | REVID[7:0]  | Revision ID. |                 |               |                |             |               |             |
|       |             | This read-or | nly register re | eturns the 8- | bit revision I | D. For exam | ple: 0x00 = I | Revision A. |



## C2 Register Definition 27.4. DEVCTL: C2 Device Control

| Bit   | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------------|---|---|---|---|---|---|---|
| Name  | DEVCTL[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W         |   |   |   |   |   |   |   |
| Reset | 0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|       |             |   |   |   |   |   |   |   |

C2 Address: 0x02

| Bit | Name        | Function                                                                                                                                |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DEVCTL[7:0] | Device Control Register.                                                                                                                |
|     |             | This register is used to halt the device for EPROM operations via the C2 interface.<br>Refer to the EPROM chapter for more information. |

## C2 Register Definition 27.5. EPCTL: EPROM Programming Control Register

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | EPCTL[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

C2 Address: 0xDF

| Bit | Name       | Function                                                                                                                 |
|-----|------------|--------------------------------------------------------------------------------------------------------------------------|
| 7:0 | EPCTL[7:0] | EPROM Programming Control Register.                                                                                      |
|     |            | This register is used to enable EPROM programming via the C2 interface. Refer to the EPROM chapter for more information. |



## C2 Register Definition 27.12. CRC2: CRC Byte 2

| Bit   | 7                | 6                                                  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------------|----------------------------------------------------|---|---|---|---|---|---|
| Nam   | CRC[23:16]       |                                                    |   |   |   |   |   |   |
| Туре  | ype R/W          |                                                    |   |   |   |   |   |   |
| Rese  | et 0             | 0                                                  | 0 | 0 | 0 | 0 | 0 | 0 |
| C2 Ac | C2 Address: 0xAB |                                                    |   |   |   |   |   |   |
| Bit   | Name             | Function                                           |   |   |   |   |   |   |
| 7:0   | CRC[23:16]       | CRC Byte 2.                                        |   |   |   |   |   |   |
|       |                  | See Section "20.3. Program Memory CRC" on page 99. |   |   |   |   |   |   |

### C2 Register Definition 27.13. CRC3: CRC Byte 3

| Bit              | 7   | 6 | 5 | 4    | 3      | 2 | 1 | 0 |
|------------------|-----|---|---|------|--------|---|---|---|
| Name             |     |   |   | CRC[ | 31:24] |   |   |   |
| Туре             | R/W |   |   |      |        |   |   |   |
| Reset            | 0   | 0 | 0 | 0    | 0      | 0 | 0 | 0 |
| C2 Address: 0xAC |     |   |   |      |        |   |   |   |

| Bit | Name       | Function                                           |  |  |
|-----|------------|----------------------------------------------------|--|--|
| 7:0 | CRC[31:24] | CRC Byte 3.                                        |  |  |
|     |            | See Section "20.3. Program Memory CRC" on page 99. |  |  |

