



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                        |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I <sup>2</sup> C), UART/USART                     |
| Peripherals                | POR, PWM, WDT                                                   |
| Number of I/O              | 6                                                               |
| Program Memory Size        | 1.5KB (1.5K x 8)                                                |
| Program Memory Type        | OTP                                                             |
| EEPROM Size                | -                                                               |
| RAM Size                   | 128 x 8                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                     |
| Data Converters            | -                                                               |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 10-WFQFN                                                        |
| Supplier Device Package    | 10-QFN (2x2)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051t606-zmr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     | Figure 25.5. Timer 2 8-Bit Mode Block Diagram          | 156 |
|-----|--------------------------------------------------------|-----|
| 26. | . Programmable Counter Array                           |     |
|     | Figure 26.1. PCA Block Diagram                         | 160 |
|     | Figure 26.2. PCA Counter/Timer Block Diagram           | 161 |
|     | Figure 26.3. PCA Interrupt Block Diagram               | 162 |
|     | Figure 26.4. PCA Capture Mode Diagram                  | 164 |
|     | Figure 26.5. PCA Software Timer Mode Diagram           | 165 |
|     | Figure 26.6. PCA High-Speed Output Mode Diagram        | 166 |
|     | Figure 26.7. PCA Frequency Output Mode                 | 167 |
|     | Figure 26.8. PCA 8-Bit PWM Mode Diagram                | 168 |
|     | Figure 26.9. PCA 16-Bit PWM Mode                       | 169 |
|     | Figure 26.10. PCA Module 2 with Watchdog Timer Enabled | 170 |
| 27. | . C2 Interface                                         |     |
|     | Figure 27.1. Typical C2 Pin Sharing                    | 185 |



# C8051T600/1/2/3/4/5/6

# 6. MSOP-10 Package Specifications



Figure 6.1. MSOP-10 Package Drawing

| Dimension | Min      | Nom      | Max  |  | Dimension | Min  | Nom      | Max  |  |
|-----------|----------|----------|------|--|-----------|------|----------|------|--|
| A         | _        |          | 1.10 |  | е         |      | 0.50 BSC |      |  |
| A1        | 0.00     | —        | 0.15 |  | L         | 0.40 | 0.60     | 0.80 |  |
| A2        | 0.75     | 0.85     | 0.95 |  | L2        |      | 0.25 BSC |      |  |
| b         | 0.17     | —        | 0.33 |  | θ         | 0°   | —        | 8°   |  |
| С         | 0.08     | —        | 0.23 |  | aaa       | _    | —        | 0.20 |  |
| D         | 3.00 BSC |          |      |  | bbb       | _    | —        | 0.25 |  |
| E         | 4.90 BSC |          |      |  | CCC       | _    | —        | 0.10 |  |
| E1        |          | 3.00 BSC |      |  | ddd       |      |          | 0.08 |  |

### Table 6.1. MSOP-10 Package Dimensions

#### Notes:

- 1. All dimensions shown are in millimeters (mm).
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC outline MO-187, Variation "BA".

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



### 9.3.2. Tracking Modes

The AD0TM bit in register ADC0CN enables "delayed conversions", and will delay the actual conversion start by three SAR clock cycles, during which time the ADC will continue to track the input. If AD0TM is left at logic 0, a conversion will begin immediately, without the extra tracking time. For internal start-of-conversion sources, the ADC will track anytime it is not performing a conversion. When the CNVSTR signal is used to initiate conversions, ADC0 will track either when AD0TM is logic 1, or when AD0TM is logic 0 and CNVSTR is held low. See Figure 9.2 for track and convert timing details. Delayed conversion mode is useful when AMUX settings are frequently changed, due to the settling time requirements described in Section "9.3.3. Settling Time Requirements" on page 43.



A. ADC Timing for External Trigger Source

Figure 9.2. 10-Bit ADC Track and Conversion Example Timing



#### 9.3.3. Settling Time Requirements

A minimum tracking time is required before each conversion to ensure that an accurate conversion is performed. This tracking time is determined by any series impedance, including the AMUX0 resistance, the the ADC0 sampling capacitance, and the accuracy required for the conversion. Note that in delayed tracking mode, three SAR clocks are used for tracking at the start of every conversion. For many applications, these three SAR clocks will meet the minimum tracking time requirements.

Figure 9.3 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 9.1. See Table 8.10 for ADC0 minimum settling time requirements as well as the mux impedance and sampling capacitor values.



### Equation 9.1. ADC0 Settling Time Requirements

Where:

SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB) *t* is the required settling time in seconds

 $R_{TOTAL}$  is the sum of the AMUX0 resistance and any external source resistance.

*n* is the ADC resolution in bits (10).



Note: See electrical specification tables for  $R_{MUX}$  and  $C_{SAMPLE}$  parameters.

### Figure 9.3. ADC0 Equivalent Input Circuits



## SFR Definition 9.4. ADC0CN: ADC0 Control

| Bit   | 7     | 6     | 5      | 4       | 3       | 2          | 1 | 0 |
|-------|-------|-------|--------|---------|---------|------------|---|---|
| Name  | AD0EN | AD0TM | AD0INT | AD0BUSY | AD0WINT | AD0CM[2:0] |   |   |
| Туре  | R/W   | R/W   | R/W    | R/W     | R/W     | R/W        |   |   |
| Reset | 0     | 0     | 0      | 0       | 0       | 0          | 0 | 0 |

### SFR Address = 0xE8; Bit-Addressable

| Bit | Name       | Function                                                                                                                                                |                                                                        |  |  |  |  |  |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|--|--|
| 7   | AD0EN      | ADC0 Enable Bit.                                                                                                                                        |                                                                        |  |  |  |  |  |
|     |            | 0: ADC0 Disabled. ADC0 is in low-power shutdown.                                                                                                        |                                                                        |  |  |  |  |  |
|     |            | 1: ADC0 Enabled. ADC0 is active and ready for dat                                                                                                       | a conversions.                                                         |  |  |  |  |  |
| 6   | AD0TM      | ADC0 Track Mode Bit.                                                                                                                                    |                                                                        |  |  |  |  |  |
|     |            | 0: Normal Track Mode: When ADC0 is enabled, tra version is in progress. Conversion begins immediat as defined by AD0CM[2:0].                            | cking is continuous unless a con-<br>ely on start-of-conversion event, |  |  |  |  |  |
|     |            | 1: Delayed Track Mode: When ADC0 is enabled, in<br>is not in progress. A start-of-conversion signal initia<br>tracking, and then begins the conversion. | put is tracked when a conversion<br>tes three SAR clocks of additional |  |  |  |  |  |
| 5   | AD0INT     | ADC0 Conversion Complete Interrupt Flag.                                                                                                                |                                                                        |  |  |  |  |  |
|     |            | 0: ADC0 has not completed a data conversion sinc                                                                                                        | e AD0INT was last cleared.                                             |  |  |  |  |  |
|     |            | 1: ADC0 has completed a data conversion.                                                                                                                |                                                                        |  |  |  |  |  |
| 4   | AD0BUSY    | ADC0 Busy Bit. Read:                                                                                                                                    | Write:                                                                 |  |  |  |  |  |
|     |            | 0: ADC0 conversion is not in                                                                                                                            | 0: No Effect.                                                          |  |  |  |  |  |
|     |            | 1: ADC0 conversion is in prog-<br>ress.                                                                                                                 | 1: Initiates ADC0 Conversion if $AD0CM[2:0] = 000b$                    |  |  |  |  |  |
| 3   | AD0WINT    | ADC0 Window Compare Interrupt Flag.                                                                                                                     |                                                                        |  |  |  |  |  |
|     |            | 0: ADC0 Window Comparison Data match has not cleared.                                                                                                   | occurred since this flag was last                                      |  |  |  |  |  |
|     |            | 1: ADC0 Window Comparison Data match has occ                                                                                                            | urred.                                                                 |  |  |  |  |  |
| 2:0 | AD0CM[2:0] | ADC0 Start of Conversion Mode Select.                                                                                                                   |                                                                        |  |  |  |  |  |
|     |            | 000: ADC0 start-of-conversion source is write of 1 t                                                                                                    | o ADOBUSY.                                                             |  |  |  |  |  |
|     |            | 010: ADC0 start-of-conversion source is overflow o                                                                                                      | f Timer 2.                                                             |  |  |  |  |  |
|     |            | 011: ADC0 start-of-conversion source is overflow o                                                                                                      | f Timer 1.                                                             |  |  |  |  |  |
|     |            | 100: ADC0 start-of-conversion source is rising edge                                                                                                     | e of external CNVSTR.                                                  |  |  |  |  |  |
|     |            | 101: ADC0 start-of-conversion source is overflow o 11x: Reserved.                                                                                       | f Timer 3.                                                             |  |  |  |  |  |



# C8051T600/1/2/3/4/5/6

# SFR Definition 9.7. ADC0LTH: ADC0 Less-Than Data High Byte

| Bit               | 7              | 6       | 5                                         | 4 | 3 | 2 | 1 | 0 |
|-------------------|----------------|---------|-------------------------------------------|---|---|---|---|---|
| Name ADC0LTH[7:0] |                |         |                                           |   |   |   |   |   |
| Туре              | Type R/W       |         |                                           |   |   |   |   |   |
| Rese              | et 0           | 0       | 0                                         | 0 | 0 | 0 | 0 | 0 |
| SFR A             | Address = 0xC6 |         |                                           |   |   |   |   |   |
| Bit               | Name           |         | Function                                  |   |   |   |   |   |
| 7:0               | ADC0LTH[7:0]   | ADC0 Le | ADC0 Less-Than Data Word High-Order Bits. |   |   |   |   |   |

### SFR Definition 9.8. ADC0LTL: ADC0 Less-Than Data Low Byte

| Bit   | 7               | 6                                                   | 5             | 4 | 3 | 2 | 1 | 0 |  |
|-------|-----------------|-----------------------------------------------------|---------------|---|---|---|---|---|--|
| Nam   | ADC0LTL[7:0]    |                                                     |               |   |   |   |   |   |  |
| Туре  | R/W             |                                                     |               |   |   |   |   |   |  |
| Rese  | et <sup>0</sup> | 0                                                   | 0 0 0 0 0 0 0 |   |   |   |   |   |  |
| SFR A | Address = 0xC5  |                                                     |               |   |   |   |   |   |  |
| Bit   | Name            |                                                     | Function      |   |   |   |   |   |  |
| 7:0   | ADC0LTL[7:0]    | COLTL[7:0] ADC0 Less-Than Data Word Low-Order Bits. |               |   |   |   |   |   |  |



# 10. Temperature Sensor (C8051T600/2/4 only)

An on-chip temperature sensor is included on the C8051T600/2/4, which can be directly accessed via the ADC multiplexer. To use the ADC to measure the temperature sensor, the ADC mux channel should be configured to connect to the temperature sensor. The temperature sensor transfer function is shown in Figure 10.1. The output voltage ( $V_{TEMP}$ ) is the positive ADC input when the ADC multiplexer is set correctly. The TEMPE bit in register REF0CN enables/disables the temperature sensor, as described in SFR Definition 11.1. While disabled, the temperature sensor defaults to a high impedance state and any ADC measurements performed on the sensor will result in meaningless data. Refer to Table 8.8 for the slope and offset parameters of the temperature sensor.





### 10.1. Calibration

The uncalibrated temperature sensor output is extremely linear and suitable for relative temperature measurements (see Table 8.8 on page 35 for specifications). For absolute temperature measurements, offset and/or gain calibration is recommended. A single-point offset measurement of the temperature sensor is performed on each device during production test. The registers TOFFH and TOFFL, shown in SFR Definition 10.1 and SFR Definition 10.2 represent the output of the ADC when reading the temperature sensor at 0 °C, and using the internal regulator as a voltage reference.

Figure 10.2 shows the typical temperature sensor error assuming a 1-point calibration at 0 °C. Parameters that affect ADC measurement, in particular the voltage reference value, will also affect temperature measurement.



## SFR Definition 13.3. CPT0MX: Comparator0 MUX Selection

| Bit   | 7 | 6 | 5    | 4      | 3 | 2 | 1    | 0      |
|-------|---|---|------|--------|---|---|------|--------|
| Name  |   |   | CMX0 | N[1:0] |   |   | CMX0 | P[1:0] |
| Туре  | R | R | R/W  |        | R | R | R/   | W      |
| Reset | 0 | 0 | 0    | 0      | 0 | 0 | 0    | 0      |

SFR Address = 0x9F

| Bit | Name       |                   | Function                                          |  |  |  |  |  |  |
|-----|------------|-------------------|---------------------------------------------------|--|--|--|--|--|--|
| 7:6 | Unused     | Unused. Read = 00 | nused. Read = 00b; Write = Don't Care.            |  |  |  |  |  |  |
| 5:4 | CMX0N[1:0] | Comparator0 Neg   | omparator0 Negative Input MUX Selection.          |  |  |  |  |  |  |
|     |            | 00:               | P0.1                                              |  |  |  |  |  |  |
|     |            | 01:               | P0.3                                              |  |  |  |  |  |  |
|     |            | 10:               | P0.5                                              |  |  |  |  |  |  |
|     |            | 11:               | P0.7                                              |  |  |  |  |  |  |
| 3:2 | Unused     | Unused. Read = 00 | 0b; Write = Don't Care.                           |  |  |  |  |  |  |
| 1:0 | CMX0P[1:0] | Comparator0 Pos   | itive Input MUX Selection.                        |  |  |  |  |  |  |
|     |            | 00:               | P0.0 (Available only on packages with 8 I/O pins) |  |  |  |  |  |  |
|     |            | 01:               | P0.2                                              |  |  |  |  |  |  |
|     |            | 10:               | P0.4                                              |  |  |  |  |  |  |
|     |            | 11:               | P0.6 (Available only on packages with 8 I/O pins) |  |  |  |  |  |  |



### 15.2.1.1. General Purpose Registers

The lower 32 bytes of data memory, locations 0x00 through 0x1F, may be addressed as four banks of general-purpose registers. Each bank consists of eight byte-wide registers designated R0 through R7. Only one of these banks may be enabled at a time. Two bits in the program status word, RS0 (PSW.3) and RS1 (PSW.4), select the active register bank (see description of the PSW in SFR Definition 14.6). This allows fast context switching when entering subroutines and interrupt service routines. Indirect addressing modes use registers R0 and R1 as index registers.

#### 15.2.1.2. Bit Addressable Locations

In addition to direct access to data memory organized as bytes, the sixteen data memory locations at 0x20 through 0x2F are also accessible as 128 individually addressable bits. Each bit has a bit address from 0x00 to 0x7F. Bit 0 of the byte at 0x20 has bit address 0x00 while bit 7 of the byte at 0x20 has bit address 0x07. Bit 7 of the byte at 0x2F has bit address 0x7F. A bit access is distinguished from a full byte access by the type of instruction used (bit source or destination operands as opposed to a byte source or destination).

The MCS-51<sup>™</sup> assembly language allows an alternate notation for bit addressing of the form XX.B where XX is the byte address and B is the bit position within the byte. For example, the instruction:

MOV C, 22.3h

moves the Boolean value at 0x13 (bit 3 of the byte at location 0x22) into the Carry flag.

#### 15.2.1.3. Stack

A programmer's stack can be located anywhere in the internal data memory. The stack area is designated using the Stack Pointer (SP) SFR. The SP will point to the last location used. The next value pushed on the stack is placed at SP+1 and then SP is incremented. A reset initializes the stack pointer to location 0x07. Therefore, the first value pushed on the stack is placed at location 0x08, which is also the first register (R0) of register bank 1. Thus, if more than one register bank is to be used, the SP should be initialized to a location in the data memory not being used for data storage. The stack depth can extend up to the full RAM area.



### SFR Definition 17.1. IE: Interrupt Enable

| Bit   | 7   | 6     | 5   | 4   | 3   | 2   | 1   | 0   |
|-------|-----|-------|-----|-----|-----|-----|-----|-----|
| Name  | EA  | IEGF0 | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 |
| Туре  | R/W | R/W   | R/W | R/W | R/W | R/W | R/W | R/W |
| Reset | 0   | 0     | 0   | 0   | 0   | 0   | 0   | 0   |

#### SFR Address = 0xA8; Bit-Addressable

| Bit | Name  | Function                                                                                                                                                                                                                                                              |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EA    | <ul> <li>Enable All Interrupts.</li> <li>Globally enables/disables all interrupts. It overrides individual interrupt mask settings.</li> <li>0: Disable all interrupt sources.</li> <li>1: Enable each interrupt according to its individual mask setting.</li> </ul> |
| 6   | IEGF0 | General Purpose Flag 0.<br>This is a general purpose flag for use under software control.                                                                                                                                                                             |
| 5   | ET2   | <ul> <li>Enable Timer 2 Interrupt.</li> <li>This bit sets the masking of the Timer 2 interrupt.</li> <li>0: Disable Timer 2 interrupt.</li> <li>1: Enable interrupt requests generated by the TF2L or TF2H flags.</li> </ul>                                          |
| 4   | ES0   | Enable UART0 Interrupt.<br>This bit sets the masking of the UART0 interrupt.<br>0: Disable UART0 interrupt.<br>1: Enable UART0 interrupt.                                                                                                                             |
| 3   | ET1   | Enable Timer 1 Interrupt.<br>This bit sets the masking of the Timer 1 interrupt.<br>0: Disable all Timer 1 interrupt.<br>1: Enable interrupt requests generated by the TF1 flag.                                                                                      |
| 2   | EX1   | Enable External Interrupt 1.<br>This bit sets the masking of External Interrupt 1.<br>0: Disable External Interrupt 1.<br>1: Enable interrupt requests generated by the INT1 input.                                                                                   |
| 1   | ET0   | Enable Timer 0 Interrupt.<br>This bit sets the masking of the Timer 0 interrupt.<br>0: Disable all Timer 0 interrupt.<br>1: Enable interrupt requests generated by the TF0 flag.                                                                                      |
| 0   | EX0   | <ul> <li>Enable External Interrupt 0.</li> <li>This bit sets the masking of External Interrupt 0.</li> <li>0: Disable External Interrupt 0.</li> <li>1: Enable interrupt requests generated by the INTO input.</li> </ul>                                             |



### 22.1. Port I/O Modes of Operation

Port pins use the Port I/O cell shown in Figure 22.2. Each Port I/O cell can be configured by software for analog I/O or digital I/O using the P0MDIN registers. On reset, all Port I/O cells default to a high impedance state with weak pull-ups enabled until the crossbar is enabled (XBARE = 1).

### 22.1.1. Port Pins Configured for Analog I/O

Any pins to be used as inputs to the comparator, ADC, external oscillator, or VREF should be configured for analog I/O (P0MDIN.n = 0). When a pin is configured for analog I/O, its weak pullup, digital driver, and digital receiver are disabled. Port pins configured for analog I/O will always read back a value of 0.

Configuring pins as analog I/O saves power and isolates the Port pin from digital interference. Port pins configured as digital inputs may still be used by analog peripherals; however, this practice is not recommended and may result in measurement errors.

### 22.1.2. Port Pins Configured For Digital I/O

Any pins to be used by digital peripherals (UART, SMBus, PCA, etc.), external digital event capture functions, or as GPIO should be configured as digital I/O (P0MDIN.n = 1). For digital I/O pins, one of two output modes (push-pull or open-drain) must be selected using the P0MDOUT registers.

Push-pull outputs (P0MDOUT.n = 1) drive the Port pad to the VDD or GND supply rails based on the output logic value of the Port pin. Open-drain outputs have the high side driver disabled; therefore, they only drive the Port pad to GND when the output logic value is 0 and become high impedance inputs (both high and low drivers turned off) when the output logic value is 1.

When a digital I/O cell is placed in the high impedance state, a weak pull-up transistor pulls the Port pad to the VDD supply voltage to ensure the digital input is at a defined logic state. Weak pull-ups are disabled when the I/O cell is driven to GND to minimize power consumption and may be globally disabled by setting WEAKPUD to 1. The user should ensure that digital I/O are always internally or externally pulled or driven to a valid logic state to minimize power consumption. Port pins configured for digital I/O always read back the logic state of the Port pad, regardless of the output logic value of the Port pin.







#### 23.4.2. SMB0CN Control Register

SMB0CN is used to control the interface and to provide status information (see SFR Definition 23.2). The higher four bits of SMB0CN (MASTER, TXMODE, STA, and STO) form a status vector that can be used to jump to service routines. MASTER indicates whether a device is the master or slave during the current transfer. TXMODE indicates whether the device is transmitting or receiving data for the current byte.

STA and STO indicate that a START and/or STOP has been detected or generated since the last SMBus interrupt. STA and STO are also used to generate START and STOP conditions when operating as a master. Writing a 1 to STA will cause the SMBus interface to enter Master Mode and generate a START when the bus becomes free (STA is not cleared by hardware after the START is generated). Writing a 1 to STO while in Master Mode will cause the interface to generate a STOP and end the current transfer after the next ACK cycle. If STO and STA are both set (while in Master Mode), a STOP followed by a START will be generated.

As a receiver, writing the ACK bit defines the outgoing ACK value; as a transmitter, reading the ACK bit indicates the value received on the last ACK cycle. ACKRQ is set each time a byte is received, indicating that an outgoing ACK value is needed. When ACKRQ is set, software should write the desired outgoing value to the ACK bit before clearing SI. A NACK will be generated if software does not write the ACK bit before clearing SI. SDA will reflect the defined ACK value immediately following a write to the ACK bit; however SCL will remain low until SI is cleared. If a received slave address is not acknowledged, further slave events will be ignored until the next START is detected.

The ARBLOST bit indicates that the interface has lost an arbitration. This may occur anytime the interface is transmitting (master or slave). A lost arbitration while operating as a slave indicates a bus error condition. ARBLOST is cleared by hardware each time SI is cleared.

The SI bit (SMBus Interrupt Flag) is set at the beginning and end of each transfer, after each byte frame, or when an arbitration is lost; see Table 23.3 for more details.

**Important Note About the SI Bit:** The SMBus interface is stalled while SI is set; thus SCL is held low, and the bus is stalled until software clears SI.

Table 23.3 lists all sources for hardware changes to the SMB0CN bits. Refer to Table 23.4 for SMBus status decoding using the SMB0CN register.



### SFR Definition 24.1. SCON0: Serial Port 0 Control

| Bit   | 7      | 6 | 5    | 4    | 3    | 2    | 1   | 0   |
|-------|--------|---|------|------|------|------|-----|-----|
| Name  | SOMODE |   | MCE0 | REN0 | TB80 | RB80 | T10 | RI0 |
| Туре  | R/W    | R | R/W  | R/W  | R/W  | R/W  | R/W | R/W |
| Reset | 0      | 1 | 0    | 0    | 0    | 0    | 0   | 0   |

#### SFR Address = 0x98; Bit-Addressable

| Bit | Name   | Function                                                                                                                                                                                                                                                                                                                                         |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SOMODE | Serial Port 0 Operation Mode.<br>Selects the UART0 Operation Mode.                                                                                                                                                                                                                                                                               |
|     |        | 0: 8-bit UART with Variable Baud Rate.<br>1: 9-bit UART with Variable Baud Rate.                                                                                                                                                                                                                                                                 |
| 6   | Unused | Unused. Read = 1b, Write = Don't Care.                                                                                                                                                                                                                                                                                                           |
| 5   | MCE0   | Multiprocessor Communication Enable.                                                                                                                                                                                                                                                                                                             |
|     |        | The function of this bit is dependent on the Serial Port 0 Operation Mode:<br>Mode 0: Checks for valid stop bit.                                                                                                                                                                                                                                 |
|     |        | 0: Logic level of stop bit is ignored.                                                                                                                                                                                                                                                                                                           |
|     |        | 1: RIO will only be activated if stop bit is logic level 1.                                                                                                                                                                                                                                                                                      |
|     |        | Mode 1: Multiprocessor Communications Enable.                                                                                                                                                                                                                                                                                                    |
|     |        | 1: RI0 is set and an interrupt is generated only when the ninth bit is logic 1.                                                                                                                                                                                                                                                                  |
| 4   | REN0   | Receive Enable.                                                                                                                                                                                                                                                                                                                                  |
|     |        | 0: UART0 reception disabled.                                                                                                                                                                                                                                                                                                                     |
|     |        | 1: UART0 reception enabled.                                                                                                                                                                                                                                                                                                                      |
| 3   | TB80   | Ninth Transmission Bit.                                                                                                                                                                                                                                                                                                                          |
|     |        | The logic level of this bit will be sent as the ninth transmission bit in 9-bit UART Mode (Mode 1). Unused in 8-bit mode (Mode 0).                                                                                                                                                                                                               |
| 2   | RB80   | Ninth Receive Bit.                                                                                                                                                                                                                                                                                                                               |
|     |        | RB80 is assigned the value of the STOP bit in Mode 0; it is assigned the value of the 9th data bit in Mode 1.                                                                                                                                                                                                                                    |
| 1   | TI0    | Transmit Interrupt Flag.                                                                                                                                                                                                                                                                                                                         |
|     |        | Set by hardware when a byte of data has been transmitted by UART0 (after the 8th bit<br>in 8-bit UART Mode, or at the beginning of the STOP bit in 9-bit UART Mode). When<br>the UART0 interrupt is enabled, setting this bit causes the CPU to vector to the UART0<br>interrupt service routine. This bit must be cleared manually by software. |
| 0   | RI0    | Receive Interrupt Flag.                                                                                                                                                                                                                                                                                                                          |
|     |        | Set to 1 by hardware when a byte of data has been received by UART0 (set at the STOP bit sampling time). When the UART0 interrupt is enabled, setting this bit to 1 causes the CPU to vector to the UART0 interrupt service routine. This bit must be cleared manually by software.                                                              |



# C8051T600/1/2/3/4/5/6

### SFR Definition 24.2. SBUF0: Serial (UART0) Port Data Buffer

| Bit   | 7                  | 6                                                                                                                                                                                 | 5           | 4          | 3        | 2 | 1 | 0 |
|-------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|----------|---|---|---|
| Nam   | e                  | SBUF0[7:0]                                                                                                                                                                        |             |            |          |   |   |   |
| Тур   | 9                  | R/W                                                                                                                                                                               |             |            |          |   |   |   |
| Rese  | et 0               | 0                                                                                                                                                                                 | 0           | 0          | 0        | 0 | 0 | 0 |
| SFR / | iFR Address = 0x99 |                                                                                                                                                                                   |             |            |          |   |   |   |
| Bit   | Name               |                                                                                                                                                                                   |             |            | Function |   |   |   |
| 7:0   | SBUF0[7:0]         | Serial Data                                                                                                                                                                       | Buffer Bits | 7–0 (MSB–L | .SB).    |   |   |   |
|       |                    | This SFR accesses two registers; a transmit shift register and a receive latch register.<br>When data is written to SBUF0, it goes to the transmit shift register and is held for |             |            |          |   |   |   |

SBUF0 returns the contents of the receive latch.

serial transmission. Writing a byte to SBUF0 initiates the transmission. A read of



### 25.1. Timer 0 and Timer 1

Each timer is implemented as a 16-bit register accessed as two separate bytes: a low byte (TL0 or TL1) and a high byte (TH0 or TH1). The Counter/Timer Control register (TCON) is used to enable Timer 0 and Timer 1 as well as indicate status. Timer 0 interrupts can be enabled by setting the ET0 bit in the IE register (Section "17.2. Interrupt Register Descriptions" on page 82); Timer 1 interrupts can be enabled by setting the ET1 bit in the IE register (Section "17.2. Interrupt Register (Section "17.2. Interrupt Register Descriptions" on page 82); Timer 1 interrupts can be enabled by setting the ET1 bit in the IE register (Section "17.2. Interrupt Register Descriptions" on page 82). Both counter/timers operate in one of four primary modes selected by setting the Mode Select bits T1M1–T0M0 in the Counter/Timer Mode register (TMOD). Each timer can be configured independently. Each operating mode is described below.

### 25.1.1. Mode 0: 13-bit Counter/Timer

Timer 0 and Timer 1 operate as 13-bit counter/timers in Mode 0. The following describes the configuration and operation of Timer 0. However, both timers operate identically, and Timer 1 is configured in the same manner as described for Timer 0.

The TH0 register holds the eight MSBs of the 13-bit counter/timer. TL0 holds the five LSBs in bit positions TL0.4–TL0.0. The three upper bits of TL0 (TL0.7–TL0.5) are indeterminate and should be masked out or ignored when reading. As the 13-bit timer register increments and overflows from 0x1FFF (all ones) to 0x0000, the timer overflow flag TF0 in TCON is set and an interrupt will occur if Timer 0 interrupts are enabled.

The C/T0 bit in the TMOD register selects the counter/timer's clock source. When C/T0 is set to logic 1, high-to-low transitions at the selected Timer 0 input pin (T0) increment the timer register (refer to Section "22.3. Priority Crossbar Decoder" on page 111 for information on selecting and configuring external I/O pins). Clearing C/T selects the clock defined by the T0M bit in register CKCON. When T0M is set, Timer 0 is clocked by the system clock. When T0M is cleared, Timer 0 is clocked by the source selected by the Clock Scale bits in CKCON (see SFR Definition 25.1).

Setting the TR0 bit (TCON.4) enables the timer when either GATE0 in the TMOD register is logic 0 or the input signal INT0 is active as defined by bit IN0PL in register IT01CF (see SFR Definition 17.5). Setting GATE0 to 1 allows the timer to be controlled by the external input signal INT0 (see Section "17.2. Interrupt Register Descriptions" on page 82), facilitating pulse width measurements

| TR0                  | GATE0 | INT0 Counter/Timer |          |  |  |
|----------------------|-------|--------------------|----------|--|--|
| 0                    | Х     | Х                  | Disabled |  |  |
| 1                    | 0     | Х                  | Enabled  |  |  |
| 1                    | 1     | 0                  | Disabled |  |  |
| 1                    | 1     | 1                  | Enabled  |  |  |
| Note: X = Don't Care |       |                    |          |  |  |

Setting TR0 does not force the timer to reset. The timer registers should be loaded with the desired initial value before the timer is enabled.

TL1 and TH1 form the 13-bit register for Timer 1 in the same manner as described above for TL0 and TH0. Timer 1 is configured and controlled using the relevant TCON and TMOD bits just as with Timer 0. The input signal INT0 is used with Timer 1; the /INT1 polarity is defined by bit IN1PL in register IT01CF (see SFR Definition 17.5).



### 26.2. PCA0 Interrupt Sources

Figure 26.3 shows a diagram of the PCA interrupt tree. There are four independent event flags that can be used to generate a PCA0 interrupt. They are: the main PCA counter overflow flag (CF), which is set upon a 16-bit overflow of the PCA0 counter, and the individual flags for each PCA channel (CCF0, CCF1, and CCF2), which are set according to the operation mode of that module. These event flags are always set when the trigger condition occurs. Each of these flags can be individually selected to generate a PCA0 interrupt, using the corresponding interrupt enable flag (ECF for CF and ECCFn for each CCFn). PCA0 interrupts must be globally enabled before any individual interrupt sources are recognized by the processor. PCA0 interrupts are globally enabled by setting the EA bit and the EPCA0 bit to logic 1.



Figure 26.3. PCA Interrupt Block Diagram



| als <sup>1</sup> |
|------------------|
|                  |

|                                                                | 1        | I                     |  |  |  |  |
|----------------------------------------------------------------|----------|-----------------------|--|--|--|--|
| System Clock (Hz)                                              | PCA0CPL2 | Timeout Interval (ms) |  |  |  |  |
| 24,500,000                                                     | 255      | 32.1                  |  |  |  |  |
| 24,500,000                                                     | 128      | 16.2                  |  |  |  |  |
| 24,500,000                                                     | 32       | 4.1                   |  |  |  |  |
| 3,062,500 <sup>2</sup>                                         | 255      | 257                   |  |  |  |  |
| 3,062,500 <sup>2</sup>                                         | 128      | 129.5                 |  |  |  |  |
| 3,062,500 <sup>2</sup>                                         | 32       | 33.1                  |  |  |  |  |
| 32,000                                                         | 255      | 24576                 |  |  |  |  |
| 32,000                                                         | 128      | 12384                 |  |  |  |  |
| 32,000                                                         | 32       | 3168                  |  |  |  |  |
| Notes:                                                         |          |                       |  |  |  |  |
| 1. Assumes SYSCLK/12 as the PCA clock source and a PCA0L value |          |                       |  |  |  |  |
| of 0x00 at the update time.                                    |          |                       |  |  |  |  |
|                                                                |          |                       |  |  |  |  |

2. Internal SYSCLK reset frequency = Internal Oscillator divided by 8.



## 26.5. Register Descriptions for PCA0

Following are detailed descriptions of the special function registers related to the operation of the PCA.

### SFR Definition 26.1. PCA0CN: PCA Control

| Bit   | 7   | 6   | 5 | 4 | 3 | 2    | 1    | 0    |
|-------|-----|-----|---|---|---|------|------|------|
| Name  | CF  | CR  |   |   |   | CCF2 | CCF1 | CCF0 |
| Туре  | R/W | R/W | R | R | R | R/W  | R/W  | R/W  |
| Reset | 0   | 0   | 0 | 0 | 0 | 0    | 0    | 0    |

#### SFR Address = 0xD8; Bit-Addressable

| Bit | Name   | Function                                                                                                                                                                                                                                                                                                           |  |  |  |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | CF     | PCA Counter/Timer Overflow Flag.                                                                                                                                                                                                                                                                                   |  |  |  |
|     |        | Set by hardware when the PCA Counter/Timer overflows from 0xFFFF to 0x0000.<br>When the Counter/Timer Overflow (CF) interrupt is enabled, setting this bit causes the<br>CPU to vector to the PCA interrupt service routine. This bit is not automatically cleared<br>by hardware and must be cleared by software. |  |  |  |
| 6   | CR     | PCA Counter/Timer Run Control.                                                                                                                                                                                                                                                                                     |  |  |  |
|     |        | This bit enables/disables the PCA Counter/Timer.                                                                                                                                                                                                                                                                   |  |  |  |
|     |        | 0: PCA Counter/Timer disabled                                                                                                                                                                                                                                                                                      |  |  |  |
|     |        | 1: PCA Counter/Timer enabled.                                                                                                                                                                                                                                                                                      |  |  |  |
| 5:3 | Unused | Unused. Read = 000b, Write = Don't care.                                                                                                                                                                                                                                                                           |  |  |  |
| 2   | CCF2   | PCA Module 2 Capture/Compare Flag.                                                                                                                                                                                                                                                                                 |  |  |  |
|     |        | This bit is set by hardware when a match or capture occurs. When the CCF2 interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service rou-<br>tine. This bit is not automatically cleared by hardware and must be cleared by software.                                            |  |  |  |
| 1   | CCF1   | PCA Module 1 Capture/Compare Flag.                                                                                                                                                                                                                                                                                 |  |  |  |
|     |        | This bit is set by hardware when a match or capture occurs. When the CCF1 interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service rou-<br>tine. This bit is not automatically cleared by hardware and must be cleared by software.                                            |  |  |  |
| 0   | CCF0   | PCA Module 0 Capture/Compare Flag.                                                                                                                                                                                                                                                                                 |  |  |  |
|     |        | This bit is set by hardware when a match or capture occurs. When the CCF0 interrupt is enabled, setting this bit causes the CPU to vector to the PCA interrupt service rou-<br>tine. This bit is not automatically cleared by hardware and must be cleared by software.                                            |  |  |  |



### 27.2. C2 Pin Sharing

The C2 protocol allows the C2 pins to be shared with user functions so that in-system debugging and EPROM programming functions may be performed. This is possible because C2 communication is typically performed when the device is in the halt state, where all on-chip peripherals and user software are stalled. In this halted state, the C2 interface can safely 'borrow' the C2CK (normally RST) and C2D pins. In most applications, external resistors are required to isolate C2 interface traffic from the user application when performing debug functions. These external resistors are not necessary for production boards. A typical isolation configuration is shown in Figure 27.1.



Figure 27.1. Typical C2 Pin Sharing

The configuration in Figure 27.1 assumes the following:

- 1. The user input (b) cannot change state while the target device is halted.
- 2. The  $\overline{RST}$  pin on the target device is used as an input only.

Additional resistors may be necessary depending on the specific application.



# NOTES:

