Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 18625 | | Number of Logic Elements/Cells | 149000 | | Total RAM Bits | 7014400 | | Number of I/O | 586 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°С ~ 85°С (ТJ) | | Package / Case | 1156-BBGA | | Supplier Device Package | 1156-FPBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-150ea-8fn1156ctw | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # LatticeECP3 Family Data Sheet Introduction February 2012 Data Sheet DS1021 ## **Features** ## Higher Logic Density for Increased System Integration - 17K to 149K LUTs - 116 to 586 I/Os #### **■** Embedded SERDES - 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes - Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols - Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO ## ■ sysDSP™ - Fully cascadable slice architecture - 12 to 160 slices for high performance multiply and accumulate - Powerful 54-bit ALU operations - · Time Division Multiplexing MAC Sharing - · Rounding and truncation - · Each slice supports - Half 36x36, two 18x18 or four 9x9 multipliers - Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations ## **■** Flexible Memory Resources - Up to 6.85Mbits sysMEM™ Embedded Block RAM (EBR) - 36K to 303K bits distributed RAM #### sysCLOCK Analog PLLs and DLLs Two DLLs and up to ten PLLs per device #### ■ Pre-Engineered Source Synchronous I/O • DDR registers in I/O cells ## Table 1-1. LatticeECP3™ Family Selection Guide - · Dedicated read/write levelling functionality - Dedicated gearing logic - Source synchronous standards support - ADC/DAC, 7:1 LVDS, XGMII - High Speed ADC/DAC devices - Dedicated DDR/DDR2/DDR3 memory with DQS support - Optional Inter-Symbol Interference (ISI) correction on outputs ## ■ Programmable sysl/O<sup>™</sup> Buffer Supports Wide Range of Interfaces - On-chip termination - · Optional equalization filter on inputs - LVTTL and LVCMOS 33/25/18/15/12 - SSTL 33/25/18/15 I, II - HSTL15 I and HSTL18 I, II - · PCI and Differential HSTL, SSTL - LVDS. Bus-LVDS. LVPECL. RSDS. MLVDS ## **■** Flexible Device Configuration - Dedicated bank for configuration I/Os - · SPI boot flash interface - · Dual-boot images supported - Slave SPI - TransFR™ I/O for simple field updates - Soft Error Detect embedded macro ### ■ System Level Support - IEEE 1149.1 and IEEE 1532 compliant - Reveal Logic Analyzer - ORCAstra FPGA configuration utility - On-chip oscillator for initialization & general use - 1.2 V core power supply | Device | ECP3-17 | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 | |------------------------------|--------------------|---------|----------|----------|----------| | LUTs (K) | 17 | 33 | 67 | 92 | 149 | | sysMEM Blocks (18 Kbits) | 38 | 72 | 240 | 240 | 372 | | Embedded Memory (Kbits) | 700 | 1327 | 4420 | 4420 | 6850 | | Distributed RAM Bits (Kbits) | 36 | 68 | 145 | 188 | 303 | | 18 x 18 Multipliers | 24 | 64 | 128 | 128 | 320 | | SERDES (Quad) | 1 | 1 | 3 | 3 | 4 | | PLLs/DLLs | 2/2 | 4/2 | 10 / 2 | 10 / 2 | 10 / 2 | | Packages and SERDES Channels | s/ I/O Combination | าร | | | | | 328 csBGA (10 x 10 mm) | 2/116 | | | | | | 256 ftBGA (17 x 17 mm) | 4 / 133 | 4 / 133 | | | | | 484 fpBGA (23 x 23 mm) | 4 / 222 | 4 / 295 | 4 / 295 | 4 / 295 | | | 672 fpBGA (27 x 27 mm) | | 4/310 | 8 / 380 | 8 / 380 | 8 / 380 | | 1156 fpBGA (35 x 35 mm) | | | 12 / 490 | 12 / 490 | 16 / 586 | © 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Table 2-5. DLL Signals | Signal | I/O | Description | |------------|-----|-----------------------------------------------------------------------------------------------| | CLKI | I | Clock input from external pin or routing | | CLKFB | I | DLL feed input from DLL output, clock net, routing or external pin | | RSTN | I | Active low synchronous reset | | ALUHOLD | I | Active high freezes the ALU | | UDDCNTL | I | Synchronous enable signal (hold high for two cycles) from routing | | CLKOP | 0 | The primary clock output | | CLKOS | 0 | The secondary clock output with fine delay shift and/or division by 2 or by 4 | | LOCK | 0 | Active high phase lock indicator | | INCI | I | Incremental indicator from another DLL via CIB. | | GRAYI[5:0] | I | Gray-coded digital control bus from another DLL in time reference mode. | | DIFF | 0 | Difference indicator when DCNTL is difference than the internal setting and update is needed. | | INCO | 0 | Incremental indicator to other DLLs via CIB. | | GRAYO[5:0] | 0 | Gray-coded digital control bus to other DLLs via CIB | LatticeECP3 devices have two general DLLs and four Slave Delay lines, two per DLL. The DLLs are in the lowest EBR row and located adjacent to the EBR. Each DLL replaces one EBR block. One Slave Delay line is placed adjacent to the DLL and the duplicate Slave Delay line (in Figure 2-6) for the DLL is placed in the I/O ring between Banks 6 and 7 and Banks 2 and 3. The outputs from the DLL and Slave Delay lines are fed to the clock distribution network. Figure 2-6. Top-Level Block Diagram, High-Speed DLL and Slave Delay Line For more information, please see TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide. HOLD GRAY\_IN[5:0] INC\_IN **RSTN GSRN** UDDCNTL DCPS[5:0] → CLKOP → CLKOS TPIO0 (L) OR TPIO1 (R) LatticeECP3 GPLL\_PIO **→** LOCK CLKI **High-Speed DLL** CIB (DATA) CIB (CLK) GDLL PIO → GRAY\_OUT[5:0] →INC\_OUT Top ECLK1 (L) OR Top ECLK2 (R) FB CIB (CLK) CLKFB Internal from CLKOP **→** DIFF GDLLFB\_PIO ECLK1 ▶ DCNTL[5:0]\* DCNTL[5:0] CLKI CLKO (to edge clock Slave Delay Line muxes as CLKINDEL) <sup>\*</sup> This signal is not user accessible. It can only be used to feed the slave delay line. Figure 2-8. Clock Divider Connections ## **Clock Distribution Network** LatticeECP3 devices have eight quadrant-based primary clocks and eight secondary clock/control sources. Two high performance edge clocks are available on the top, left, and right edges of the device to support high speed interfaces. These clock sources are selected from external I/Os, the sysCLOCK PLLs, DLLs or routing. These clock sources are fed throughout the chip via a clock distribution system. ## **Primary Clock Sources** LatticeECP3 devices derive clocks from six primary source types: PLL outputs, DLL outputs, CLKDIV outputs, dedicated clock inputs, routing and SERDES Quads. LatticeECP3 devices have two to ten sysCLOCK PLLs and two DLLs, located on the left and right sides of the device. There are six dedicated clock inputs: two on the top side, two on the left side and two on the right side of the device. Figures 2-9, 2-10 and 2-11 show the primary clock sources for LatticeECP3 devices. Figure 2-9. Primary Clock Sources for LatticeECP3-17 Note: Clock inputs can be configured in differential or single-ended mode ## Single, Dual and Pseudo-Dual Port Modes In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output. EBR memory supports the following forms of write behavior for single port or dual port operation: - 1. **Normal** Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths. - 2. **Write Through** A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths. - 3. **Read-Before-Write (EA devices only)** When new data is written, the old content of the address appears at the output. This mode is supported for x9, x18, and x36 data widths. ## **Memory Core Reset** The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B, respectively. The Global Reset (GSRN) signal can reset both ports. The output data latches and associated resets for both ports are as shown in Figure 2-22. Figure 2-22. Memory Core Reset For further information on the sysMEM EBR block, please see the list of technical documentation at the end of this data sheet. ## sysDSP™ Slice The LatticeECP3 family provides an enhanced sysDSP architecture, making it ideally suited for low-cost, high-performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters, Fast Fourier Transforms (FFT) functions, Correlators, Reed-Solomon/Turbo/Convolution encoders and decoders. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators. ## sysDSP Slice Approach Compared to General DSP Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. The LatticeECP3, on the other hand, has many DSP slices that support different data widths. ## **MMAC DSP Element** The LatticeECP3 supports a MAC with two multipliers. This is called Multiply Multiply Accumulate or MMAC. In this case, the two operands, AA and AB, are multiplied and the result is added with the previous accumulated value and with the result of the multiplier operation of operands BA and BB. This accumulated value is available at the output. The user can enable the input and pipeline registers, but the output register is always enabled. The output register is used to store the accumulated value. The ALU is configured as the accumulator in the sysDSP slice. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-28 shows the MMAC sysDSP element. Figure 2-28. MMAC sysDSP Element Figure 2-31. MULTADDSUBSUM Slice 1 ## **Advanced sysDSP Slice Features** ## Cascading The LatticeECP3 sysDSP slice has been enhanced to allow cascading. Adder trees are implemented fully in sys-DSP slices, improving the performance. Cascading of slices uses the signals CIN, COUT and C Mux of the slice. ## **Addition** The LatticeECP3 sysDSP slice allows for the bypassing of multipliers and cascading of adder logic. High performance adder functions are implemented without the use of LUTs. The maximum width adders that can be implemented are 54-bit. ## Rounding The rounding operation is implemented in the ALU and is done by adding a constant followed by a truncation operation. The rounding methods supported are: - · Rounding to zero (RTZ) - Rounding to infinity (RTI) - · Dynamic rounding - · Random rounding - · Convergent rounding Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-32. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as LVDS inputs. Table 2-11. PIO Signal List | Name | Туре | Description | |----------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INDD | Input Data | Register bypassed input. This is not the same port as INCK. | | IPA, INA, IPB, INB | Input Data | Ports to core for input data | | OPOSA, ONEGA <sup>1</sup> ,<br>OPOSB, ONEGB <sup>1</sup> | Output Data | Output signals from core. An exception is the ONEGB port, used for tristate logic at the DQS pad. | | CE | PIO Control | Clock enables for input and output block flip-flops. | | SCLK | PIO Control | System Clock (PCLK) for input and output/TS blocks. Connected from clock ISB. | | LSR | PIO Control | Local Set/Reset | | ECLK1, ECLK2 | PIO Control | Edge clock sources. Entire PIO selects one of two sources using mux. | | ECLKDQSR <sup>1</sup> | Read Control | From DQS_STROBE, shifted strobe for memory interfaces only. | | DDRCLKPOL <sup>1</sup> | Read Control | Ensures transfer from DQS domain to SCLK domain. | | DDRLAT <sup>1</sup> | Read Control | Used to guarantee INDDRX2 gearing by selectively enabling a D-Flip-Flop in datapath. | | DEL[3:0] | Read Control | Dynamic input delay control bits. | | INCK | To Clock Distribution and PLL | PIO treated as clock PIO, path to distribute to primary clocks and PLL. | | TS | Tristate Data | Tristate signal from core (SDR) | | DQCLK0 <sup>1</sup> , DQCLK1 <sup>1</sup> | Write Control | Two clocks edges, 90 degrees out of phase, used in output gearing. | | DQSW <sup>2</sup> | Write Control | Used for output and tristate logic at DQS only. | | DYNDEL[7:0] | Write Control | Shifting of write clocks for specific DQS group, using 6:0 each step is approximately 25ps, 128 steps. Bit 7 is an invert (timing depends on input frequency). There is also a static control for this 8-bit setting, enabled with a memory cell. | | DCNTL[6:0] | PIO Control | Original delay code from DDR DLL | | DATAVALID <sup>1</sup> | Output Data | Status flag from DATAVALID logic, used to indicate when input data is captured in IOLOGIC and valid to core. | | READ | For DQS_Strobe | Read signal for DDR memory interface | | DQSI | For DQS_Strobe | Unshifted DQS strobe from input pad | | PRMBDET | For DQS_Strobe | DQSI biased to go high when DQSI is tristate, goes to input logic block as well as core logic. | | GSRN | Control from routing | Global Set/Reset | <sup>1.</sup> Signals available on left/right/top edges only. ### PIO The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. ### **Input Register Block** The input register blocks for the PIOs, in the left, right and top edges, contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. Figure 2-33 shows the input register block for the left, right and top edges. The input register block for the bottom edge contains one element to register the input signal and no DDR registers. The following description applies to the input register block for PIOs in the left, right and top edges only. <sup>2.</sup> Selected PIO. ## SCI (SERDES Client Interface) Bus The SERDES Client Interface (SCI) is an IP interface that allows the SERDES/PCS Quad block to be controlled by registers rather than the configuration memory cells. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device. The Diamond and ispLEVER design tools support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With these tools, the user can define the mode for each quad in a design. Popular standards such as 10Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), a single quad (Four SERDES channels and PCS) and some additional logic from the core. The LatticeECP3 family also supports a wide range of primary and secondary protocols. Within the same quad, the LatticeECP3 family can support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2-15 lists the allowable combination of primary and secondary protocol combinations. ## Flexible Quad SERDES Architecture The LatticeECP3 family SERDES architecture is a quad-based architecture. For most SERDES settings and standards, the whole quad (consisting of four SERDES) is treated as a unit. This helps in silicon area savings, better utilization and overall lower cost. However, for some specific standards, the LatticeECP3 quad architecture provides flexibility; more than one standard can be supported within the same quad. Table 2-15 shows the standards can be mixed and matched within the same quad. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same quad. In Table 2-15, the Primary Protocol column refers to the standard that determines the reference clock and PLL settings. The Secondary Protocol column shows the other standard that can be supported within the same quad. Furthermore, Table 2-15 also implies that more than two standards in the same quad can be supported, as long as they conform to the data rate and reference clock requirements. For example, a quad may contain PCI Express 1.1, SGMII, Serial RapidIO Type I and Serial RapidIO Type II, all in the same quad. Table 2-15. LatticeECP3 Primary and Secondary Protocol Support | Primary Protocol | Secondary Protocol | |------------------------|------------------------| | PCI Express 1.1 | SGMII | | PCI Express 1.1 | Gigabit Ethernet | | PCI Express 1.1 | Serial RapidIO Type I | | PCI Express 1.1 | Serial RapidIO Type II | | Serial RapidIO Type I | SGMII | | Serial RapidIO Type I | Gigabit Ethernet | | Serial RapidIO Type II | SGMII | | Serial RapidIO Type II | Gigabit Ethernet | | Serial RapidIO Type II | Serial RapidIO Type I | | CPRI-3 | CPRI-2 and CPRI-1 | | 3G-SDI | HD-SDI and SD-SDI | ## **Enhanced Configuration Options** LatticeECP3 devices have enhanced configuration features such as: decryption support, TransFR™ I/O and dual-boot image support. ## 1. TransFR (Transparent Field Reconfiguration) TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. See TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. ## 2. **Dual-Boot Image Support** Dual-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the LatticeECP3 can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the LatticeECP3 device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, please see TN1169, LatticeECP3 sysCONFIG Usage Guide. ## Soft Error Detect (SED) Support LatticeECP3 devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the LatticeECP3 device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal. For further information on SED support, please see TN1184, LatticeECP3 Soft Error Detection (SED) Usage Guide. #### **External Resistor** LatticeECP3 devices require a single external, 10 kOhm $\pm 1\%$ value between the XRES pin and ground. Device configuration will not be completed if this resistor is missing. There is no boundary scan register on the external resistor pad. ## **On-Chip Oscillator** Every LatticeECP3 device has an internal CMOS oscillator which is used to derive a Master Clock (MCCLK) for configuration. The oscillator and the MCCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCCLK is nominally 2.5 MHz. Table 2-16 lists all the available MCCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal Master Clock frequency of 3.1 MHz. - 2. During configuration, users select a different master clock frequency. - 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCCLK frequency of 2.5 MHz. This internal 130 MHz +/- 15% CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1169, LatticeECP3 sysCONFIG Usage Guide. ## sysI/O Recommended Operating Conditions | | | V <sub>CCIO</sub> | | | V <sub>REF</sub> (V) | | |------------------------------------------------|-----------|-------------------|-----------|-------|----------------------|-------| | Standard | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVCMOS33 <sup>2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | LVCMOS33D | 3.135 | 3.3 | 3.465 | _ | _ | _ | | LVCMOS25 <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVCMOS18 | 1.71 | 1.8 | 1.89 | _ | _ | _ | | LVCMOS15 | 1.425 | 1.5 | 1.575 | _ | _ | _ | | LVCMOS12 <sup>2</sup> | 1.14 | 1.2 | 1.26 | _ | _ | _ | | LVTTL33 <sup>2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | PCI33 | 3.135 | 3.3 | 3.465 | _ | _ | _ | | SSTL15 <sup>3</sup> | 1.43 | 1.5 | 1.57 | 0.68 | 0.75 | 0.9 | | SSTL18_I, II <sup>2</sup> | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL25_I, II <sup>2</sup> | 2.375 | 2.5 | 2.625 | 1.15 | 1.25 | 1.35 | | SSTL33_I, II <sup>2</sup> | 3.135 | 3.3 | 3.465 | 1.3 | 1.5 | 1.7 | | HSTL15_I <sup>2</sup> | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | | HSTL18_I, II <sup>2</sup> | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | LVDS25 <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVDS25E | 2.375 | 2.5 | 2.625 | _ | _ | _ | | MLVDS <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVPECL33 <sup>1, 2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | Mini LVDS | 2.375 | 2.5 | 2.625 | _ | _ | _ | | BLVDS25 <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | RSDS <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | RSDSE <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | TRLVDS | 3.14 | 3.3 | 3.47 | _ | _ | _ | | PPLVDS | 3.14/2.25 | 3.3/2.5 | 3.47/2.75 | _ | _ | _ | | SSTL15D <sup>3</sup> | 1.43 | 1.5 | 1.57 | _ | _ | _ | | SSTL18D_I <sup>2, 3</sup> , II <sup>2, 3</sup> | 1.71 | 1.8 | 1.89 | _ | _ | _ | | SSTL25D_ I <sup>2</sup> , II <sup>2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | SSTL33D_ I <sup>2</sup> , II <sup>2</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | HSTL15D_ I <sup>2</sup> | 1.425 | 1.5 | 1.575 | _ | _ | _ | | HSTL18D_ I <sup>2</sup> , II <sup>2</sup> | 1.71 | 1.8 | 1.89 | _ | _ | _ | <sup>1.</sup> Inputs on chip. Outputs are implemented with the addition of external resistors. <sup>2.</sup> For input voltage compatibility, see TN1177, LatticeECP3 sysIO Usage Guide. <sup>3.</sup> VREF is required when using Differential SSTL to interface to DDR memory. ### **BLVDS25** The LatticeECP3 devices support the BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS25 Multi-point Output Example Table 3-2. BLVDS25 DC Conditions1 #### **Over Recommended Operating Conditions** | | | Typical | | | |-------------------|-----------------------------------|------------------|------------------|-------| | Parameter | Description | <b>Zo = 45</b> Ω | <b>Zo = 90</b> Ω | Units | | V <sub>CCIO</sub> | Output Driver Supply (+/- 5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/- 1%) | 90.00 | 90.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (+/- 1%) | 45.00 | 90.00 | Ω | | R <sub>TR</sub> | Receiver Termination (+/- 1%) | 45.00 | 90.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.38 | 1.48 | V | | V <sub>OL</sub> | Output Low Voltage | 1.12 | 1.02 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.25 | 0.46 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 11.24 | 10.20 | mA | <sup>1.</sup> For input buffer, see LVDS table. ### MLVDS25 The LatticeECP3 devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-5 is one possible solution for MLVDS standard implementation. Resistor values in Figure 3-5 are industry standard values for 1% resistors. Figure 3-5. MLVDS25 (Multipoint Low Voltage Differential Signaling) Table 3-5. MLVDS25 DC Conditions1 | | | Typical | | | |-------------------|----------------------------------|----------------|----------------|-------| | Parameter | Description | <b>Zo=50</b> Ω | <b>Zo=70</b> Ω | Units | | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/-1%) | 35.00 | 35.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (+/-1%) | 50.00 | 70.00 | Ω | | R <sub>TR</sub> | Receiver Termination (+/-1%) | 50.00 | 70.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.52 | 1.60 | V | | V <sub>OL</sub> | Output Low Voltage | 0.98 | 0.90 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.54 | 0.70 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 21.74 | 20.00 | mA | <sup>1.</sup> For input buffer, see LVDS table. Table 3-11. Periodic Receiver Jitter Tolerance Specification | Description | Frequency | Condition | Min. | Тур. | Max. | Units | |-------------|------------|-------------------------|------|------|------|---------| | Periodic | 2.97 Gbps | 600 mV differential eye | _ | _ | 0.24 | UI, p-p | | Periodic | 2.5 Gbps | 600 mV differential eye | _ | _ | 0.22 | UI, p-p | | Periodic | 1.485 Gbps | 600 mV differential eye | _ | _ | 0.24 | UI, p-p | | Periodic | 622 Mbps | 600 mV differential eye | _ | | 0.15 | UI, p-p | | Periodic | 150 Mbps | 600 mV differential eye | _ | | 0.5 | UI, p-p | Note: Values are measured with PRBS $2^7$ –1, all channels operating, FPGA Logic active, I/Os around SERDES pins quiet, voltages are nominal, room temperature. Figure 3-14. Jitter Transfer – 3.125 Gbps Figure 3-15. Jitter Transfer – 2.5 Gbps Figure 3-16. Jitter Transfer – 1.25 Gbps Figure 3-17. Jitter Transfer - 622 Mbps # XAUI/Serial Rapid I/O Type 3/CPRI LV E.30 Electrical and Timing Characteristics ## **AC and DC Characteristics** Table 3-13. Transmit #### **Over Recommended Operating Conditions** | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |------------------------------------------|----------------------------------|-----------------|------|------|------|-------| | T <sub>RF</sub> | Differential rise/fall time | 20%-80% | _ | 80 | _ | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | | 80 | 100 | 120 | Ohms | | J <sub>TX_DDJ</sub> <sup>2, 3, 4</sup> | Output data deterministic jitter | | _ | _ | 0.17 | UI | | J <sub>TX_TJ</sub> <sup>1, 2, 3, 4</sup> | Total output data jitter | | _ | _ | 0.35 | UI | - 1. Total jitter includes both deterministic jitter and random jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50-Ohm impedance (100-Ohm differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Values are measured at 2.5 Gbps. Table 3-14. Receive and Jitter Tolerance ### **Over Recommended Operating Conditions** | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |---------------------------------------|-----------------------------------------------|------------------------------|------|------|------|-------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz<br>to 3.125 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz<br>to 3.125 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | | 80 | 100 | 120 | Ohms | | J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak) | | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> <sup>1, 2, 3</sup> | Random jitter tolerance (peak-to-peak) | | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak) | | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak) | | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | | 0.35 | _ | _ | UI | - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-18. - 2. Jitter values are measured with each high-speed input AC coupled into a 50-Ohm impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance parameters are characterized when Full Rx Equalization is enabled. - 5. Values are measured at 2.5 Gbps. # SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics ## **AC and DC Characteristics** ## Table 3-19. Transmit | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------------|---------------------------------|-----------------|------|------|------|-------| | BR <sub>SDO</sub> | Serial data rate | | 270 | _ | 2975 | Mbps | | T <sub>JALIGNMENT</sub> <sup>2</sup> | Serial output jitter, alignment | 270 Mbps | _ | _ | 0.20 | UI | | T <sub>JALIGNMENT</sub> <sup>2</sup> | Serial output jitter, alignment | 1485 Mbps | _ | _ | 0.20 | UI | | T <sub>JALIGNMENT</sub> <sup>1, 2</sup> | Serial output jitter, alignment | 2970Mbps | _ | _ | 0.30 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 270 Mbps | _ | _ | 0.20 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 1485 Mbps | _ | _ | 1.0 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 2970 Mbps | _ | _ | 2.0 | UI | #### Notes: - Timing jitter is measured in accordance with SMPTE RP 184-1996, SMPTE RP 192-1996 and the applicable serial data transmission standard, SMPTE 259M-1997 or SMPTE 292M (proposed). A color bar test pattern is used. The value of f<sub>SCLK</sub> is 270 MHz or 360 MHz for SMPTE 259M, 540 MHz for SMPTE 344M or 1485 MHz for SMPTE 292M serial data rates. See the Timing Jitter Bandpass section. - 2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter. - 3. All Tx jitter is measured at the output of an industry standard cable driver; connection to the cable driver is via a 50 Ohm impedance differential signal from the Lattice SERDES device. - 4. The cable driver drives: RL=75 Ohm, AC-coupled at 270, 1485, or 2970 Mbps, RREFLVL=RREFPRE=4.75 kOhm 1%. #### Table 3-20. Receive | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |-------------------|--------------------------------------------------------------|-----------------|------------------------------------------------|------|------|-------| | BR <sub>SDI</sub> | Serial input data rate | | 270 | _ | 2970 | Mbps | | CID | Stream of non-transitions<br>(=Consecutive Identical Digits) | | 7(3G)/26(SMPTE<br>Triple rates)<br>@ 10-12 BER | _ | _ | Bits | #### Table 3-21. Reference Clock | Symbol | Description | Test Conditions | Min. | Тур. | Max. | Units | |-------------------|------------------------------|-----------------|------|------|-------|-------| | F <sub>VCLK</sub> | Video output clock frequency | | 27 | _ | 74.25 | MHz | | DC <sub>V</sub> | Duty cycle, video clock | | 45 | 50 | 55 | % | ## **JTAG Port Timing Specifications** ## **Over Recommended Operating Conditions** | Symbol | Parameter | Min | Max | Units | |----------------------|----------------------------------------------------------------------|-----|-----|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCP</sub> | TCK [BSCAN] clock pulse width | | _ | ns | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time | 50 | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable — | | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | | 25 | ns | Figure 3-32. JTAG Port Timing Waveforms # LatticeECP3 Family Data Sheet Supplemental Information February 2014 Data Sheet DS1021 ## For Further Information A variety of technical notes for the LatticeECP3 family are available on the Lattice website at www.latticesemi.com. - TN1169, LatticeECP3 sysCONFIG Usage Guide - TN1176, LatticeECP3 SERDES/PCS Usage Guide - TN1177, LatticeECP3 sysIO Usage Guide - TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide - TN1179, LatticeECP3 Memory Usage Guide - TN1180, LatticeECP3 High-Speed I/O Interface - TN1181, Power Consumption and Management for LatticeECP3 Devices - TN1182, LatticeECP3 sysDSP Usage Guide - TN1184, LatticeECP3 Soft Error Detection (SED) Usage Guide - TN1189, LatticeECP3 Hardware Checklist - TN1215, LatticeECP2MS and LatticeECP2S Devices - TN1216, LatticeECP2/M and LatticeECP3 Dual Boot Feature Advanced Security Encryption Key Programming Guide for LatticeECP3 - TN1222, LatticeECP3 Slave SPI Port User's Guide For further information on interface standards refer to the following websites: - JEDEC Standards (LVTTL, LVCMOS, SSTL, HSTL): www.jedec.org - PCI: www.pcisig.com | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | LatticeECP3 Maximum I/O Buffer Speed table – Description column, references to VCCIO = 3.0V changed to 3.3V. | | | | | Updated SERDES External Reference Clock Waveforms. | | | | | Transmitter and Receiver Latency Block Diagram – Updated sections of the diagram to match descriptions on the SERDES/PCS Latency Breakdown table. | | | | Pinout Information | "Logic Signal Connections" section heading renamed "Package Pinout Information". Software menu selections within this section have been updated. | | | | | Signal Descriptions table – Updated description for V <sub>CCA</sub> signal. | | April 2012 | 02.2EA | Architecture | Updated first paragraph of Output Register Block section. | | | | | Updated the information about sysIO buffer pairs below Figure 2-38. | | | | | Updated the information relating to migration between devices in the Density Shifting section. | | | | DC and Switching<br>Characteristics | Corrected the Definitions in the sysCLOCK PLL Timing table for t <sub>RST</sub> . | | | | Ordering Information | Updated topside marks with new logos in the Ordering Information section. | | February 2012 | 02.1EA | All | Updated document with new corporate logo. | | November 2011 | 02.0EA | Introduction | Added information for LatticeECP3-17EA, 328-ball csBGA package. | | | | Architecture | Added information for LatticeECP3-17EA, 328-ball csBGA package. | | | | DC and Switching<br>Characteristics | Updated LatticeECP3 Supply Current table power numbers. | | | | | Typical Building Block Function Performance table, LatticeECP3 External Switching Characteristics table, LatticeECP3 Internal Switching Characteristics table and LatticeECP3 Family Timing Adders: Added speed grade -9 and updated speed grade -8, -7 and -6 timing numbers. | | | | Pinout Information | Added information for LatticeECP3-17EA, 328-ball csBGA package. | | | | Ordering Information | Added information for LatticeECP3-17EA, 328-ball csBGA package. | | | | | Added ordering information for low power devices and -9 speed grade devices. | | July 2011 | 01.9EA | DC and Switching<br>Characteristics | Removed ESD Performance table and added reference to LatticeECP3 Product Family Qualification Summary document. | | | | | sysCLOCK PLL TIming table, added footnote 4. | | | | | External Reference Clock Specification table – removed reference to VREF-CM-AC and removed footnote for VREF-CM-AC. | | | | Pinout Information | Pin Information Summary table: Corrected VCCIO Bank8 data for LatticeECP3-17EA 256-ball ftBGA package and LatticeECP-35EA 256-ball ftBGA package. | | April 2011 | 01.8EA | Architecture | Updated Secondary Clock/Control Sources text section. | | | | DC and Switching<br>Characteristics | Added data for 150 Mbps to SERDES Power Supply Requirements table. | | | | | Updated Frequencies in Table 3-6 Serial Output Timing and Levels | | | | | Added Data for 150 Mbps to Table 3-7 Channel Output Jitter | | | | | Corrected External Switching Characteristics table, Description for DDR3 Clock Timing, t <sub>JIT</sub> . | | | | | Corrected Internal Switching Characteristics table, Description for EBR Timing, t <sub>SUWREN_EBR</sub> and t <sub>HWREN_EBR</sub> . | | | | | Added footnote 1 to sysConfig Port Timing Specifications table. | | | | | Updated description for RX-CIDs to 150M in Table 3-9 Serial Input Data Specifications |