Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 18625 | | Number of Logic Elements/Cells | 149000 | | Total RAM Bits | 7014400 | | Number of I/O | 380 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 672-BBGA | | Supplier Device Package | 672-FPBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-150ea-8fn672itw | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **ROM Mode** ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information, please refer to TN1179, LatticeECP3 Memory Usage Guide. ## Routing There are many resources provided in the LatticeECP3 devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The LatticeECP3 family has an enhanced routing architecture that produces a compact design. The Diamond and ispLEVER design software tool suites take the output of the synthesis tool and places and routes the design. ## sysCLOCK PLLs and DLLs The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The devices in the LatticeECP3 family support two to ten full-featured General Purpose PLLs. #### **General Purpose PLL** The architecture of the PLL is shown in Figure 2-4. A description of the PLL functionality follows. CLKI is the reference frequency (generated either from the pin or from routing) for the PLL. CLKI feeds into the Input Clock Divider block. The CLKFB is the feedback signal (generated from CLKOP, CLKOS or from a user clock pin/logic). This signal feeds into the Feedback Divider. The Feedback Divider is used to multiply the reference frequency. Both the input path and feedback signals enter the Phase Frequency Detect Block (PFD) which detects first for the frequency, and then the phase, of the CLKI and CLKFB are the same which then drives the Voltage Controlled Oscillator (VCO) block. In this block the difference between the input path and feedback signals is used to control the frequency and phase of the oscillator. A LOCK signal is generated by the VCO to indicate that the VCO has locked onto the input clock signal. In dynamic mode, the PLL may lose lock after a dynamic delay adjustment and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The output of the VCO then enters the CLKOP divider. The CLKOP divider allows the VCO to operate at higher frequencies than the clock output (CLKOP), thereby increasing the frequency range. The Phase/Duty Cycle/Duty Trim block adjusts the phase and duty cycle of the CLKOS signal. The phase/duty cycle setting can be pre-programmed or dynamically adjusted. A secondary divider takes the CLKOP or CLKOS signal and uses it to derive lower frequency outputs (CLKOK). The primary output from the CLKOP divider (CLKOP) along with the outputs from the secondary dividers (CLKOK and CLKOK2) and Phase/Duty select (CLKOS) are fed to the clock distribution network. The PLL allows two methods for adjusting the phase of signal. The first is referred to as Fine Delay Adjustment. This inserts up to 16 nominal 125 ps delays to be applied to the secondary PLL output. The number of steps may be set statically or from the FPGA logic. The second method is referred to as Coarse Phase Adjustment. This allows the phase of the rising and falling edge of the secondary PLL output to be adjusted in 22.5 degree steps. The number of steps may be set statically or from the FPGA logic. Table 2-5. DLL Signals | Signal | I/O | Description | |------------|-----|-----------------------------------------------------------------------------------------------| | CLKI | I | Clock input from external pin or routing | | CLKFB | I | DLL feed input from DLL output, clock net, routing or external pin | | RSTN | I | Active low synchronous reset | | ALUHOLD | I | Active high freezes the ALU | | UDDCNTL | I | Synchronous enable signal (hold high for two cycles) from routing | | CLKOP | 0 | The primary clock output | | CLKOS | 0 | The secondary clock output with fine delay shift and/or division by 2 or by 4 | | LOCK | 0 | Active high phase lock indicator | | INCI | I | Incremental indicator from another DLL via CIB. | | GRAYI[5:0] | I | Gray-coded digital control bus from another DLL in time reference mode. | | DIFF | 0 | Difference indicator when DCNTL is difference than the internal setting and update is needed. | | INCO | 0 | Incremental indicator to other DLLs via CIB. | | GRAYO[5:0] | 0 | Gray-coded digital control bus to other DLLs via CIB | LatticeECP3 devices have two general DLLs and four Slave Delay lines, two per DLL. The DLLs are in the lowest EBR row and located adjacent to the EBR. Each DLL replaces one EBR block. One Slave Delay line is placed adjacent to the DLL and the duplicate Slave Delay line (in Figure 2-6) for the DLL is placed in the I/O ring between Banks 6 and 7 and Banks 2 and 3. The outputs from the DLL and Slave Delay lines are fed to the clock distribution network. Figure 2-6. Top-Level Block Diagram, High-Speed DLL and Slave Delay Line For more information, please see TN1178, LatticeECP3 sysCLOCK PLL/DLL Design and Usage Guide. HOLD GRAY\_IN[5:0] INC\_IN **RSTN GSRN** UDDCNTL DCPS[5:0] → CLKOP → CLKOS TPIO0 (L) OR TPIO1 (R) LatticeECP3 GPLL\_PIO **→** LOCK CLKI **High-Speed DLL** CIB (DATA) CIB (CLK) GDLL PIO → GRAY\_OUT[5:0] →INC\_OUT Top ECLK1 (L) OR Top ECLK2 (R) FB CIB (CLK) CLKFB Internal from CLKOP **→** DIFF GDLLFB\_PIO ECLK1 ▶ DCNTL[5:0]\* → DCNTL[5:0] CLKI CLKO (to edge clock Slave Delay Line muxes as CLKINDEL) <sup>\*</sup> This signal is not user accessible. It can only be used to feed the slave delay line. #### **Edge Clock Sources** Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19. Figure 2-19. Edge Clock Sources #### Notes: - 1. Clock inputs can be configured in differential or single ended mode. - 2. The two DLLs can also drive the two top edge clocks. - 3. The top left and top right PLL can also drive the two top edge clocks. ### **Edge Clock Routing** LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks. For further information, please refer to TN1182, LatticeECP3 sysDSP Usage Guide. #### **MULT DSP Element** This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, AA and AB, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-26 shows the MULT sysDSP element. Figure 2-26. MULT sysDSP Element Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-32. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as LVDS inputs. Table 2-11. PIO Signal List | Name | Туре | Description | |----------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INDD | Input Data | Register bypassed input. This is not the same port as INCK. | | IPA, INA, IPB, INB | Input Data | Ports to core for input data | | OPOSA, ONEGA <sup>1</sup> ,<br>OPOSB, ONEGB <sup>1</sup> | Output Data | Output signals from core. An exception is the ONEGB port, used for tristate logic at the DQS pad. | | CE | PIO Control | Clock enables for input and output block flip-flops. | | SCLK | PIO Control | System Clock (PCLK) for input and output/TS blocks. Connected from clock ISB. | | LSR | PIO Control | Local Set/Reset | | ECLK1, ECLK2 | PIO Control | Edge clock sources. Entire PIO selects one of two sources using mux. | | ECLKDQSR <sup>1</sup> | Read Control | From DQS_STROBE, shifted strobe for memory interfaces only. | | DDRCLKPOL <sup>1</sup> | Read Control | Ensures transfer from DQS domain to SCLK domain. | | DDRLAT <sup>1</sup> | Read Control | Used to guarantee INDDRX2 gearing by selectively enabling a D-Flip-Flop in datapath. | | DEL[3:0] | Read Control | Dynamic input delay control bits. | | INCK | To Clock Distribution and PLL | PIO treated as clock PIO, path to distribute to primary clocks and PLL. | | TS | Tristate Data | Tristate signal from core (SDR) | | DQCLK0 <sup>1</sup> , DQCLK1 <sup>1</sup> | Write Control | Two clocks edges, 90 degrees out of phase, used in output gearing. | | DQSW <sup>2</sup> | Write Control | Used for output and tristate logic at DQS only. | | DYNDEL[7:0] | Write Control | Shifting of write clocks for specific DQS group, using 6:0 each step is approximately 25ps, 128 steps. Bit 7 is an invert (timing depends on input frequency). There is also a static control for this 8-bit setting, enabled with a memory cell. | | DCNTL[6:0] | PIO Control | Original delay code from DDR DLL | | DATAVALID <sup>1</sup> | Output Data | Status flag from DATAVALID logic, used to indicate when input data is captured in IOLOGIC and valid to core. | | READ | For DQS_Strobe | Read signal for DDR memory interface | | DQSI | For DQS_Strobe | Unshifted DQS strobe from input pad | | PRMBDET | For DQS_Strobe | DQSI biased to go high when DQSI is tristate, goes to input logic block as well as core logic. | | GSRN | Control from routing | Global Set/Reset | <sup>1.</sup> Signals available on left/right/top edges only. #### PIO The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. #### **Input Register Block** The input register blocks for the PIOs, in the left, right and top edges, contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. Figure 2-33 shows the input register block for the left, right and top edges. The input register block for the bottom edge contains one element to register the input signal and no DDR registers. The following description applies to the input register block for PIOs in the left, right and top edges only. <sup>2.</sup> Selected PIO. Input signals are fed from the sysl/O buffer to the input register block (as signal DI). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and, in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows three modes of operation. In single data rate (SDR) the data is registered with the system clock by one of the registers in the single data rate sync register block. In DDR mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (ECLKDQSR) in the DDR Memory mode or ECLK signal when using DDR Generic mode, creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams. A gearbox function can be implemented in each of the input registers on the left and right sides. The gearbox function takes a double data rate signal applied to PIOA and converts it as four data streams, INA, IPA, INB and IPB. The two data streams from the first set of DDR registers are synchronized to the edge clock and then to the system clock before entering the core. Figure 2-30 provides further information on the use of the gearbox function. The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the ECLKDQSR (DDR Memory Interface mode) or ECLK (DDR Generic mode). The DDRLAT signal is used to ensure the data transfer from the synchronization registers to the clock transfer and gearbox registers. The ECLKDQSR, DDRCLKPOL and DDRLAT signals are generated in the DQS Read Control Logic Block. See Figure 2-37 for an overview of the DQS read control logic. Further discussion about using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet. Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic. To accomplish write leveling in DDR3, each DQS group has a slightly different delay that is set by DYN DELAY[7:0] in the DQS Write Control logic block. The DYN DELAY can set 128 possible delay step settings. In addition, the most significant bit will invert the clock for a 180-degree shift of the incoming clock. LatticeECP3 input and output registers can also support DDR gearing that is used to receive and transmit the high speed DDR data from and to the DDR3 Memory. LatticeECP3 supports the 1.5V SSTL I/O standard required for the DDR3 memory interface. For more information, refer to the sysIO section of this data sheet. Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on DDR Memory interface implementation in LatticeECP3. ## sysI/O Buffer Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement the wide variety of standards that are found in today's systems including LVDS, BLVDS, HSTL, SSTL Class I & II, LVCMOS, LVTTL, LVPECL, PCI. #### sysI/O Buffer Banks LatticeECP3 devices have six sysl/O buffer banks: six banks for user I/Os arranged two per side. The banks on the bottom side are wraparounds of the banks on the lower right and left sides. The seventh sysl/O buffer bank (Configuration Bank) is located adjacent to Bank 2 and has dedicated/shared I/Os for configuration. When a shared pin is not used for configuration it is available as a user I/O. Each bank is capable of supporting multiple I/O standards. Each sysl/O bank has its own I/O supply voltage ( $V_{\rm CCIO}$ ). In addition, each bank, except the Configuration Bank, has voltage references, $V_{\rm REF1}$ and $V_{\rm REF2}$ , which allow it to be completely independent from the others. Figure 2-38 shows the seven banks and their associated supplies. In LatticeECP3 devices, single-ended output buffers and ratioed input buffers (LVTTL, LVCMOS and PCI) are powered using $V_{CCIO}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of $V_{CCIO}$ . Each bank can support up to two separate $V_{REF}$ voltages, $V_{REF1}$ and $V_{REF2}$ , that set the threshold for the referenced input buffers. Some dedicated I/O pins in a bank can be configured to be a reference voltage supply pin. Each I/O is individually configurable based on the bank's supply and reference voltages. ## 2. Left and Right (Banks 2, 3, 6 and 7) sysl/O Buffer Pairs (50% Differential and 100% Single-Ended Outputs) The sysl/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. One of the referenced input buffers can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O. In addition, programmable on-chip input termination (parallel or differential, static or dynamic) is supported on these sides, which is required for DDR3 interface. However, there is no support for hot-socketing for the I/O pins located on the left and right side of the device as the PCI clamp is always enabled on these pins. LVDS, RSDS, PPLVDS and Mini-LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks. ## 3. Configuration Bank sysl/O Buffer Pairs (Single-Ended Outputs, Only on Shared Pins When Not Used by Configuration) The sysl/O buffers in the Configuration Bank consist of ratioed single-ended output drivers and single-ended input buffers. This bank does not support PCI clamp like the other banks on the top, left, and right sides. The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer. Programmable PCI clamps are only available on the top banks. PCI clamps are used primarily on inputs and bidirectional pads to reduce ringing on the receiving end. ### Typical sysl/O I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ , $V_{CCIO8}$ and $V_{CCAUX}$ have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other $V_{CCIO}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in LatticeECP3 devices, see the list of technical documentation at the end of this data sheet. The $V_{CC}$ and $V_{CCAUX}$ supply the power to the FPGA core fabric, whereas the $V_{CCIO}$ supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. $V_{CCIO}$ supplies should be powered-up before or together with the $V_{CC}$ and $V_{CCAUX}$ supplies. ### Supported sysl/O Standards The LatticeECP3 sysl/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, slew rates, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, BLVDS, LVPECL, MLVDS, RSDS, Mini-LVDS, PPLVDS (point-to-point LVDS), TRLVDS (Transition Reduced LVDS), differential SSTL and differential HSTL. For further information on utilizing the sysl/O buffer to support a variety of standards please see TN1177, LatticeECP3 syslO Usage Guide. Figure 2-40. SERDES/PCS Quads (LatticeECP3-150) Table 2-13. LatticeECP3 SERDES Standard Support | Standard | Data Rate<br>(Mbps) | Number of<br>General/Link Width | Encoding Style | |------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------|----------------| | PCI Express 1.1 | 2500 | x1, x2, x4 | 8b10b | | Gigabit Ethernet | 1250, 2500 | x1 | 8b10b | | SGMII | 1250 x1 | | 8b10b | | XAUI | 3125 | x4 | 8b10b | | Serial RapidIO Type I,<br>Serial RapidIO Type II,<br>Serial RapidIO Type III | 1250,<br>2500,<br>3125 | x1, x4 | 8b10b | | CPRI-1,<br>CPRI-2,<br>CPRI-3,<br>CPRI-4 | 614.4,<br>1228.8,<br>2457.6,<br>3072.0 | x1 | 8b10b | | SD-SDI<br>(259M, 344M) | 143 <sup>1</sup> ,<br>177 <sup>1</sup> ,<br>270,<br>360,<br>540 | x1 | NRZI/Scrambled | | HD-SDI<br>(292M) | 1483.5,<br>1485 | x1 | NRZI/Scrambled | | 3G-SDI<br>(424M) | 2967,<br>2970 | x1 | NRZI/Scrambled | | SONET-STS-3 <sup>2</sup> | 155.52 | x1 | N/A | | SONET-STS-12 <sup>2</sup> | 622.08 | x1 | N/A | | SONET-STS-48 <sup>2</sup> | 2488 | x1 | N/A | <sup>1.</sup> For slower rates, the SERDES are bypassed and CML signals are directly connected to the FPGA routing. <sup>2.</sup> The SONET protocol is supported in 8-bit SERDES mode. See TN1176 Lattice ECP3 SERDES/PCS Usage Guide for more information. | Table 2-14. | Available | <b>SERDES</b> | Quads p | er LatticeECP3 | Devices | |-------------|-----------|---------------|---------|----------------|---------| |-------------|-----------|---------------|---------|----------------|---------| | Package | ECP3-17 | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 | |------------|------------|---------|---------|---------|----------| | 256 ftBGA | 1 | 1 | _ | _ | _ | | 328 csBGA | 2 channels | _ | _ | _ | _ | | 484 fpBGA | 1 | 1 | 1 | 1 | | | 672 fpBGA | _ | 1 | 2 | 2 | 2 | | 1156 fpBGA | _ | _ | 3 | 3 | 4 | #### **SERDES Block** A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2-41 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic. Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCOB and VCCIB). Figure 2-41. Simplified Channel Block Diagram for SERDES/PCS Block #### **PCS** As shown in Figure 2-41, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO. For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel. The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic. ## LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup> | | | | Турі | Typical | | | |--------------------|-------------------------------------------------------------------|-------------|---------------|------------|-------|--| | Symbol | Parameter | Device | -6L, -7L, -8L | -6, -7, -8 | Units | | | | | ECP-17EA | 29.8 | 49.4 | mA | | | | | ECP3-35EA | 53.7 | 89.4 | mA | | | I <sub>CC</sub> | Core Power Supply Current | ECP3-70EA | 137.3 | 230.7 | mA | | | | | ECP3-95EA | 137.3 | 230.7 | mA | | | | | ECP3-150EA | 219.5 | 370.9 | mA | | | | | ECP-17EA | 18.3 | 19.4 | mA | | | | | ECP3-35EA | 19.6 | 23.1 | mA | | | I <sub>CCAUX</sub> | Auxiliary Power Supply Current | ECP3-70EA | 26.5 | 32.4 | mA | | | | | ECP3-95EA | 26.5 | 32.4 | mA | | | | | ECP3-150EA | 37.0 | 45.7 | mA | | | | | ECP-17EA | 0.0 | 0.0 | mA | | | | PLL Power Supply Current (Per PLL) | ECP3-35EA | 0.1 | 0.1 | mA | | | I <sub>CCPLL</sub> | | ECP3-70EA | 0.1 | 0.1 | mA | | | | | ECP3-95EA | 0.1 | 0.1 | mA | | | | | ECP3-150EA | 0.1 | 0.1 | mA | | | | | ECP-17EA | 1.3 | 1.4 | mA | | | | | ECP3-35EA | 1.3 | 1.4 | mA | | | I <sub>CCIO</sub> | Bank Power Supply Current (Per Bank) | ECP3-70EA | 1.4 | 1.5 | mA | | | | | ECP3-95EA | 1.4 | 1.5 | mA | | | | | ECP3-150EA | 1.4 | 1.5 | mA | | | I <sub>CCJ</sub> | JTAG Power Supply Current | All Devices | 2.5 | 2.5 | mA | | | | | ECP-17EA | 6.1 | 6.1 | mA | | | | | ECP3-35EA | 6.1 | 6.1 | mA | | | $I_{CCA}$ | Transmit, Receive, PLL and<br>Reference Clock Buffer Power Supply | ECP3-70EA | 18.3 | 18.3 | mA | | | | Tree crock Bullet I ower ouppry | ECP3-95EA | 18.3 | 18.3 | mA | | | | | ECP3-150EA | 24.4 | 24.4 | mA | | <sup>1.</sup> For further information on supply current, please see the list of technical documentation at the end of this data sheet. <sup>2.</sup> Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the $V_{\mbox{\scriptsize CCIO}}$ or GND. <sup>3.</sup> Frequency 0 MHz. <sup>4.</sup> Pattern represents a "blank" configuration data file. <sup>5.</sup> $T_J = 85$ °C, power supplies at nominal voltage. <sup>6.</sup> To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool. ## SERDES Power Supply Requirements<sup>1, 2, 3</sup> | Symbol | Description | Тур. | Max. | Units | |----------------------|----------------------------------------|------|------|-------| | Standby (Power I | Down) | | • | • | | I <sub>CCA-SB</sub> | V <sub>CCA</sub> current (per channel) | 3 | 5 | mA | | I <sub>CCIB-SB</sub> | Input buffer current (per channel) | _ | _ | mA | | I <sub>CCOB-SB</sub> | Output buffer current (per channel) | _ | _ | mA | | Operating (Data I | Rate = 3.2 Gbps) | | • | • | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 68 | 77 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 5 | 7 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 19 | 25 | mA | | Operating (Data I | Rate = 2.5 Gbps) | | • | • | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 66 | 76 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 15 | 18 | mA | | Operating (Data I | Rate = 1.25 Gbps) | | | | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 62 | 72 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 15 | 18 | mA | | Operating (Data I | Rate = 250 Mbps) | | • | • | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 55 | 65 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | I <sub>CCOB-OP</sub> | Output buffer current (per channel) | 14 | 17 | mA | | Operating (Data I | Rate = 150 Mbps) | • | • | • | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> current (per channel) | 55 | 65 | mA | | I <sub>CCIB-OP</sub> | Input buffer current (per channel) | 4 | 5 | mA | | І <sub>ССОВ-ОР</sub> | Output buffer current (per channel) | 14 | 17 | mA | <sup>1.</sup> Equalization enabled, pre-emphasis disabled. <sup>2.</sup> One quarter of the total quad power (includes contribution from common circuits, all channels in the quad operating, pre-emphasis disabled, equalization enabled). <sup>3.</sup> Pre-emphasis adds 20 mA to ICCA-OP data. ## sysI/O Single-Ended DC Electrical Characteristics | Input/Output | , | V <sub>IL</sub> | V <sub>IH</sub> | | V <sub>OL</sub> V <sub>OH</sub> | | | | |---------------|-------------|--------------------------|--------------------------|----------|---------------------------------|--------------------------|------------------------|-----------------------------------| | Standard | Min. (V) | Max. (V) | Min. (V) | Max. (V) | Max. (V) | Min. (V) | I <sub>OL</sub> 1 (mA) | I <sub>OH</sub> <sup>1</sup> (mA) | | | | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 20, 16, | -20, -16, | | LVCMOS33 | -0.3 | 0.8 | 2.0 | 3.6 | | | 12, 8, 4 | -12, -8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS25 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4 | -20, -16,<br>-12, -8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS18 | -0.3 | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16, 12,<br>8, 4 | -16, -12,<br>-8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS15 | -0.3 | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8, 4 | -8, -4 | | LVCIVIOS15 | -0.3 | 0.35 V <sub>CCIO</sub> | 0.05 VCCIO | 3.0 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVCMOS12 | -0.3 | 0.35 V <sub>CC</sub> | 0.65 V <sub>CC</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 6, 2 | -6, -2 | | LVCIVIOS12 | -0.3 | 0.33 V <sub>CC</sub> | 0.05 V <sub>CC</sub> | 3.0 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | LVTTL33 | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4 | -20, -16,<br>-12, -8, -4 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | PCI33 | -0.3 | 0.3 V <sub>CCIO</sub> | 0.5 V <sub>CCIO</sub> | 3.6 | 0.1 V <sub>CCIO</sub> | 0.9 V <sub>CCIO</sub> | 1.5 | -0.5 | | SSTL18_I | -0.3 | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 6.7 | -6.7 | | SSTL18_II | -0.3 | V 0.105 | V <sub>REF</sub> + 0.125 | 3.6 | 0.28 | V 0.29 | 8 | -8 | | (DDR2 Memory) | -0.3 | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | 3.0 | 0.20 | V <sub>CCIO</sub> - 0.28 | 11 | -11 | | SSTL2_I | -0.3 | V 0.19 | V .019 | 3.6 | 0.54 | V 0.60 | 7.6 | -7.6 | | 331L2_I | -0.3 | V <sub>REF</sub> - 0.18 | V <sub>REF</sub> + 0.18 | 3.0 | 0.54 | V <sub>CCIO</sub> - 0.62 | 12 | -12 | | SSTL2_II | -0.3 | V <sub>RFF</sub> - 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | 0.35 | V <sub>CCIO</sub> - 0.43 | 15.2 | -15.2 | | (DDR Memory) | -0.3 | V <sub>REF</sub> - 0.16 | V <sub>REF</sub> + 0.16 | 3.0 | 0.55 | V <sub>CCIO</sub> - 0.43 | 20 | -20 | | SSTL3_I | -0.3 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | 0.7 | V <sub>CCIO</sub> - 1.1 | 8 | -8 | | SSTL3_II | -0.3 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | 0.5 | V <sub>CCIO</sub> - 0.9 | 16 | -16 | | SSTL15 | 0.0 | V 0.1 | V . 0.1 | 2.6 | 0.0 | V <sub>CCIO</sub> - 0.3 | 7.5 | -7.5 | | (DDR3 Memory) | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.3 | V <sub>CCIO</sub> * 0.8 | 9 | -9 | | HSTL15_I | -0.3 | V 0.1 | V . 0.1 | 3.6 | 0.4 | V 0.4 | 4 | -4 | | H31L15_1 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.0 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LICTI 10 I | 02 1/ 04 1/ | | 0.4 | V 0.4 | 8 | -8 | | | | HSTL18_I | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 12 | -12 | | HSTL18_II | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | <sup>1.</sup> For electromigration, the average DC current drawn by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed n \* 8 mA, where n is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. #### **BLVDS25** The LatticeECP3 devices support the BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS25 Multi-point Output Example Table 3-2. BLVDS25 DC Conditions1 | | | Тур | ical | | |-------------------|-----------------------------------|------------------|------------------|-------| | Parameter | Description | <b>Zo = 45</b> Ω | <b>Zo = 90</b> Ω | Units | | V <sub>CCIO</sub> | Output Driver Supply (+/- 5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/- 1%) | 90.00 | 90.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (+/- 1%) | 45.00 | 90.00 | Ω | | R <sub>TR</sub> | Receiver Termination (+/- 1%) | 45.00 | 90.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.38 | 1.48 | V | | V <sub>OL</sub> | Output Low Voltage | 1.12 | 1.02 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.25 | 0.46 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 11.24 | 10.20 | mA | <sup>1.</sup> For input buffer, see LVDS table. #### RSDS25E The LatticeECP3 devices support differential RSDS and RSDSE standards. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors. Figure 3-4. RSDS25E (Reduced Swing Differential Signaling) Table 3-4. RSDS25E DC Conditions1 | Parameter | Description | Typical | Units | |-------------------|----------------------------------|---------|-------| | V <sub>CCIO</sub> | Output Driver Supply (+/-5%) | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 20 | Ω | | R <sub>S</sub> | Driver Series Resistor (+/-1%) | 294 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (+/-1%) | 121 | Ω | | R <sub>T</sub> | Receiver Termination (+/-1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.35 | V | | V <sub>OL</sub> | Output Low Voltage | 1.15 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.20 | V | | $V_{CM}$ | Output Common Mode Voltage | 1.25 | V | | Z <sub>BACK</sub> | Back Impedance | 101.5 | Ω | | I <sub>DC</sub> | DC Output Current | 3.66 | mA | <sup>1.</sup> For input buffer, see LVDS table. ## LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup> ## **Over Recommended Commercial Operating Conditions** | | | | -8 | | -7 | | -6 | | | |-----------------------|---------------------------------|-----------------------------------------|----------|----------------------|---------|-----------------------|--------|------|----------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-70EA/95EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-35EA | 683 | _ | 688 | _ | 690 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-35EA | 683 | _ | 688 | _ | 690 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-35EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-17EA | 683 | _ | 688 | _ | 690 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-17EA | 683 | _ | 688 | _ | 690 | _ | ps | | f <sub>MAX GDDR</sub> | DDRX1 Clock Frequency | ECP3-17EA | _ | 250 | - | 250 | _ | 250 | MHz | | Generic DDRX1 O | utput with Clock and Data Aligi | ned at Pin (GDDRX1_TX. | SCLK.Ali | igned) <sup>10</sup> | l | | l | l | 1 | | t <sub>DIBGDDR</sub> | Data Invalid Before Clock | ECP3-150EA | _ | 335 | _ | 338 | _ | 341 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After Clock | ECP3-150EA | _ | 335 | _ | 338 | _ | 341 | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DIBGDDR</sub> | Data Invalid Before Clock | ECP3-70EA/95EA | _ | 339 | _ | 343 | _ | 347 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After Clock | ECP3-70EA/95EA | _ | 339 | _ | 343 | _ | 347 | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-70EA/95EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DIBGDDR</sub> | Data Invalid Before Clock | ECP3-35EA | _ | 322 | _ | 320 | _ | 321 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After Clock | ECP3-35EA | _ | 322 | _ | 320 | _ | 321 | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-35EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DIBGDDR</sub> | Data Invalid Before Clock | ECP3-17EA | _ | 322 | _ | 320 | _ | 321 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After Clock | ECP3-17EA | _ | 322 | _ | 320 | _ | 321 | ps | | f <sub>MAX</sub> GDDR | DDRX1 Clock Frequency | ECP3-17EA | _ | 250 | _ | 250 | _ | 250 | MHz | | | output with Clock and Data (<10 | Bits Wide) Centered at I | Pin (GDD | RX1 TX. | DQS.Cer | ntered) <sup>10</sup> | | | | | Left and Right Sig | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | , | | | | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-150EA | 670 | I — | 670 | _ | 670 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-150EA | 670 | _ | 670 | _ | 670 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-150EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-70EA/95EA | 657 | _ | 652 | _ | 650 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-70EA/95EA | 657 | _ | 652 | _ | 650 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-70EA/95EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-35EA | 670 | _ | 675 | _ | 676 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-35EA | 670 | _ | 675 | _ | 676 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-35EA | _ | 250 | _ | 250 | _ | 250 | MHz | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | ECP3-17EA | 670 | _ | 670 | _ | 670 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | ECP3-17EA | 670 | _ | 670 | _ | 670 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency | ECP3-17EA | _ | 250 | _ | 250 | _ | 250 | MHz | | | output with Clock and Data (>10 | Bits Wide) Aligned at Pi | n (GDDR | X2_TX.A | ligned) | l | I | | <u> </u> | | Left and Right Sic | les | <u> </u> | | | | | | | | | t <sub>DIBGDDR</sub> | Data Invalid Before Clock | All ECP3EA Devices | _ | 200 | _ | 210 | _ | 220 | ps | | t <sub>DIAGDDR</sub> | Data Invalid After Clock | All ECP3EA Devices | _ | 200 | _ | 210 | _ | 220 | ps | | f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency | All ECP3EA Devices | _ | 500 | _ | 420 | _ | 375 | MHz | | | output with Clock and Data (>10 | | | | L (GDDF | | QSDLL. | | | | Left and Right Sic | <u> </u> | , | | - | • | | | | | | t <sub>DVBGDDR</sub> | Data Valid Before CLK | All ECP3EA Devices | 400 | _ | 400 | _ | 431 | _ | ps | | t <sub>DVAGDDR</sub> | Data Valid After CLK | All ECP3EA Devices | | _ | 400 | _ | 432 | _ | ps | | f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency | All ECP3EA Devices | | 400 | _ | 400 | _ | 375 | MHz | | INIAV_GDDU | | 1 = 5 : 52, : 2 5 : 1000 | l | | | | L | | | ## **SERDES High Speed Data Receiver** Table 3-9. Serial Input Data Specifications | Symbol | Description | Min. | Тур. | Max. | Units | | |------------------------|----------------------------------------------------------------------------------------------------|---------|-----------|------------------------------------|---------|------| | RX-CID <sub>S</sub> | | 3.125 G | _ | _ | 136 | | | | Stream of nontransitions <sup>1</sup> (CID = Consecutive Identical Digits) @ 10 <sup>-12</sup> BER | 2.5 G | _ | _ | 144 | | | | | 1.485 G | _ | _ | 160 | Bits | | | | 622 M | _ | _ | 204 | | | | | 270 M | _ | _ | 228 | | | | | 150 M | _ | _ | 296 | | | V <sub>RX-DIFF-S</sub> | Differential input sensitivity | 150 | _ | 1760 | mV, p-p | | | $V_{RX-IN}$ | Input levels | 0 | _ | V <sub>CCA</sub> +0.5 <sup>4</sup> | V | | | V <sub>RX-CM-DC</sub> | Input common mode range (DC coupled) | 0.6 | _ | $V_{CCA}$ | V | | | V <sub>RX-CM-AC</sub> | Input common mode range (AC coupled) <sup>3</sup> | 0.1 | _ | V <sub>CCA</sub> +0.2 | V | | | T <sub>RX-RELOCK</sub> | SCDR re-lock time <sup>2</sup> | _ | 1000 | _ | Bits | | | Z <sub>RX-TERM</sub> | Input termination 50/75 Ohm/High Z | -20% | 50/75/HiZ | +20% | Ohms | | | RL <sub>RX-RL</sub> | Return loss (without package) | 10 | _ | _ | dB | | <sup>1.</sup> This is the number of bits allowed without a transition on the incoming data stream when using DC coupling. ### **Input Data Jitter Tolerance** A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type. Table 3-10. Receiver Total Jitter Tolerance Specification | Description | Frequency | Condition | Min. | Тур. | Max. | Units | |---------------|------------|-------------------------|------|------|------|---------| | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 3.125 Gbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 2.5 Gbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 1.25 Gbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | 7 | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 600 mV differential eye | _ | _ | 0.47 | UI, p-p | | Random | 622 Mbps | 600 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | 1 | 600 mV differential eye | _ | _ | 0.65 | UI, p-p | Note: Values are measured with CJPAT, all channels operating, FPGA Logic active, I/Os around SERDES pins quiet, voltages are nominal, room temperature. <sup>2.</sup> This is the typical number of bit times to re-lock to a new phase or frequency within +/- 300 ppm, assuming 8b10b encoded data. <sup>3.</sup> AC coupling is used to interface to LVPECL and LVDS. LVDS interfaces are found in laser drivers and Fibre Channel equipment. LVDS interfaces are generally found in 622 Mbps SERDES devices. <sup>4.</sup> Up to 1.76 V. # **HDMI (High-Definition Multimedia Interface) Electrical and Timing Characteristics** ## **AC and DC Characteristics** Table 3-22. Transmit and Receive<sup>1, 2</sup> | | | Spec. Co | mpliance | | |--------------------------------|-----------------------------------------------|------------|------------|-------| | Symbol | Description | Min. Spec. | Max. Spec. | Units | | Transmit | | | | | | Intra-pair Skew | | _ | 75 | ps | | Inter-pair Skew | | _ | 800 | ps | | TMDS Differential Clock Jitter | | _ | 0.25 | UI | | Receive | | | | | | R <sub>T</sub> | Termination Resistance | 40 | 60 | Ohms | | V <sub>ICM</sub> | Input AC Common Mode Voltage (50-Ohm Setting) | _ | 50 | mV | | TMDS Clock Jitter | Clock Jitter Tolerance | _ | 0.25 | UI | <sup>1.</sup> Output buffers must drive a translation device. Max. speed is 2 Gbps. If translation device does not modify rise/fall time, the maximum speed is 1.5 Gbps. <sup>2.</sup> Input buffers must be AC coupled in order to support the 3.3 V common mode. Generally, HDMI inputs are terminated by an external cable equalizer before data/clock is forwarded to the LatticeECP3 device. ## **Switching Test Conditions** Figure 3-33 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-23. Figure 3-33. Output Test Load, LVTTL and LVCMOS Standards \*CL Includes Test Fixture and Probe Capacitance Table 3-23. Test Fixture Required Components, Non-Terminated Interfaces | Test Condition | R <sub>1</sub> | R <sub>2</sub> | CL | Timing Ref. | V <sub>T</sub> | |--------------------------------------------------|----------------|----------------|------|-----------------------------------|-------------------| | | | | | LVCMOS 3.3 = 1.5V | _ | | | | | | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _ | | LVTTL and other LVCMOS settings (L -> H, H -> L) | $\infty$ | $\infty$ | 0 pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _ | | | | | | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z -> H) | $\infty$ | 1ΜΩ | 0 pF | V <sub>CCIO</sub> /2 | _ | | LVCMOS 2.5 I/O (Z -> L) | 1 ΜΩ | $\infty$ | 0 pF | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> | | LVCMOS 2.5 I/O (H -> Z) | $\infty$ | 100 | 0 pF | V <sub>OH</sub> - 0.10 | _ | | LVCMOS 2.5 I/O (L -> Z) | 100 | $\infty$ | 0 pF | V <sub>OL</sub> + 0.10 | V <sub>CCIO</sub> | Note: Output test conditions for all other interfaces are determined by the respective standards. | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Updated Simplified Channel Block Diagram for SERDES/PCS Block diagram. | | | | | Updated Device Configuration text section. | | | | | Corrected software default value of MCCLK to be 2.5 MHz. | | | | DC and Switching<br>Characteristics | Updated VCCOB Min/Max data in Recommended Operating Conditions table. | | | | | Corrected footnote 2 in sysIO Recommended Operating Conditions table. | | | | | Added added footnote 7 for t <sub>SKEW_PRIB</sub> to External Switching Characteristics table. | | | | | Added 2-to-1 Gearing text section and table. | | | | | Updated External Reference Clock Specification (refclkp/refclkn) table. | | | | | LatticeECP3 sysCONFIG Port Timing Specifications - updated t <sub>DINIT</sub> information. | | | | | Added sysCONFIG Port Timing waveform. | | | | | Serial Input Data Specifications table, delete Typ data for V <sub>RX-DIFF-S</sub> . | | | | | Added footnote 4 to sysCLOCK PLL Timing table for t <sub>PFD</sub> . | | | | | Added SERDES/PCS Block Latency Breakdown table. | | | | | External Reference Clock Specifications table, added footnote 4, add symbol name vREF-IN-DIFF. | | | | | Added SERDES External Reference Clock Waveforms. | | | | | Updated Serial Output Timing and Levels table. | | | | | Pin-to-pin performance table, changed "typically 3% slower" to "typically slower". | | | | | Updated timing information | | | | | Updated SERDES minimum frequency. | | | | | Added data to the following tables: External Switching Characteristics, Internal Switching Characteristics, Family Timing Adders, Maximum I/O Buffer Speed, DLL Timing, High Speed Data Transmitter, Channel Output Jitter, Typical Building Block Function Performance, Register-to-Register Performance, and Power Supply Requirements. | | | | | Updated Serial Input Data Specifications table. | | | | | Updated Transmit table, Serial Rapid I/O Type 2 Electrical and Timing Characteristics section. | | | | Pinout Information | Updated Signal Description tables. | | | | | Updated Pin Information Summary tables and added footnote 1. | | February 2009 | 01.0 | | Initial release. |