# E: Lattice Semiconductor Corporation - LFE3-150EA-9FN672C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Not For New Designs                                                           |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 18625                                                                         |
| Number of Logic Elements/Cells | 149000                                                                        |
| Total RAM Bits                 | 7014400                                                                       |
| Number of I/O                  | 380                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                 |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                               |
| Package / Case                 | 672-BBGA                                                                      |
| Supplier Device Package        | 672-FPBGA (27x27)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-150ea-9fn672c |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# LatticeECP3 Family Data Sheet Architecture

June 2013

Data Sheet DS1021

## **Architecture Overview**

Each LatticeECP3 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM<sup>™</sup> Embedded Block RAM (EBR) and rows of sys-DSP<sup>™</sup> Digital Signal Processing slices, as shown in Figure 2-1. The LatticeECP3-150 has four rows of DSP slices; all other LatticeECP3 devices have two rows of DSP slices. In addition, the LatticeECP3 family contains SERDES Quads on the bottom of the device.

There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and Programmable Functional Unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. Only one type of block is used per row.

The LatticeECP3 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18Kbit fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, LatticeECP3 devices contain up to two rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

The LatticeECP3 devices feature up to 16 embedded 3.2 Gbps SERDES (Serializer / Deserializer) channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of four SERDES channels, along with its Physical Coding Sub-layer (PCS) block, creates a quad. The functionality of the SERDES/PCS quads can be controlled by memory cells set during device configuration or by registers that are addressable during device operation. The registers in every quad can be programmed via the SERDES Client Interface (SCI). These quads (up to four) are located at the bottom of the devices.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysl/O buffers. The sysl/O buffers of the LatticeECP3 devices are arranged in seven banks, allowing the implementation of a wide variety of I/O standards. In addition, a separate I/O bank is provided for the programming interfaces. 50% of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3.

The LatticeECP3 registers in PFU and sysI/O can be configured to be SET or RESET. After power up and the device is configured, it enters into user mode with these registers SET/RESET according to the configuration setting, allowing the device entering to a known state for predictable system function.

Other blocks provided include PLLs, DLLs and configuration functions. The LatticeECP3 architecture provides two Delay Locked Loops (DLLs) and up to ten Phase Locked Loops (PLLs). The PLL and DLL blocks are located at the end of the EBR/DSP rows.

The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located toward the center of this EBR row. Every device in the LatticeECP3 family supports a sysCONFIG<sup>™</sup> port located in the corner between banks one and two, which allows for serial or parallel device configuration.

In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The LatticeECP3 devices use 1.2 V as their core voltage.

<sup>© 2013</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



chain in order to better match the reference and feedback signals. This digital code from the ALU is also transmitted via the Digital Control bus (DCNTL) bus to its associated Slave Delay lines (two per DLL). The ALUHOLD input allows the user to suspend the ALU output at its current value. The UDDCNTL signal allows the user to latch the current value on the DCNTL bus.

The DLL has two clock outputs, CLKOP and CLKOS. These outputs can individually select one of the outputs from the tapped delay line. The CLKOS has optional fine delay shift and divider blocks to allow this output to be further modified, if required. The fine delay shift block allows the CLKOS output to phase shifted a further 45, 22.5 or 11.25 degrees relative to its normal position. Both the CLKOS and CLKOP outputs are available with optional duty cycle correction. Divide by two and divide by four frequencies are available at CLKOS. The LOCK output signal is asserted when the DLL is locked. Figure 2-5 shows the DLL block diagram and Table 2-5 provides a description of the DLL inputs and outputs.

The user can configure the DLL for many common functions such as time reference delay mode and clock injection removal mode. Lattice provides primitives in its design tools for these functions.



Figure 2-5. Delay Locked Loop Diagram (DLL)

\* This signal is not user accessible. This can only be used to feed the slave delay line.



#### Figure 2-31. MULTADDSUBSUM Slice 1



## Advanced sysDSP Slice Features

#### Cascading

The LatticeECP3 sysDSP slice has been enhanced to allow cascading. Adder trees are implemented fully in sys-DSP slices, improving the performance. Cascading of slices uses the signals CIN, COUT and C Mux of the slice.

#### Addition

The LatticeECP3 sysDSP slice allows for the bypassing of multipliers and cascading of adder logic. High performance adder functions are implemented without the use of LUTs. The maximum width adders that can be implemented are 54-bit.

#### Rounding

The rounding operation is implemented in the ALU and is done by adding a constant followed by a truncation operation. The rounding methods supported are:

- Rounding to zero (RTZ)
- Rounding to infinity (RTI)
- Dynamic rounding
- Random rounding
- Convergent rounding



## ALU Flags

The sysDSP slice provides a number of flags from the ALU including:

- Equal to zero (EQZ)
- Equal to zero with mask (EQZM)
- Equal to one with mask (EQOM)
- Equal to pattern with mask (EQPAT)
- Equal to bit inverted pattern with mask (EQPATB)
- Accumulator Overflow (OVER)
- Accumulator Underflow (UNDER)
- Either over or under flow supporting LatticeECP2 legacy designs (OVERUNDER)

### **Clock, Clock Enable and Reset Resources**

Global Clock, Clock Enable and Reset signals from routing are available to every sysDSP slice. From four clock sources (CLK0, CLK1, CLK2, and CLK3) one clock is selected for each input register, pipeline register and output register. Similarly Clock Enable (CE) and Reset (RST) are selected at each input register, pipeline register and output register.

## **Resources Available in the LatticeECP3 Family**

Table 2-9 shows the maximum number of multipliers for each member of the LatticeECP3 family. Table 2-10 shows the maximum available EBR RAM Blocks in each LatticeECP3 device. EBR blocks, together with Distributed RAM can be used to store variables locally for fast DSP operations.

| Device   | DSP Slices | 9x9 Multiplier | 18x18 Multiplier | 36x36 Multiplier |
|----------|------------|----------------|------------------|------------------|
| ECP3-17  | 12         | 48             | 24               | 6                |
| ECP3-35  | 32         | 128            | 64               | 16               |
| ECP3-70  | 64         | 256            | 128              | 32               |
| ECP3-95  | 64         | 256            | 128              | 32               |
| ECP3-150 | 160        | 640            | 320              | 80               |

Table 2-9. Maximum Number of DSP Slices in the LatticeECP3 Family

Table 2-10. Embedded SRAM in the LatticeECP3 Family

| Device   | EBR SRAM Block | Total EBR SRAM<br>(Kbits) |
|----------|----------------|---------------------------|
| ECP3-17  | 38             | 700                       |
| ECP3-35  | 72             | 1327                      |
| ECP3-70  | 240            | 4420                      |
| ECP3-95  | 240            | 4420                      |
| ECP3-150 | 372            | 6850                      |



Input signals are fed from the sysl/O buffer to the input register block (as signal DI). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and, in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when using a global clock.

The input block allows three modes of operation. In single data rate (SDR) the data is registered with the system clock by one of the registers in the single data rate sync register block.

In DDR mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (ECLKDQSR) in the DDR Memory mode or ECLK signal when using DDR Generic mode, creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

A gearbox function can be implemented in each of the input registers on the left and right sides. The gearbox function takes a double data rate signal applied to PIOA and converts it as four data streams, INA, IPA, INB and IPB. The two data streams from the first set of DDR registers are synchronized to the edge clock and then to the system clock before entering the core. Figure 2-30 provides further information on the use of the gearbox function.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the ECLKDQSR (DDR Memory Interface mode) or ECLK (DDR Generic mode). The DDRLAT signal is used to ensure the data transfer from the synchronization registers to the clock transfer and gearbox registers.

The ECLKDQSR, DDRCLKPOL and DDRLAT signals are generated in the DQS Read Control Logic Block. See Figure 2-37 for an overview of the DQS read control logic.

Further discussion about using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet.

Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic.





#### Figure 2-36. Edge Clock, DLL Calibration and DQS Local Bus Distribution

DQS Strobe and Transition Detect Logic

#### I/O Ring

\*Includes shared configuration I/Os and dedicated configuration I/Os.



#### Figure 2-38. LatticeECP3 Banks



LatticeECP3 devices contain two types of sysI/O buffer pairs.

#### 1. Top (Bank 0 and Bank 1) and Bottom sysIO Buffer Pairs (Single-Ended Outputs Only)

The sysl/O buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input. Only the top edge buffers have a programmable PCI clamp.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

The top and bottom sides are ideal for general purpose I/O, PCI, and inputs for LVDS (LVDS outputs are only allowed on the left and right sides). The top side can be used for the DDR3 ADDR/CMD signals.

The I/O pins located on the top and bottom sides of the device (labeled PTxxA/B or PBxxA/B) are fully hot socketable. Note that the pads in Banks 3, 6 and 8 are wrapped around the corner of the device. In these banks, only the pads located on the top or bottom of the device are hot socketable. The top and bottom side pads can be identified by the Lattice Diamond tool.

There are some restrictions to be aware of when using spread spectrum. When a quad shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the quad is compatible with all protocols within the quad. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements.

While the LatticeECP3 architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, Serial RapidIO or SGMII channel within the same quad, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, Serial RapidIO and SGMII transmit jitter specifications.

For further information on SERDES, please see TN1176, LatticeECP3 SERDES/PCS Usage Guide.

## IEEE 1149.1-Compliant Boundary Scan Testability

All LatticeECP3 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage  $V_{CCJ}$  and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards.

For more information, please see TN1169, LatticeECP3 sysCONFIG Usage Guide.

## **Device Configuration**

All LatticeECP3 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. The sysCONFIG port includes seven I/Os used as dedicated pins with the remaining pins used as dual-use pins. See TN1169, LatticeECP3 sysCONFIG Usage Guide for more information about using the dual-use pins as general purpose I/Os.

There are various ways to configure a LatticeECP3 device:

- 1. JTAG
- 2. Standard Serial Peripheral Interface (SPI and SPIm modes) interface to boot PROM memory
- 3. System microprocessor to drive a x8 CPU port (PCM mode)
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Generic byte wide flash with a MachXO<sup>™</sup> device, providing control and addressing

On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port.

LatticeECP3 devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations.



## **DC Electrical Characteristics**

| Symbol                          | Parameter                                | Condition                                                                                                                                                   | Min.           | Тур. | Max.                  | Units |
|---------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|-----------------------|-------|
| $I_{\rm IL}, I_{\rm IH}^{1, 4}$ | Input or I/O Low Leakage                 | $0 \le V_{IN} \le (V_{CCIO} - 0.2 V)$                                                                                                                       | —              |      | 10                    | μΑ    |
| I <sub>IH</sub> <sup>1, 3</sup> | Input or I/O High Leakage                | $(V_{CCIO} - 0.2 \text{ V}) < V_{IN} \le 3.6 \text{ V}$                                                                                                     | —              | _    | 150                   | μA    |
| I <sub>PU</sub>                 | I/O Active Pull-up Current               | $0 \le V_{IN} \le 0.7 V_{CCIO}$                                                                                                                             | -30            |      | -210                  | μΑ    |
| I <sub>PD</sub>                 | I/O Active Pull-down Current             | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{CCIO}$                                                                                                                  | 30             |      | 210                   | μΑ    |
| I <sub>BHLS</sub>               | Bus Hold Low Sustaining Current          | $V_{IN} = V_{IL} (MAX)$                                                                                                                                     | 30             |      | —                     | μΑ    |
| I <sub>BHHS</sub>               | Bus Hold High Sustaining Current         | $V_{IN} = 0.7 V_{CCIO}$                                                                                                                                     | -30            | _    | —                     | μΑ    |
| I <sub>BHLO</sub>               | Bus Hold Low Overdrive Current           | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                 | —              | _    | 210                   | μΑ    |
| I <sub>BHHO</sub>               | Bus Hold High Overdrive Current          | $0 \le V_{IN} \le V_{CCIO}$                                                                                                                                 | —              | _    | -210                  | μA    |
| V <sub>BHT</sub>                | Bus Hold Trip Points                     | $0 \le V_{IN} \le V_{IH}$ (MAX)                                                                                                                             | $V_{IL}$ (MAX) | —    | V <sub>IH</sub> (MIN) | V     |
| C1                              | I/O Capacitance <sup>2</sup>             |                                                                                                                                                             | —              | 5    | 8                     | pf    |
| C2                              | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = 1.2 \text{ V}, V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | —              | 5    | 7                     | pf    |

#### **Over Recommended Operating Conditions**

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Applicable to general purpose I/Os in top and bottom banks. 4. When used as  $V_{REF}$  maximum leakage= 25  $\mu$ A.



# LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup>

|                    |                                                                   |                                                                                                     | Турі          | Typical    |       |  |
|--------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------|------------|-------|--|
| Symbol             | Parameter                                                         | Device                                                                                              | -6L, -7L, -8L | -6, -7, -8 | Units |  |
|                    |                                                                   | ECP-17EA                                                                                            | 29.8          | 49.4       | mA    |  |
|                    |                                                                   | ECP3-35EA                                                                                           | 53.7          | 89.4       | mA    |  |
| I <sub>CC</sub>    | Core Power Supply Current                                         | ECP3-70EA                                                                                           | 137.3         | 230.7      | mA    |  |
|                    |                                                                   | ECP3-95EA                                                                                           | 137.3         | 230.7      | mA    |  |
|                    |                                                                   | Device     -6L, -7L, -8L       ECP-17EA     29.8       ECP3-35EA     53.7       ECP3-70EA     137.3 | 370.9         | mA         |       |  |
|                    |                                                                   | ECP-17EA                                                                                            | 18.3          | 19.4       | mA    |  |
|                    |                                                                   | ECP3-35EA                                                                                           | 19.6          | 23.1       | mA    |  |
| I <sub>CCAUX</sub> | Auxiliary Power Supply Current                                    | ECP3-70EA                                                                                           | 26.5          | 32.4       | mA    |  |
|                    |                                                                   | ECP3-95EA                                                                                           | 26.5          | 32.4       | mA    |  |
|                    |                                                                   | ECP3-150EA                                                                                          | 37.0          | 45.7       | mA    |  |
|                    |                                                                   | ECP-17EA                                                                                            | 0.0           | 0.0        | mA    |  |
|                    |                                                                   | ECP3-35EA                                                                                           | 0.1           | 0.1        | mA    |  |
| I <sub>CCPLL</sub> | PLL Power Supply Current (Per PLL)                                | ECP3-70EA                                                                                           | 0.1           | 0.1        | mA    |  |
|                    |                                                                   | ECP3-95EA                                                                                           | 0.1           | 0.1        | mA    |  |
|                    |                                                                   | ECP3-150EA                                                                                          | 0.1           | 0.1        | mA    |  |
|                    |                                                                   | ECP-17EA                                                                                            | 1.3           | 1.4        | mA    |  |
|                    |                                                                   | ECP3-35EA                                                                                           | 1.3           | 1.4        | mA    |  |
| I <sub>CCIO</sub>  | Bank Power Supply Current (Per Bank)                              | ECP3-70EA                                                                                           | 1.4           | 1.5        | mA    |  |
|                    |                                                                   | ECP3-95EA                                                                                           | 1.4           | 1.5        | mA    |  |
|                    |                                                                   | ECP3-150EA                                                                                          | 1.4           | 1.5        | mA    |  |
| I <sub>CCJ</sub>   | JTAG Power Supply Current                                         | All Devices                                                                                         | 2.5           | 2.5        | mA    |  |
|                    |                                                                   | ECP-17EA                                                                                            | 6.1           | 6.1        | mA    |  |
|                    |                                                                   | ECP3-35EA                                                                                           | 6.1           | 6.1        | mA    |  |
| I <sub>CCA</sub>   | Transmit, Receive, PLL and<br>Reference Clock Buffer Power Supply | ECP3-70EA                                                                                           | 18.3          | 18.3       | mA    |  |
|                    |                                                                   | ECP3-95EA                                                                                           | 18.3          | 18.3       | mA    |  |
|                    |                                                                   | ECP3-150EA                                                                                          | 24.4          | 24.4       | mA    |  |

### **Over Recommended Operating Conditions**

1. For further information on supply current, please see the list of technical documentation at the end of this data sheet.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the  $V_{\mbox{CCIO}}$  or GND.

3. Frequency 0 MHz.

4. Pattern represents a "blank" configuration data file.

5.  $T_J = 85$  °C, power supplies at nominal voltage.

6. To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool.



# SERDES Power Supply Requirements<sup>1, 2, 3</sup>

| Symbol                   | Description                            | Тур. | Max. | Units |
|--------------------------|----------------------------------------|------|------|-------|
| Standby (Power I         | Down)                                  | •    |      |       |
| I <sub>CCA-SB</sub>      | V <sub>CCA</sub> current (per channel) | 3    | 5    | mA    |
| I <sub>CCIB-SB</sub>     | Input buffer current (per channel)     | —    | —    | mA    |
| I <sub>CCOB-SB</sub>     | Output buffer current (per channel)    | —    | —    | mA    |
| Operating (Data F        | Rate = 3.2 Gbps)                       |      |      | •     |
| I <sub>CCA-OP</sub>      | V <sub>CCA</sub> current (per channel) | 68   | 77   | mA    |
| I <sub>CCIB-OP</sub>     | Input buffer current (per channel)     | 5    | 7    | mA    |
| I <sub>CCOB-OP</sub>     | Output buffer current (per channel)    | 19   | 25   | mA    |
| Operating (Data F        | Rate = 2.5 Gbps)                       |      | •    | •     |
| I <sub>CCA-OP</sub>      | V <sub>CCA</sub> current (per channel) | 66   | 76   | mA    |
| I <sub>CCIB-OP</sub>     | Input buffer current (per channel)     | 4    | 5    | mA    |
| I <sub>CCOB-OP</sub>     | Output buffer current (per channel)    | 15   | 18   | mA    |
| Operating (Data F        | Rate = 1.25 Gbps)                      |      | •    | •     |
| I <sub>CCA-OP</sub>      | V <sub>CCA</sub> current (per channel) | 62   | 72   | mA    |
| I <sub>CCIB-OP</sub>     | Input buffer current (per channel)     | 4    | 5    | mA    |
| I <sub>CCOB-OP</sub>     | Output buffer current (per channel)    | 15   | 18   | mA    |
| <b>Operating</b> (Data I | Rate = 250 Mbps)                       | •    |      |       |
| I <sub>CCA-OP</sub>      | V <sub>CCA</sub> current (per channel) | 55   | 65   | mA    |
| I <sub>CCIB-OP</sub>     | Input buffer current (per channel)     | 4    | 5    | mA    |
| I <sub>CCOB-OP</sub>     | Output buffer current (per channel)    | 14   | 17   | mA    |
| Operating (Data F        | Rate = 150 Mbps)                       | •    | •    | •     |
| I <sub>CCA-OP</sub>      | V <sub>CCA</sub> current (per channel) | 55   | 65   | mA    |
| I <sub>CCIB-OP</sub>     | Input buffer current (per channel)     | 4    | 5    | mA    |
| I <sub>CCOB-OP</sub>     | Output buffer current (per channel)    | 14   | 17   | mA    |

1. Equalization enabled, pre-emphasis disabled.

2. One quarter of the total quad power (includes contribution from common circuits, all channels in the quad operating, pre-emphasis disabled, equalization enabled).

3. Pre-emphasis adds 20 mA to ICCA-OP data.



## LVDS25E

The top and bottom sides of LatticeECP3 devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-1 is one possible solution for point-to-point signals.





#### Table 3-1. LVDS25E DC Conditions

| Parameter         | Description                      | Typical | Units |
|-------------------|----------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)     | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                 | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)   | 158     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%) | 140     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)     | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage              | 1.43    | V     |
| V <sub>OL</sub>   | Output Low Voltage               | 1.07    | V     |
| V <sub>OD</sub>   | Output Differential Voltage      | 0.35    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage       | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                   | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                | 6.03    | mA    |

#### LVCMOS33D

All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3 V V<sub>CCIO</sub>. The default drive current for LVCMOS33D output is 12 mA with the option to change the device strength to 4 mA, 8 mA, 16 mA or 20 mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D.



### LVPECL33

The LatticeECP3 devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals.

#### Figure 3-3. Differential LVPECL33



#### Table 3-3. LVPECL33 DC Conditions<sup>1</sup>

| Parameter         | Description                      | Typical | Units |
|-------------------|----------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)     | 3.30    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                 | 10      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)   | 93      | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%) | 196     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)     | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage              | 2.05    | V     |
| V <sub>OL</sub>   | Output Low Voltage               | 1.25    | V     |
| V <sub>OD</sub>   | Output Differential Voltage      | 0.80    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage       | 1.65    | V     |
| ZBACK             | Back Impedance                   | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



## LatticeECP3 sysCONFIG Port Timing Specifications (Continued)

**Over Recommended Operating Conditions** 

| Parameter         | Description                              | Min. | Max. | Units |
|-------------------|------------------------------------------|------|------|-------|
| t <sub>SSCL</sub> | CCLK Minimum Low Pulse                   | 5    | _    | ns    |
| t <sub>HLCH</sub> | HOLDN Low Setup Time (Relative to CCLK)  | 5    | _    | ns    |
| t <sub>CHHH</sub> | HOLDN Low Hold Time (Relative to CCLK)   | 5    | _    | ns    |
| Master and        | Slave SPI (Continued)                    |      |      |       |
| t <sub>CHHL</sub> | HOLDN High Hold Time (Relative to CCLK)  | 5    | _    | ns    |
| t <sub>HHCH</sub> | HOLDN High Setup Time (Relative to CCLK) | 5    | _    | ns    |
| t <sub>HLQZ</sub> | HOLDN to Output High-Z                   | —    | 9    | ns    |
| t <sub>HHQX</sub> | HOLDN to Output Low-Z                    | —    | 9    | ns    |

1. Re-toggling the PROGRAMN pin is not permitted until the INITN pin is high. Avoid consecutive toggling of the PROGRAMN.

| Parameter              | Min.                 | Max.                 | Units |
|------------------------|----------------------|----------------------|-------|
| Master Clock Frequency | Selected value - 15% | Selected value + 15% | MHz   |
| Duty Cycle             | 40                   | 60                   | %     |

#### Figure 3-20. sysCONFIG Parallel Port Read Cycle





#### Figure 3-30. SPI Configuration Waveforms



Figure 3-31. Slave SPI HOLDN Waveforms





## **Switching Test Conditions**

Figure 3-33 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-23.

#### Figure 3-33. Output Test Load, LVTTL and LVCMOS Standards



\*CL Includes Test Fixture and Probe Capacitance

| Test Condition                                   | R <sub>1</sub>                         | R <sub>2</sub> | CL   | Timing Ref.                       | V <sub>T</sub>    |
|--------------------------------------------------|----------------------------------------|----------------|------|-----------------------------------|-------------------|
|                                                  |                                        |                |      | LVCMOS 3.3 = 1.5V                 | —                 |
|                                                  |                                        |                |      | LVCMOS 2.5 = $V_{CCIO}/2$         | —                 |
| LVTTL and other LVCMOS settings (L -> H, H -> L) | $\infty$                               | $\infty$       | 0 pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | —                 |
|                                                  |                                        |                |      | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | —                 |
|                                                  |                                        |                |      | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | —                 |
| LVCMOS 2.5 I/O (Z -> H)                          | x                                      | 1MΩ            | 0 pF | V <sub>CCIO</sub> /2              | —                 |
| LVCMOS 2.5 I/O (Z -> L)                          | 1 MΩ                                   | $\infty$       | 0 pF | V <sub>CCIO</sub> /2              | V <sub>CCIO</sub> |
| LVCMOS 2.5 I/O (H -> Z)                          | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | 100            | 0 pF | V <sub>OH</sub> - 0.10            | —                 |
| LVCMOS 2.5 I/O (L -> Z)                          | 100                                    | $\infty$       | 0 pF | V <sub>OL</sub> + 0.10            | V <sub>CCIO</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# Pin Information Summary (Cont.)

| Pin Information Summary                                |                         |       | ECP3-17EA |           | ECP3-35EA |           |           |  |
|--------------------------------------------------------|-------------------------|-------|-----------|-----------|-----------|-----------|-----------|--|
| Pin Type                                               | Pin Type                |       | 328 csBGA | 484 fpBGA | 256 ftBGA | 484 fpBGA | 672 fpBGA |  |
|                                                        | Bank 0                  | 13    | 10        | 18        | 13        | 21        | 24        |  |
|                                                        | Bank 1                  | 7     | 5         | 12        | 7         | 18        | 18        |  |
|                                                        | Bank 2                  | 2     | 2         | 4         | 1         | 8         | 8         |  |
| Emulated Differential I/O per<br>Bank                  | Bank 3                  | 4     | 2         | 13        | 5         | 20        | 19        |  |
| Buint                                                  | Bank 6                  | 5     | 1         | 13        | 6         | 22        | 20        |  |
|                                                        | Bank 7                  | 6     | 9         | 10        | 6         | 11        | 13        |  |
|                                                        | Bank 8                  | 12    | 12        | 12        | 12        | 12        | 12        |  |
|                                                        | Bank 0                  | 0     | 0         | 0         | 0         | 0         | 0         |  |
|                                                        | Bank 1                  | 0     | 0         | 0         | 0         | 0         | 0         |  |
|                                                        | Bank 2                  | 2     | 2         | 3         | 3         | 6         | 6         |  |
| Highspeed Differential I/O per<br>Bank                 | Bank 3                  | 5     | 4         | 9         | 4         | 9         | 12        |  |
| Buint                                                  | Bank 6                  | 5     | 4         | 9         | 4         | 11        | 12        |  |
|                                                        | Bank 7                  | 5     | 6         | 8         | 5         | 9         | 10        |  |
|                                                        | Bank 8                  | 0     | 0         | 0         | 0         | 0         | 0         |  |
|                                                        | Bank 0                  | 26/13 | 20/10     | 36/18     | 26/13     | 42/21     | 48/24     |  |
|                                                        | Bank 1                  | 14/7  | 10/5      | 24/12     | 14/7      | 36/18     | 36/18     |  |
|                                                        | Bank 2                  | 8/4   | 9/4       | 14/7      | 8/4       | 28/14     | 28/14     |  |
| Total Single Ended/ Total<br>Differential I/O per Bank | Bank 3                  | 18/9  | 12/6      | 44/22     | 18/9      | 58/29     | 63/31     |  |
|                                                        | Bank 6                  | 20/10 | 11/5      | 44/22     | 20/10     | 67/33     | 65/32     |  |
|                                                        | Bank 7                  | 23/11 | 30/15     | 36/18     | 23/11     | 40/20     | 46/23     |  |
|                                                        | Bank 8                  | 24/12 | 24/12     | 24/12     | 24/12     | 24/12     | 24/12     |  |
|                                                        | Bank 0                  | 2     | 1         | 3         | 2         | 3         | 4         |  |
|                                                        | Bank 1                  | 1     | 0         | 2         | 1         | 3         | 3         |  |
|                                                        | Bank 2                  | 0     | 0         | 1         | 0         | 2         | 2         |  |
| DDR Groups Bonded per                                  | Bank 3                  | 1     | 0         | 3         | 1         | 3         | 4         |  |
| Bank <sup>2</sup>                                      | Bank 6                  | 1     | 0         | 3         | 1         | 4         | 4         |  |
|                                                        | Bank 7                  | 1     | 2         | 2         | 1         | 3         | 3         |  |
|                                                        | Configuration<br>Bank 8 | 0     | 0         | 0         | 0         | 0         | 0         |  |
| SERDES Quads                                           |                         | 1     | 1         | 1         | 1         | 1         | 1         |  |

These pins must remain floating on the board.
Some DQS groups may not support DQS-12. Refer to the device pinout (.csv) file.



# Pin Information Summary (Cont.)

| Pin Information Summary |                        |           | ECP3-95EA |            | ECP3-        | 150EA         |
|-------------------------|------------------------|-----------|-----------|------------|--------------|---------------|
| Pin Ty                  | ре                     | 484 fpBGA | 672 fpBGA | 1156 fpBGA | 672<br>fpBGA | 1156<br>fpBGA |
|                         | Bank 0                 | 21        | 30        | 43         | 30           | 47            |
|                         | Bank 1                 | 18        | 24        | 39         | 24           | 43            |
| Emulated                | Bank 2                 | 8         | 12        | 13         | 12           | 18            |
| Differential I/O        | Bank 3                 | 20        | 23        | 33         | 23           | 37            |
| per Bank                | Bank 6                 | 22        | 25        | 33         | 25           | 37            |
|                         | Bank 7                 | 11        | 16        | 18         | 16           | 24            |
|                         | Bank 8                 | 12        | 12        | 12         | 12           | 12            |
|                         | Bank 0                 | 0         | 0         | 0          | 0            | 0             |
|                         | Bank 1                 | 0         | 0         | 0          | 0            | 0             |
| Highspeed               | Bank 2                 | 6         | 9         | 9          | 9            | 15            |
| Differential I/O        | Bank 3                 | 9         | 12        | 16         | 12           | 21            |
| per Bank                | Bank 6                 | 11        | 14        | 16         | 14           | 21            |
|                         | Bank 7                 | 9         | 12        | 13         | 12           | 18            |
|                         | Bank 8                 | 0         | 0         | 0          | 0            | 0             |
|                         | Bank 0                 | 42/21     | 60/30     | 86/43      | 60/30        | 94/47         |
|                         | Bank 1                 | 36/18     | 48/24     | 78/39      | 48/24        | 86/43         |
| Total Single Ended/     | Bank 2                 | 28/14     | 42/21     | 44/22      | 42/21        | 66/33         |
| Total Differential      | Bank 3                 | 58/29     | 71/35     | 98/49      | 71/35        | 116/58        |
| I/O per Bank            | Bank 6                 | 67/33     | 78/39     | 98/49      | 78/39        | 116/58        |
|                         | Bank 7                 | 40/20     | 56/28     | 62/31      | 56/28        | 84/42         |
|                         | Bank 8                 | 24/12     | 24/12     | 24/12      | 24/12        | 24/12         |
|                         | Bank 0                 | 3         | 5         | 7          | 5            | 7             |
|                         | Bank 1                 | 3         | 4         | 7          | 4            | 7             |
|                         | Bank 2                 | 2         | 3         | 3          | 3            | 4             |
| DDR Groups<br>Bonded    | Bank 3                 | 3         | 4         | 5          | 4            | 7             |
| per Bank                | Bank 6                 | 4         | 4         | 5          | 4            | 7             |
|                         | Bank 7                 | 3         | 4         | 4          | 4            | 6             |
|                         | Configuration<br>Bank8 | 0         | 0         | 0          | 0            | 0             |
| SERDES Quads            | •                      | 1         | 2         | 3          | 2            | 4             |

1. These pins must remain floating on the board.



#### Industrial

The following devices may have associated errata. Specific devices with associated errata will be notated with a footnote.

| Part Number         | Voltage | Grade | Power | Package <sup>1</sup> | Pins | Temp. | LUTs (K) |
|---------------------|---------|-------|-------|----------------------|------|-------|----------|
| LFE3-17EA-6FTN256I  | 1.2 V   | -6    | STD   | Lead-Free ftBGA      | 256  | IND   | 17       |
| LFE3-17EA-7FTN256I  | 1.2 V   | -7    | STD   | Lead-Free ftBGA      | 256  | IND   | 17       |
| LFE3-17EA-8FTN256I  | 1.2 V   | -8    | STD   | Lead-Free ftBGA      | 256  | IND   | 17       |
| LFE3-17EA-6LFTN256I | 1.2 V   | -6    | LOW   | Lead-Free ftBGA      | 256  | IND   | 17       |
| LFE3-17EA-7LFTN256I | 1.2 V   | -7    | LOW   | Lead-Free ftBGA      | 256  | IND   | 17       |
| LFE3-17EA-8LFTN256I | 1.2 V   | -8    | LOW   | Lead-Free ftBGA      | 256  | IND   | 17       |
| LFE3-17EA-6MG328I   | 1.2 V   | -6    | STD   | Lead-Free csBGA      | 328  | IND   | 17       |
| LFE3-17EA-7MG328I   | 1.2 V   | -7    | STD   | Lead-Free csBGA      | 328  | IND   | 17       |
| LFE3-17EA-8MG328I   | 1.2 V   | -8    | STD   | Lead-Free csBGA      | 328  | IND   | 17       |
| LFE3-17EA-6LMG328I  | 1.2 V   | -6    | LOW   | Green csBGA          | 328  | IND   | 17       |
| LFE3-17EA-7LMG328I  | 1.2 V   | -7    | LOW   | Green csBGA          | 328  | IND   | 17       |
| LFE3-17EA-8LMG328I  | 1.2 V   | -8    | LOW   | Green csBGA          | 328  | IND   | 17       |
| LFE3-17EA-6FN484I   | 1.2 V   | -6    | STD   | Lead-Free fpBGA      | 484  | IND   | 17       |
| LFE3-17EA-7FN484I   | 1.2 V   | -7    | STD   | Lead-Free fpBGA      | 484  | IND   | 17       |
| LFE3-17EA-8FN484I   | 1.2 V   | -8    | STD   | Lead-Free fpBGA      | 484  | IND   | 17       |
| LFE3-17EA-6LFN484I  | 1.2 V   | -6    | LOW   | Lead-Free fpBGA      | 484  | IND   | 17       |
| LFE3-17EA-7LFN484I  | 1.2 V   | -7    | LOW   | Lead-Free fpBGA      | 484  | IND   | 17       |
| LFE3-17EA-8LFN484I  | 1.2 V   | -8    | LOW   | Lead-Free fpBGA      | 484  | IND   | 17       |

1. Green = Halogen free and lead free.

| Part Number         | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|---------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-35EA-6FTN256I  | 1.2 V   | -6                 | STD   | Lead-Free ftBGA | 256  | IND   | 33       |
| LFE3-35EA-7FTN256I  | 1.2 V   | -7                 | STD   | Lead-Free ftBGA | 256  | IND   | 33       |
| LFE3-35EA-8FTN256I  | 1.2 V   | -8                 | STD   | Lead-Free ftBGA | 256  | IND   | 33       |
| LFE3-35EA-6LFTN256I | 1.2 V   | -6                 | LOW   | Lead-Free ftBGA | 256  | IND   | 33       |
| LFE3-35EA-7LFTN256I | 1.2 V   | -7                 | LOW   | Lead-Free ftBGA | 256  | IND   | 33       |
| LFE3-35EA-8LFTN256I | 1.2 V   | -8                 | LOW   | Lead-Free ftBGA | 256  | IND   | 33       |
| LFE3-35EA-6FN484I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 484  | IND   | 33       |
| LFE3-35EA-7FN484I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 484  | IND   | 33       |
| LFE3-35EA-8FN484I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 484  | IND   | 33       |
| LFE3-35EA-6LFN484I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 484  | IND   | 33       |
| LFE3-35EA-7LFN484I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 484  | IND   | 33       |
| LFE3-35EA-8LFN484I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 484  | IND   | 33       |
| LFE3-35EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 33       |
| LFE3-35EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 33       |
| LFE3-35EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 33       |
| LFE3-35EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 33       |
| LFE3-35EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 33       |
| LFE3-35EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 33       |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.



| Part Number          | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|----------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-150EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-6FN1156I  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-7FN1156I  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-8FN1156I  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-6LFN1156I | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-7LFN1156I | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-8LFN1156I | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 149      |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.

| Part Number                        | Voltage | Grade | Power | Package         | Pins | Temp. | LUTs (K) |
|------------------------------------|---------|-------|-------|-----------------|------|-------|----------|
| LFE3-150EA-6FN672ITW <sup>1</sup>  | 1.2 V   | -6    | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-7FN672ITW <sup>1</sup>  | 1.2 V   | -7    | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-8FN672ITW <sup>1</sup>  | 1.2 V   | -8    | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-6FN1156ITW <sup>1</sup> | 1.2 V   | -6    | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-7FN1156ITW <sup>1</sup> | 1.2 V   | -7    | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-8FN1156ITW <sup>1</sup> | 1.2 V   | -8    | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |

1. Specifications for the LFE3-150EA-*sp*FN*pkg*CTW and LFE3-150EA-*sp*FN*pkg*ITW devices, (where *sp* is the speed and *pkg* is the package), are the same as the LFE3-150EA-*sp*FN*pkg*C and LFE3-150EA-*sp*FN*pkg*I devices respectively, except as specified below.

• The CTC (Clock Tolerance Circuit) inside the SERDES hard PCS in the TW device is not functional but it can be bypassed and implemented in soft IP.

• The SERDES XRES pin on the TW device passes CDM testing at 250V.