# E. Lattice Semiconductor Corporation - LFE3-17EA-6LFTN256I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                         |
|--------------------------------|--------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 2125                                                                           |
| Number of Logic Elements/Cells | 17000                                                                          |
| Total RAM Bits                 | 716800                                                                         |
| Number of I/O                  | 133                                                                            |
| Number of Gates                | -                                                                              |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                  |
| Mounting Type                  | Surface Mount                                                                  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                             |
| Package / Case                 | 256-BGA                                                                        |
| Supplier Device Package        | 256-FTBGA (17x17)                                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-17ea-6lftn256i |
|                                |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices.

# **PFU Blocks**

The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



# Figure 2-2. PFU Diagram



# Slice

Slice 0 through Slice 2 contain two LUT4s feeding two registers, whereas Slice 3 contains two LUT4s only. For PFUs, Slice 0 through Slice 2 can be configured as distributed memory, a capability not available in the PFF. Table 2-1 shows the capability of the slices in both PFF and PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

| Table 2-1. | Resources ar    | nd Modes | Available | per Slice |
|------------|-----------------|----------|-----------|-----------|
|            | 11000 di 000 di |          | / 11 aa   |           |

|         | PFU E                   | BLock                   | PFF Block               |                    |  |
|---------|-------------------------|-------------------------|-------------------------|--------------------|--|
| Slice   | Resources               | Modes                   | Resources               | Modes              |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 3 | 2 LUT4s                 | Logic, ROM              | 2 LUT4s                 | Logic, ROM         |  |

Figure 2-3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks.

Slices 0, 1 and 2 have 14 input signals: 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six to routing and one to carry-chain (to the adjacent PFU). Slice 3 has 10 input signals from routing and four signals to routing. Table 2-2 lists the signals associated with Slice 0 to Slice 2.



Figure 2-4. General Purpose PLL Diagram



Table 2-4 provides a description of the signals in the PLL blocks.

Table 2-4. PLL Blocks Signal Descriptions

| Signal     | I/O | Description                                                               |
|------------|-----|---------------------------------------------------------------------------|
| CLKI       | I   | Clock input from external pin or routing                                  |
| CLKFB      | I   | PLL feedback input from CLKOP, CLKOS, or from a user clock (pin or logic) |
| RST        | I   | "1" to reset PLL counters, VCO, charge pumps and M-dividers               |
| RSTK       | I   | "1" to reset K-divider                                                    |
| WRDEL      | I   | DPA Fine Delay Adjust input                                               |
| CLKOS      | 0   | PLL output to clock tree (phase shifted/duty cycle changed)               |
| CLKOP      | 0   | PLL output to clock tree (no phase shift)                                 |
| CLKOK      | 0   | PLL output to clock tree through secondary clock divider                  |
| CLKOK2     | 0   | PLL output to clock tree (CLKOP divided by 3)                             |
| LOCK       | 0   | "1" indicates PLL LOCK to CLKI                                            |
| FDA [3:0]  | I   | Dynamic fine delay adjustment on CLKOS output                             |
| DRPAI[3:0] | I   | Dynamic coarse phase shift, rising edge setting                           |
| DFPAI[3:0] | I   | Dynamic coarse phase shift, falling edge setting                          |

# Delay Locked Loops (DLL)

In addition to PLLs, the LatticeECP3 family of devices has two DLLs per device.

CLKI is the input frequency (generated either from the pin or routing) for the DLL. CLKI feeds into the output muxes block to bypass the DLL, directly to the DELAY CHAIN block and (directly or through divider circuit) to the reference input of the Phase Detector (PD) input mux. The reference signal for the PD can also be generated from the Delay Chain signals. The feedback input to the PD is generated from the CLKFB pin or from a tapped signal from the Delay chain.

The PD produces a binary number proportional to the phase and frequency difference between the reference and feedback signals. Based on these inputs, the ALU determines the correct digital control codes to send to the delay



# Secondary Clock/Control Sources

LatticeECP3 devices derive eight secondary clock sources (SC0 through SC7) from six dedicated clock input pads and the rest from routing. Figure 2-14 shows the secondary clock sources. All eight secondary clock sources are defined as inputs to a per-region mux SC0-SC7. SC0-SC3 are primary for control signals (CE and/or LSR), and SC4-SC7 are for the clock.

In an actual implementation, there is some overlap to maximize routability. In addition to SC0-SC3, SC7 is also an input to the control signals (LSR or CE). SC0-SC2 are also inputs to clocks along with SC4-SC7.





Note: Clock inputs can be configured in differential or single-ended mode.

# Secondary Clock/Control Routing

Global secondary clock is a secondary clock that is distributed to all regions. The purpose of the secondary clock routing is to distribute the secondary clock sources to the secondary clock regions. Secondary clocks in the LatticeECP3 devices are region-based resources. Certain EBR rows and special vertical routing channels bind the secondary clock regions. This special vertical routing channel aligns with either the left edge of the center DSP slice in the DSP row or the center of the DSP row. Figure 2-15 shows this special vertical routing channel and the 20 secondary clock regions for the LatticeECP3 family of devices. All devices in the LatticeECP3 family have eight secondary clock resources per region (SC0 to SC7). The same secondary clock routing can be used for control signals.



# MULTADDSUBSUM DSP Element

In this case, the operands AA and AB are multiplied and the result is added/subtracted with the result of the multiplier operation of operands BA and BB of Slice 0. Additionally, the operands AA and AB are multiplied and the result is added/subtracted with the result of the multiplier operation of operands BA and BB of Slice 1. The results of both addition/subtractions are added by the second ALU following the slice cascade path. The user can enable the input, output and pipeline registers. Figure 2-30 and Figure 2-31 show the MULTADDSUBSUM sysDSP element.

### Figure 2-30. MULTADDSUBSUM Slice 0









Note: Simplified diagram does not show CE/SET/REST details.

# Output Register Block

The output register block registers signals from the core of the device before they are passed to the sysl/O buffers. The blocks on the left and right PIOs contain registers for SDR and full DDR operation. The topside PIO block is the same as the left and right sides except it does not support ODDRX2 gearing of output logic. ODDRX2 gearing is used in DDR3 memory interfaces. The PIO blocks on the bottom contain the SDR registers but do not support generic DDR.

Figure 2-34 shows the Output Register Block for PIOs on the left and right edges.

In SDR mode, OPOSA feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a Dtype or latch. In DDR mode, two of the inputs are fed into registers on the positive edge of the clock. At the next clock cycle, one of the registered outputs is also latched.

A multiplexer running off the same clock is used to switch the mux between the 11 and 01 inputs that will then feed the output.

A gearbox function can be implemented in the output register block that takes four data streams: OPOSA, ONEGA, OPOSB and ONEGB. All four data inputs are registered on the positive edge of the system clock and two of them are also latched. The data is then output at a high rate using a multiplexer that runs off the DQCLK0 and DQCLK1 clocks. DQCLK0 and DQCLK1 are used in this case to transfer data from the system clock to the edge clock domain. These signals are generated in the DQS Write Control Logic block. See Figure 2-37 for an overview of the DQS write control logic.

Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic.

Further discussion on using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet.



# 2. Left and Right (Banks 2, 3, 6 and 7) sysl/O Buffer Pairs (50% Differential and 100% Single-Ended Outputs)

The sysl/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two sets of single-ended input buffers (both ratioed and referenced) and one differential output driver. One of the referenced input buffers can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

In addition, programmable on-chip input termination (parallel or differential, static or dynamic) is supported on these sides, which is required for DDR3 interface. However, there is no support for hot-socketing for the I/O pins located on the left and right side of the device as the PCI clamp is always enabled on these pins.

LVDS, RSDS, PPLVDS and Mini-LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks.

# 3. Configuration Bank sysl/O Buffer Pairs (Single-Ended Outputs, Only on Shared Pins When Not Used by Configuration)

The sysl/O buffers in the Configuration Bank consist of ratioed single-ended output drivers and single-ended input buffers. This bank does not support PCI clamp like the other banks on the top, left, and right sides.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

Programmable PCI clamps are only available on the top banks. PCI clamps are used primarily on inputs and bidirectional pads to reduce ringing on the receiving end.

# Typical sysI/O I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$ ,  $V_{CCIO8}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in LatticeECP3 devices, see the list of technical documentation at the end of this data sheet.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. V<sub>CCIO</sub> supplies should be powered-up before or together with the V<sub>CC</sub> and V<sub>CCAUX</sub> supplies.

# Supported sysl/O Standards

The LatticeECP3 sysl/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, slew rates, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSTL. Differential standards supported include LVDS, BLVDS, LVPECL, MLVDS, RSDS, Mini-LVDS, PPLVDS (point-to-point LVDS), TRLVDS (Transition Reduced LVDS), differential SSTL and differential HSTL. For further information on utilizing the sysl/O buffer to support a variety of standards please see TN1177, LatticeECP3 syslO Usage Guide.



# **DC Electrical Characteristics**

| Symbol                          | Parameter                                | Condition                                                                                           | Min.           | Тур. | Max.           | Units |
|---------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------|------|----------------|-------|
| $I_{\rm IL}, I_{\rm IH}^{1, 4}$ | Input or I/O Low Leakage                 | $0 \le V_{IN} \le (V_{CCIO} - 0.2 \text{ V})$                                                       | —              | _    | 10             | μΑ    |
| I <sub>IH</sub> <sup>1, 3</sup> | Input or I/O High Leakage                | $(V_{CCIO} - 0.2 \text{ V}) < V_{IN} \leq 3.6 \text{ V}$                                            | —              | _    | 150            | μΑ    |
| I <sub>PU</sub>                 | I/O Active Pull-up Current               | $0 \le V_{IN} \le 0.7 V_{CCIO}$                                                                     | -30            | —    | -210           | μΑ    |
| I <sub>PD</sub>                 | I/O Active Pull-down Current             | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{CCIO}$                                                          | 30             | —    | 210            | μΑ    |
| I <sub>BHLS</sub>               | Bus Hold Low Sustaining Current          | $V_{IN} = V_{IL}$ (MAX)                                                                             | 30             | _    | —              | μΑ    |
| I <sub>BHHS</sub>               | Bus Hold High Sustaining Current         | $V_{IN} = 0.7 V_{CCIO}$                                                                             | -30            | —    | —              | μΑ    |
| I <sub>BHLO</sub>               | Bus Hold Low Overdrive Current           | $0 \le V_{IN} \le V_{CCIO}$                                                                         | _              | —    | 210            | μΑ    |
| I <sub>BHHO</sub>               | Bus Hold High Overdrive Current          | $0 \le V_{IN} \le V_{CCIO}$                                                                         | —              | —    | -210           | μΑ    |
| V <sub>BHT</sub>                | Bus Hold Trip Points                     | $0 \le V_{IN} \le V_{IH}$ (MAX)                                                                     | $V_{IL}$ (MAX) | —    | $V_{IH}$ (MIN) | V     |
| C1                              | I/O Capacitance <sup>2</sup>             |                                                                                                     | _              | 5    | 8              | pf    |
| C2                              | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = 1.2 V, V_{IO} = 0 \text{ to } V_{IH} (MAX)$ | _              | 5    | 7              | pf    |

## **Over Recommended Operating Conditions**

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Applicable to general purpose I/Os in top and bottom banks. 4. When used as  $V_{REF}$  maximum leakage= 25  $\mu$ A.



# sysl/O Single-Ended DC Electrical Characteristics

| Input/Output  |          | V <sub>IL</sub>          | V <sub>II</sub>          | 4        | Voi                   | Vou                     |                                   |                                   |
|---------------|----------|--------------------------|--------------------------|----------|-----------------------|-------------------------|-----------------------------------|-----------------------------------|
| Standard      | Min. (V) | Max. (V)                 | Min. (V)                 | Max. (V) | Max. (V)              | Min. (V)                | l <sub>OL</sub> <sup>1</sup> (mA) | I <sub>OH</sub> <sup>1</sup> (mA) |
| LVCMOS33      | -0.3     | 0.8                      | 2.0                      | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4               | -20, -16,<br>-12, -8, -4          |
|               |          |                          |                          |          | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                               | -0.1                              |
| LVCMOS25      | -0.3     | 0.7                      | 1.7                      | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4               | -20, -16,<br>-12, -8, -4          |
|               |          |                          |                          |          | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                               | -0.1                              |
| LVCMOS18      | -0.3     | 0.35 V <sub>CCIO</sub>   | 0.65 V <sub>CCIO</sub>   | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 16, 12,<br>8, 4                   | -16, -12,<br>-8, -4               |
|               |          |                          |                          |          | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                               | -0.1                              |
|               | -03      | 0.35 Vacua               | 0.65 Vacia               | 36       | 0.4                   | V <sub>CCIO</sub> - 0.4 | 8, 4                              | -8, -4                            |
|               | -0.5     | 0.00 VCCIO               | 0.03 VCCIO               | 5.0      | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                               | -0.1                              |
|               | -0.3     | 0.35 Vaa                 | 0.65 Vaa                 | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 6, 2                              | -6, -2                            |
| LVONICOTZ     | -0.0     | 0.00 VCC                 | 0.03 VCC                 | 0.0      | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                               | -0.1                              |
| LVTTL33       | -0.3     | 0.8                      | 2.0                      | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 20, 16,<br>12, 8, 4               | -20, -16,<br>-12, -8, -4          |
|               |          |                          |                          |          | 0.2                   | V <sub>CCIO</sub> - 0.2 | 0.1                               | -0.1                              |
| PCI33         | -0.3     | 0.3 V <sub>CCIO</sub>    | 0.5 V <sub>CCIO</sub>    | 3.6      | 0.1 V <sub>CCIO</sub> | 0.9 V <sub>CCIO</sub>   | 1.5                               | -0.5                              |
| SSTL18_I      | -0.3     | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 6.7                               | -6.7                              |
| SSTL18_II     | _0.3     | V0 125                   | V + 0.125                | 3.6      | 0.28                  | V 0 28                  | 8                                 | -8                                |
| (DDR2 Memory) | -0.3     | V <sub>REF</sub> - 0.123 | V <sub>REF</sub> + 0.125 | 125 5.0  | 0.20                  | V CCIO - 0.20           | 11                                | -11                               |
| SSTI 2 1      | _0.3     | V0 18                    | V \ 0.18                 | 3.6      | 0.54                  | V                       | 7.6                               | -7.6                              |
| 551L2_1       | -0.5     | V <sub>REF</sub> - 0.10  | V <sub>REF</sub> + 0.10  | 5.0      | 0.54                  | V CCIO - 0.02           | 12                                | -12                               |
| SSTL2_II      | _0.3     | V0.18                    | V \ 0.18                 | 3.6      | 0.35                  | V                       | 15.2                              | -15.2                             |
| (DDR Memory)  | -0.5     | V <sub>REF</sub> - 0.10  | V <sub>REF</sub> + 0.10  | 5.0      | 0.00                  | V CCIO - 0.43           | 20                                | -20                               |
| SSTL3_I       | -0.3     | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 3.6      | 0.7                   | V <sub>CCIO</sub> - 1.1 | 8                                 | -8                                |
| SSTL3_II      | -0.3     | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 3.6      | 0.5                   | V <sub>CCIO</sub> - 0.9 | 16                                | -16                               |
| SSTL15        | 0.2      | V 01                     | V + 0.1                  | 2.6      | 0.2                   | V <sub>CCIO</sub> - 0.3 | 7.5                               | -7.5                              |
| (DDR3 Memory) | -0.3     | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.0      | 0.5                   | V <sub>CCIO</sub> * 0.8 | 9                                 | -9                                |
|               | _0.3     | V01                      | V 101                    | 3.6      | 0.4                   | V 0 4                   | 4                                 | -4                                |
|               | -0.5     | V <sub>REF</sub> - 0.1   | VREF + 0.1               | 5.0      | 0.4                   | V CCIO - 0.4            | 8                                 | -8                                |
|               | _0.3     | V01                      | V 1 0 1                  | 3.6      | 0.4                   | V04                     | 8                                 | -8                                |
|               | -0.3     | VREF - 0.1               | VREF + 0.1               | 3.0      | 0.4                   | VCCIO - 0.4             | 12                                | -12                               |
| HSTL18_II     | -0.3     | V <sub>REF</sub> - 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.4                   | V <sub>CCIO</sub> - 0.4 | 16                                | -16                               |

1. For electromigration, the average DC current drawn by I/O pads between two consecutive V<sub>CCIO</sub> or GND pad connections, or between the last V<sub>CCIO</sub> or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed n \* 8 mA, where n is the number of I/O pads between the two consecutive bank V<sub>CCIO</sub> or GND connections or between the last V<sub>CCIO</sub> and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.



# RSDS25E

The LatticeECP3 devices support differential RSDS and RSDSE standards. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



### Figure 3-4. RSDS25E (Reduced Swing Differential Signaling)

#### Table 3-4. RSDS25E DC Conditions<sup>1</sup>

| Parameter         | Description                      | Typical | Units |
|-------------------|----------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/–5%)     | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                 | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/–1%)   | 294     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%) | 121     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)     | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage              | 1.35    | V     |
| V <sub>OL</sub>   | Output Low Voltage               | 1.15    | V     |
| V <sub>OD</sub>   | Output Differential Voltage      | 0.20    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage       | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                   | 101.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                | 3.66    | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



# **Typical Building Block Function Performance**

# Pin-to-Pin Performance (LVCMOS25 12 mA Drive)<sup>1, 2, 3</sup>

| Function        | –8 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit Decoder  | 4.7       | ns    |
| 32-bit Decoder  | 4.7       | ns    |
| 64-bit Decoder  | 5.7       | ns    |
| 4:1 MUX         | 4.1       | ns    |
| 8:1 MUX         | 4.3       | ns    |
| 16:1 MUX        | 4.7       | ns    |
| 32:1 MUX        | 4.8       | ns    |

1. These functions were generated using the ispLEVER design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

2. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Diamond or ispLEVER software.

# Register-to-Register Performance<sup>1, 2, 3</sup>

| Function                                                                   | –8 Timing | Units |
|----------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                            |           |       |
| 16-bit Decoder                                                             | 500       | MHz   |
| 32-bit Decoder                                                             | 500       | MHz   |
| 64-bit Decoder                                                             | 500       | MHz   |
| 4:1 MUX                                                                    | 500       | MHz   |
| 8:1 MUX                                                                    | 500       | MHz   |
| 16:1 MUX                                                                   | 500       | MHz   |
| 32:1 MUX                                                                   | 445       | MHz   |
| 8-bit adder                                                                | 500       | MHz   |
| 16-bit adder                                                               | 500       | MHz   |
| 64-bit adder                                                               | 305       | MHz   |
| 16-bit counter                                                             | 500       | MHz   |
| 32-bit counter                                                             | 460       | MHz   |
| 64-bit counter                                                             | 320       | MHz   |
| 64-bit accumulator                                                         | 315       | MHz   |
| Embedded Memory Functions                                                  |           |       |
| 512x36 Single Port RAM, EBR Output Registers                               | 340       | MHz   |
| 1024x18 True-Dual Port RAM (Write Through or Normal, EBR Output Registers) | 340       | MHz   |
| 1024x18 True-Dual Port RAM (Read-Before-Write, EBR Output Registers        | 130       | MHz   |
| 1024x18 True-Dual Port RAM (Write Through or Normal, PLC Output Registers) | 245       | MHz   |
| Distributed Memory Functions                                               |           |       |
| 16x4 Pseudo-Dual Port RAM (One PFU)                                        | 500       | MHz   |
| 32x4 Pseudo-Dual Port RAM                                                  | 500       | MHz   |
| 64x8 Pseudo-Dual Port RAM                                                  | 400       | MHz   |
| DSP Function                                                               |           |       |
| 18x18 Multiplier (All Registers)                                           | 400       | MHz   |
| 9x9 Multiplier (All Registers)                                             | 400       | MHz   |
| 36x36 Multiply (All Registers)                                             | 260       | MHz   |



# LatticeECP3 Maximum I/O Buffer Speed (Continued)<sup>1, 2, 3, 4, 5, 6</sup>

#### **Over Recommended Operating Conditions**

| Buffer | Description                    | Max. | Units |
|--------|--------------------------------|------|-------|
| PCI33  | PCI, V <sub>CCIO</sub> = 3.3 V | 66   | MHz   |

1. These maximum speeds are characterized but not tested on every device.

2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout.

3. LVCMOS timing is measured with the load specified in the Switching Test Conditions table of this document.

4. All speeds are measured at fast slew.

5. Actual system operation may vary depending on user logic implementation.

6. Maximum data rate equals 2 times the clock rate when utilizing DDR.



# SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3-12 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                  | Min.  | Тур.   | Max.                   | Units                   |
|-------------------------------|----------------------------------------------|-------|--------|------------------------|-------------------------|
| F <sub>REF</sub>              | Frequency range                              | 15    | _      | 320                    | MHz                     |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>             | -1000 | _      | 1000                   | ppm                     |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2</sup> | 200   | _      | V <sub>CCA</sub>       | mV, p-p                 |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock              | 200   | _      | 2*V <sub>CCA</sub>     | mV, p-p<br>differential |
| V <sub>REF-IN</sub>           | Input levels                                 | 0     | _      | V <sub>CCA</sub> + 0.3 | V                       |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                      | 40    | _      | 60                     | %                       |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                       | 200   | 500    | 1000                   | ps                      |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                       | 200   | 500    | 1000                   | ps                      |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination               | -20%  | 100/2K | +20%                   | Ohms                    |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                            | _     | —      | 7                      | pF                      |

Table 3-12. External Reference Clock Specification (refclkp/refclkn)

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in TN1176, LatticeECP3 SERDES/PCS Usage Guide.

2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. Lower swings for the clock may be possible, but will tend to increase jitter.

3. Measured at 50% amplitude.

#### Figure 3-13. SERDES External Reference Clock Waveforms





# Figure 3-14. Jitter Transfer – 3.125 Gbps



Figure 3-15. Jitter Transfer – 2.5 Gbps





# HDMI (High-Definition Multimedia Interface) Electrical and Timing Characteristics

# AC and DC Characteristics

#### Table 3-22. Transmit and Receive<sup>1, 2</sup>

|                                |                                                    | Spec. Compliance |            |       |
|--------------------------------|----------------------------------------------------|------------------|------------|-------|
| Symbol                         | Description                                        | Min. Spec.       | Max. Spec. | Units |
| Transmit                       |                                                    |                  |            |       |
| Intra-pair Skew                |                                                    | —                | 75         | ps    |
| Inter-pair Skew                |                                                    | —                | 800        | ps    |
| TMDS Differential Clock Jitter |                                                    | —                | 0.25       | UI    |
| Receive                        |                                                    | •                |            |       |
| R <sub>T</sub>                 | Termination Resistance                             | 40               | 60         | Ohms  |
| V <sub>ICM</sub>               | Input AC Common Mode Voltage (50-Ohm Set-<br>ting) | —                | 50         | mV    |
| TMDS Clock Jitter              | Clock Jitter Tolerance                             | —                | 0.25       | UI    |

1. Output buffers must drive a translation device. Max. speed is 2 Gbps. If translation device does not modify rise/fall time, the maximum speed is 1.5 Gbps.

2. Input buffers must be AC coupled in order to support the 3.3 V common mode. Generally, HDMI inputs are terminated by an external cable equalizer before data/clock is forwarded to the LatticeECP3 device.



# LatticeECP3 sysCONFIG Port Timing Specifications

| Parameter            | Description                                                                       | Min.               | Max. | Units |        |
|----------------------|-----------------------------------------------------------------------------------|--------------------|------|-------|--------|
| POR, Confi           | guration Initialization, and Wakeup                                               |                    |      |       | 1      |
|                      | Time from the Application of $V_{CC}$ , $V_{CCAUX}$ or $V_{CCIO8}^{*}$ (Whichever | Master mode        |      | 23    | ms     |
| t <sub>ICFG</sub>    | is the Last to Cross the POR Trip Point) to the Rising Edge of INITN              | Slave mode         | —    | 6     | ms     |
| t <sub>VMC</sub>     | Time from t <sub>ICFG</sub> to the Valid Master MCLK                              | —                  | 5    | μs    |        |
| t <sub>PRGM</sub>    | PROGRAMN Low Time to Start Configuration                                          | 25                 | —    | ns    |        |
| t <sub>PRGMRJ</sub>  | PROGRAMN Pin Pulse Rejection                                                      | _                  | 10   | ns    |        |
| t <sub>DPPINIT</sub> | Delay Time from PROGRAMN Low to INITN Low                                         |                    | —    | 37    | ns     |
| t <sub>DPPDONE</sub> | Delay Time from PROGRAMN Low to DONE Low                                          |                    | _    | 37    | ns     |
| t <sub>DINIT</sub> 1 | PROGRAMN High to INITN High Delay                                                 |                    | —    | 1     | ms     |
| t <sub>MWC</sub>     | Additional Wake Master Clock Signals After DONE Pin is High                       |                    | 100  | 500   | cycles |
| t <sub>CZ</sub>      | MCLK From Active To Low To High-Z                                                 |                    | —    | 300   | ns     |
| t <sub>IODISS</sub>  | User I/O Disable from PROGRAMN Low                                                |                    |      | 100   | ns     |
| t <sub>IOENSS</sub>  | User I/O Enabled Time from CCLK Edge During Wake-up Sequer                        | ice                |      | 100   | ns     |
| All Configu          | ration Modes                                                                      |                    |      |       |        |
| t <sub>SUCDI</sub>   | Data Setup Time to CCLK/MCLK                                                      |                    | 5    | —     | ns     |
| t <sub>HCDI</sub>    | Data Hold Time to CCLK/MCLK                                                       |                    | 1    | —     | ns     |
| t <sub>CODO</sub>    | CCLK/MCLK to DOUT in Flowthrough Mode                                             | -0.2               | 12   | ns    |        |
| Slave Seria          | l                                                                                 |                    |      |       | 1      |
| t <sub>SSCH</sub>    | CCLK Minimum High Pulse                                                           | 5                  | —    | ns    |        |
| t <sub>SSCL</sub>    | CCLK Minimum Low Pulse                                                            | 5                  | _    | ns    |        |
|                      | 001// 5                                                                           | Without encryption | _    | 33    | MHz    |
| ICCLK                | K CCLK Frequency With encryption                                                  |                    |      | 20    | MHz    |
| Master and           |                                                                                   |                    |      |       |        |
| t <sub>SUCS</sub>    | CSN[1:0] Setup Time to CCLK/MCLK                                                  |                    | 7    | —     | ns     |
| t <sub>HCS</sub>     | CSN[1:0] Hold Time to CCLK/MCLK                                                   | 1                  | —    | ns    |        |
| t <sub>SUWD</sub>    | WRITEN Setup Time to CCLK/MCLK                                                    |                    | 7    | _     | ns     |
| t <sub>HWD</sub>     | WRITEN Hold Time to CCLK/MCLK                                                     |                    | 1    | _     | ns     |
| t <sub>DCB</sub>     | CCLK/MCLK to BUSY Delay Time                                                      |                    | _    | 12    | ns     |
| t <sub>CORD</sub>    | CCLK to Out for Read Data                                                         |                    | _    | 12    | ns     |
| t <sub>BSCH</sub>    | CCLK Minimum High Pulse                                                           |                    | 6    | _     | ns     |
| t <sub>BSCL</sub>    | CCLK Minimum Low Pulse                                                            |                    | 6    | _     | ns     |
| t <sub>BSCYC</sub>   | Byte Slave Cycle Time                                                             |                    | 30   | —     | ns     |
|                      |                                                                                   | Without encryption |      | 33    | MHz    |
| <sup>†</sup> CCLK    | CCLK/MCLK Frequency With encryption                                               |                    |      | 20    | MHz    |
| Master and           | Slave SPI                                                                         |                    |      | 1     | 1      |
| t <sub>CFGX</sub>    | INITN High to MCLK Low                                                            |                    |      | 80    | ns     |
| t <sub>CSSPI</sub>   | INITN High to CSSPIN Low                                                          | 0.2                | 2    | μs    |        |
| t <sub>SOCDO</sub>   | MCLK Low to Output Valid                                                          |                    | 15   | ns    |        |
| t <sub>CSPID</sub>   | CSSPIN[0:1] Low to First MCLK Edge Setup Time                                     | 0.3                |      | μs    |        |
| ,                    |                                                                                   | Without encryption |      | 33    | MHz    |
| <sup>†</sup> CCLK    | CCLK Frequency                                                                    | With encryption    |      | 20    | MHz    |
| t <sub>SSCH</sub>    | CCLK Minimum High Pulse                                                           | 5                  | _    | ns    |        |

# **Over Recommended Operating Conditions**



# **JTAG Port Timing Specifications**

# **Over Recommended Operating Conditions**

| Symbol               | Parameter                                                          | Min | Max | Units |
|----------------------|--------------------------------------------------------------------|-----|-----|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                | _   | 25  | MHz   |
| t <sub>BTCP</sub>    | TCK [BSCAN] clock pulse width                                      | 40  |     | ns    |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20  |     | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20  | _   | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 10  |     | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 8   |     | ns    |
| t <sub>BTRF</sub>    | TCK [BSCAN] rise/fall time                                         | 50  | _   | mV/ns |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | _   | 10  | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | _   | 10  | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | —   | 10  | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             | 8   |     | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              | 25  |     | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | —   | 25  | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable |     | 25  | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  |     | 25  | ns    |

# Figure 3-32. JTAG Port Timing Waveforms





# sysl/O Differential Electrical Characteristics

# Transition Reduced LVDS (TRLVDS DC Specification)

## **Over Recommended Operating Conditions**

| Symbol           | Description                       | Min. | Nom. | Max.  | Units |
|------------------|-----------------------------------|------|------|-------|-------|
| V <sub>CCO</sub> | Driver supply voltage (+/- 5%)    | 3.14 | 3.3  | 3.47  | V     |
| V <sub>ID</sub>  | Input differential voltage        | 150  | _    | 1200  | mV    |
| V <sub>ICM</sub> | Input common mode voltage         | 3    | _    | 3.265 | V     |
| V <sub>CCO</sub> | Termination supply voltage        | 3.14 | 3.3  | 3.47  | V     |
| R <sub>T</sub>   | Termination resistance (off-chip) | 45   | 50   | 55    | Ohms  |

Note: LatticeECP3 only supports the TRLVDS receiver.



# Mini LVDS

## **Over Recommended Operating Conditions**

| Parameter Symbol                | Description                                                       | Min.                      | Тур. | Max.                      | Units |
|---------------------------------|-------------------------------------------------------------------|---------------------------|------|---------------------------|-------|
| Z <sub>O</sub>                  | Single-ended PCB trace impedance                                  | 30                        | 50   | 75                        | Ohms  |
| R <sub>T</sub>                  | Differential termination resistance                               | 50                        | 100  | 150                       | Ohms  |
| V <sub>OD</sub>                 | Output voltage, differential,  V <sub>OP</sub> - V <sub>OM</sub>  | 300                       | _    | 600                       | mV    |
| V <sub>OS</sub>                 | Output voltage, common mode, $ V_{OP} + V_{OM} /2$                | 1                         | 1.2  | 1.4                       | V     |
| $\Delta V_{OD}$                 | Change in V <sub>OD</sub> , between H and L                       | —                         | _    | 50                        | mV    |
| $\Delta V_{ID}$                 | Change in $V_{OS}$ , between H and L                              | —                         | _    | 50                        | mV    |
| V <sub>THD</sub>                | Input voltage, differential,  V <sub>INP</sub> - V <sub>INM</sub> | 200                       | _    | 600                       | mV    |
| V <sub>CM</sub>                 | Input voltage, common mode, $ V_{INP} + V_{INM} /2$               | 0.3+(V <sub>THD</sub> /2) | _    | 2.1-(V <sub>THD</sub> /2) |       |
| T <sub>R</sub> , T <sub>F</sub> | Output rise and fall times, 20% to 80%                            | —                         | _    | 550                       | ps    |
| T <sub>ODUTY</sub>              | Output clock duty cycle                                           | 40                        | —    | 60                        | %     |

Note: Data is for 6 mA differential current drive. Other differential driver current options are available.



# **Pin Information Summary**

| Pin Information Summary     |        | ECP3-17EA    |              | ECP3-35EA    |              |              | ECP3-70EA    |              |              |               |
|-----------------------------|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
| Pin Tyr                     | De     | 256<br>ftBGA | 328<br>csBGA | 484<br>fpBGA | 256<br>ftBGA | 484<br>fpBGA | 672<br>fpBGA | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA |
|                             | Bank 0 | 26           | 20           | 36           | 26           | 42           | 48           | 42           | 60           | 86            |
|                             | Bank 1 | 14           | 10           | 24           | 14           | 36           | 36           | 36           | 48           | 78            |
|                             | Bank 2 | 6            | 7            | 12           | 6            | 24           | 24           | 24           | 34           | 36            |
| General Purpose             | Bank 3 | 18           | 12           | 44           | 16           | 54           | 59           | 54           | 59           | 86            |
|                             | Bank 6 | 20           | 11           | 44           | 18           | 63           | 61           | 63           | 67           | 86            |
|                             | Bank 7 | 19           | 26           | 32           | 19           | 36           | 42           | 36           | 48           | 54            |
|                             | Bank 8 | 24           | 24           | 24           | 24           | 24           | 24           | 24           | 24           | 24            |
|                             | Bank 0 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 1 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 2 | 2            | 2            | 2            | 2            | 4            | 4            | 4            | 8            | 8             |
| General Purpose Inputs      | Bank 3 | 0            | 0            | 0            | 2            | 4            | 4            | 4            | 12           | 12            |
| per bank                    | Bank 6 | 0            | 0            | 0            | 2            | 4            | 4            | 4            | 12           | 12            |
|                             | Bank 7 | 4            | 4            | 4            | 4            | 4            | 4            | 4            | 8            | 8             |
|                             | Bank 8 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 0 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 1 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 2 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
| General Purpose Out-        | Bank 3 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 6 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 7 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
|                             | Bank 8 | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0             |
| Total Single-Ended User I/O |        | 133          | 116          | 222          | 133          | 295          | 310          | 295          | 380          | 490           |
| VCC                         |        | 6            | 16           | 16           | 6            | 16           | 32           | 16           | 32           | 32            |
| VCCAUX                      |        | 4            | 5            | 8            | 4            | 8            | 12           | 8            | 12           | 16            |
| VTT                         |        | 4            | 7            | 4            | 4            | 4            | 4            | 4            | 4            | 8             |
| VCCA                        |        | 4            | 6            | 4            | 4            | 4            | 8            | 4            | 8            | 16            |
| VCCPLL                      |        | 2            | 2            | 4            | 2            | 4            | 4            | 4            | 4            | 4             |
|                             | Bank 0 | 2            | 3            | 2            | 2            | 2            | 4            | 2            | 4            | 4             |
|                             | Bank 1 | 2            | 3            | 2            | 2            | 2            | 4            | 2            | 4            | 4             |
|                             | Bank 2 | 2            | 2            | 2            | 2            | 2            | 4            | 2            | 4            | 4             |
| VCCIO                       | Bank 3 | 2            | 3            | 2            | 2            | 2            | 4            | 2            | 4            | 4             |
|                             | Bank 6 | 2            | 3            | 2            | 2            | 2            | 4            | 2            | 4            | 4             |
|                             | Bank 7 | 2            | 3            | 2            | 2            | 2            | 4            | 2            | 4            | 4             |
|                             | Bank 8 | 1            | 2            | 2            | 1            | 2            | 2            | 2            | 2            | 2             |
| VCCJ                        |        | 1            | 1            | 1            | 1            | 1            | 1            | 1            | 1            | 1             |
| TAP                         |        | 4            | 4            | 4            | 4            | 4            | 4            | 4            | 4            | 4             |
| GND, GNDIO                  |        | 51           | 126          | 98           | 51           | 98           | 139          | 98           | 139          | 233           |
| NC                          |        | 0            | 0            | 73           | 0            | 0            | 96           | 0            | 0            | 238           |
| Reserved <sup>1</sup>       |        | 0            | 0            | 2            | 0            | 2            | 2            | 2            | 2            | 2             |
| SERDES                      |        | 26           | 18           | 26           | 26           | 26           | 26           | 26           | 52           | 78            |
| Miscellaneous Pins          |        | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8            | 8             |
| Total Bonded Pins           |        | 256          | 328          | 484          | 256          | 484          | 672          | 484          | 672          | 1156          |



| Part Number          | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|----------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-150EA-6FN672C   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-7FN672C   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-8FN672C   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-6LFN672C  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-7LFN672C  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-8LFN672C  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-6FN1156C  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-7FN1156C  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-8FN1156C  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-6LFN1156C | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-7LFN1156C | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-8LFN1156C | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | COM   | 149      |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.

| Part Number                        | Voltage | Grade | Power | Package         | Pins | Temp. | LUTs (K) |
|------------------------------------|---------|-------|-------|-----------------|------|-------|----------|
| LFE3-150EA-6FN672CTW <sup>1</sup>  | 1.2 V   | -6    | STD   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-7FN672CTW <sup>1</sup>  | 1.2 V   | -7    | STD   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-8FN672CTW <sup>1</sup>  | 1.2 V   | -8    | STD   | Lead-Free fpBGA | 672  | COM   | 149      |
| LFE3-150EA-6FN1156CTW1             | 1.2 V   | -6    | STD   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-7FN1156CTW <sup>1</sup> | 1.2 V   | -7    | STD   | Lead-Free fpBGA | 1156 | COM   | 149      |
| LFE3-150EA-8FN1156CTW1             | 1.2 V   | -8    | STD   | Lead-Free fpBGA | 1156 | COM   | 149      |

1. Note: Specifications for the LFE3-150EA-*sp*FN*pkg*CTW and LFE3-150EA-*sp*FN*pkg*ITW devices, (where *sp* is the speed and *pkg* is the package), are the same as the LFE3-150EA-*sp*FN*pkg*C and LFE3-150EA-*sp*FN*pkg*I devices respectively, except as specified below.

• The CTC (Clock Tolerance Circuit) inside the SERDES hard PCS in the TW device is not functional but it can be bypassed and implemented in soft IP.

• The SERDES XRES pin on the TW device passes CDM testing at 250 V.