

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 2125                                                                         |
| Number of Logic Elements/Cells | 17000                                                                        |
| Total RAM Bits                 | 716800                                                                       |
| Number of I/O                  | 116                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 328-LFBGA, CSBGA                                                             |
| Supplier Device Package        | 328-CSBGA (10x10)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-17ea-6mg328c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices.

# **PFU Blocks**

The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



### Figure 2-2. PFU Diagram



### Slice

Slice 0 through Slice 2 contain two LUT4s feeding two registers, whereas Slice 3 contains two LUT4s only. For PFUs, Slice 0 through Slice 2 can be configured as distributed memory, a capability not available in the PFF. Table 2-1 shows the capability of the slices in both PFF and PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

| Table 2-1. | Resources ar    | nd Modes | Available | per Slice |
|------------|-----------------|----------|-----------|-----------|
|            | 11000 di 000 di |          | / 11 aa   |           |

|                 | PFU E                   | BLock                   | PFF Block               |                    |  |
|-----------------|-------------------------|-------------------------|-------------------------|--------------------|--|
| Slice Resources |                         | Modes                   | Resources               | Modes              |  |
| Slice 0         | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 1         | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 2         | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 3         | 2 LUT4s                 | Logic, ROM              | 2 LUT4s                 | Logic, ROM         |  |

Figure 2-3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks.

Slices 0, 1 and 2 have 14 input signals: 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six to routing and one to carry-chain (to the adjacent PFU). Slice 3 has 10 input signals from routing and four signals to routing. Table 2-2 lists the signals associated with Slice 0 to Slice 2.



### Figure 2-8. Clock Divider Connections



# **Clock Distribution Network**

LatticeECP3 devices have eight quadrant-based primary clocks and eight secondary clock/control sources. Two high performance edge clocks are available on the top, left, and right edges of the device to support high speed interfaces. These clock sources are selected from external I/Os, the sysCLOCK PLLs, DLLs or routing. These clock sources are fed throughout the chip via a clock distribution system.

### **Primary Clock Sources**

LatticeECP3 devices derive clocks from six primary source types: PLL outputs, DLL outputs, CLKDIV outputs, dedicated clock inputs, routing and SERDES Quads. LatticeECP3 devices have two to ten sysCLOCK PLLs and two DLLs, located on the left and right sides of the device. There are six dedicated clock inputs: two on the top side, two on the left side and two on the right side of the device. Figures 2-9, 2-10 and 2-11 show the primary clock sources for LatticeECP3 devices.

### Figure 2-9. Primary Clock Sources for LatticeECP3-17



Note: Clock inputs can be configured in differential or single-ended mode.



### **Edge Clock Sources**

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19.





Notes:

1. Clock inputs can be configured in differential or single ended mode.

2. The two DLLs can also drive the two top edge clocks.

3. The top left and top right PLL can also drive the two top edge clocks.

# Edge Clock Routing

LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks.



# **MULTADDSUB DSP Element**

In this case, the operands AA and AB are multiplied and the result is added/subtracted with the result of the multiplier operation of operands BA and BB. The user can enable the input, output and pipeline registers. Figure 2-29 shows the MULTADDSUB sysDSP element.

### Figure 2-29. MULTADDSUB





Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-32. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as LVDS inputs.

#### Table 2-11. PIO Signal List

| Name                                                     | Туре                             | Description                                                                                                                                                                                                                                               |
|----------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INDD                                                     | Input Data                       | Register bypassed input. This is not the same port as INCK.                                                                                                                                                                                               |
| IPA, INA, IPB, INB                                       | Input Data                       | Ports to core for input data                                                                                                                                                                                                                              |
| OPOSA, ONEGA <sup>1</sup> ,<br>OPOSB, ONEGB <sup>1</sup> | Output Data                      | Output signals from core. An exception is the ONEGB port, used for tristate logic at the DQS pad.                                                                                                                                                         |
| CE                                                       | PIO Control                      | Clock enables for input and output block flip-flops.                                                                                                                                                                                                      |
| SCLK                                                     | PIO Control                      | System Clock (PCLK) for input and output/TS blocks. Connected from clock ISB.                                                                                                                                                                             |
| LSR                                                      | PIO Control                      | Local Set/Reset                                                                                                                                                                                                                                           |
| ECLK1, ECLK2                                             | PIO Control                      | Edge clock sources. Entire PIO selects one of two sources using mux.                                                                                                                                                                                      |
| ECLKDQSR <sup>1</sup>                                    | Read Control                     | From DQS_STROBE, shifted strobe for memory interfaces only.                                                                                                                                                                                               |
| DDRCLKPOL <sup>1</sup>                                   | Read Control                     | Ensures transfer from DQS domain to SCLK domain.                                                                                                                                                                                                          |
| DDRLAT <sup>1</sup>                                      | Read Control                     | Used to guarantee INDDRX2 gearing by selectively enabling a D-Flip-Flop in dat-<br>apath.                                                                                                                                                                 |
| DEL[3:0]                                                 | Read Control                     | Dynamic input delay control bits.                                                                                                                                                                                                                         |
| INCK                                                     | To Clock Distribution<br>and PLL | PIO treated as clock PIO, path to distribute to primary clocks and PLL.                                                                                                                                                                                   |
| TS                                                       | Tristate Data                    | Tristate signal from core (SDR)                                                                                                                                                                                                                           |
| DQCLK0 <sup>1</sup> , DQCLK1 <sup>1</sup>                | Write Control                    | Two clocks edges, 90 degrees out of phase, used in output gearing.                                                                                                                                                                                        |
| DQSW <sup>2</sup>                                        | Write Control                    | Used for output and tristate logic at DQS only.                                                                                                                                                                                                           |
| DYNDEL[7:0]                                              | Write Control                    | Shifting of write clocks for specific DQS group, using 6:0 each step is approxi-<br>mately 25ps, 128 steps. Bit 7 is an invert (timing depends on input frequency).<br>There is also a static control for this 8-bit setting, enabled with a memory cell. |
| DCNTL[6:0]                                               | PIO Control                      | Original delay code from DDR DLL                                                                                                                                                                                                                          |
| DATAVALID <sup>1</sup>                                   | Output Data                      | Status flag from DATAVALID logic, used to indicate when input data is captured in IOLOGIC and valid to core.                                                                                                                                              |
| READ                                                     | For DQS_Strobe                   | Read signal for DDR memory interface                                                                                                                                                                                                                      |
| DQSI                                                     | For DQS_Strobe                   | Unshifted DQS strobe from input pad                                                                                                                                                                                                                       |
| PRMBDET                                                  | For DQS_Strobe                   | DQSI biased to go high when DQSI is tristate, goes to input logic block as well as core logic.                                                                                                                                                            |
| GSRN                                                     | Control from routing             | Global Set/Reset                                                                                                                                                                                                                                          |

1. Signals available on left/right/top edges only.

2. Selected PIO.

# PIO

The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

### Input Register Block

The input register blocks for the PIOs, in the left, right and top edges, contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. Figure 2-33 shows the input register block for the left, right and top edges. The input register block for the bottom edge contains one element to register the input signal and no DDR registers. The following description applies to the input register block for PIOs in the left, right and top edges only.



## **On-Chip Programmable Termination**

The LatticeECP3 supports a variety of programmable on-chip terminations options, including:

- Dynamically switchable Single-Ended Termination with programmable resistor values of 40, 50, or 60 Ohms. External termination to Vtt should be used for DDR2 and DDR3 memory controller implementation.
- Common mode termination of 80, 100, 120 Ohms for differential inputs

### Figure 2-39. On-Chip Termination



Programmable resistance (40, 50 and 60 Ohms)
Parallel Single-Ended Input

Differential Input

See Table 2-12 for termination options for input modes.

#### Table 2-12. On-Chip Termination Options for Input Modes

| IO_TYPE    | TERMINATE to VTT <sup>1, 2</sup> | DIFFERENTIAL TERMINATION RESISTOR <sup>1</sup> |
|------------|----------------------------------|------------------------------------------------|
| LVDS25     | þ                                | 80, 100, 120                                   |
| BLVDS25    | þ                                | 80, 100, 120                                   |
| MLVDS      | þ                                | 80, 100, 120                                   |
| HSTL18_I   | 40, 50, 60                       | þ                                              |
| HSTL18_II  | 40, 50, 60                       | þ                                              |
| HSTL18D_I  | 40, 50, 60                       | þ                                              |
| HSTL18D_II | 40, 50, 60                       | þ                                              |
| HSTL15_I   | 40, 50, 60                       | þ                                              |
| HSTL15D_I  | 40, 50, 60                       | þ                                              |
| SSTL25_I   | 40, 50, 60                       | þ                                              |
| SSTL25_II  | 40, 50, 60                       | þ                                              |
| SSTL25D_I  | 40, 50, 60                       | þ                                              |
| SSTL25D_II | 40, 50, 60                       | þ                                              |
| SSTL18_I   | 40, 50, 60                       | þ                                              |
| SSTL18_II  | 40, 50, 60                       | þ                                              |
| SSTL18D_I  | 40, 50, 60                       | þ                                              |
| SSTL18D_II | 40, 50, 60                       | þ                                              |
| SSTL15     | 40, 50, 60                       | þ                                              |
| SSTL15D    | 40, 50, 60                       | þ                                              |

1. TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature. Use of TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in

an I/O bank.

On-chip termination tolerance +/- 20%

2. External termination to VTT should be used when implementing DDR2 and DDR3 memory controller.



# LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup>

|                                                                                                                |                                                                   |             | Тур           | Typical    |       |  |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------|---------------|------------|-------|--|
| Symbol                                                                                                         | Parameter                                                         | Device      | -6L, -7L, -8L | -6, -7, -8 | Units |  |
|                                                                                                                |                                                                   | ECP-17EA    | 29.8          | 49.4       | mA    |  |
|                                                                                                                |                                                                   | ECP3-35EA   | 53.7          | 89.4       | mA    |  |
| Symbol<br>I <sub>CC</sub><br>I <sub>CCAUX</sub><br>I <sub>CCPLL</sub><br>I <sub>CCIO</sub><br>I <sub>CCJ</sub> | Core Power Supply Current                                         | ECP3-70EA   | 137.3         | 230.7      | mA    |  |
|                                                                                                                |                                                                   | ECP3-95EA   | 137.3         | 230.7      | mA    |  |
| Icc<br>Iccaux                                                                                                  |                                                                   | ECP3-150EA  | 219.5         | 370.9      | mA    |  |
|                                                                                                                |                                                                   | ECP-17EA    | 18.3          | 19.4       | mA    |  |
|                                                                                                                |                                                                   | ECP3-35EA   | 19.6          | 23.1       | mA    |  |
| I <sub>CCAUX</sub>                                                                                             | Auxiliary Power Supply Current                                    | ECP3-70EA   | 26.5          | 32.4       | mA    |  |
|                                                                                                                |                                                                   | ECP3-95EA   | 26.5          | 32.4       | mA    |  |
|                                                                                                                |                                                                   | ECP3-150EA  | 37.0          | 45.7       | mA    |  |
|                                                                                                                |                                                                   | ECP-17EA    | 0.0           | 0.0        | mA    |  |
| I <sub>CCPLL</sub>                                                                                             | PLL Power Supply Current (Per PLL)                                | ECP3-35EA   | 0.1           | 0.1        | mA    |  |
|                                                                                                                |                                                                   | ECP3-70EA   | 0.1           | 0.1        | mA    |  |
|                                                                                                                |                                                                   | ECP3-95EA   | 0.1           | 0.1        | mA    |  |
|                                                                                                                |                                                                   | ECP3-150EA  | 0.1           | 0.1        | mA    |  |
|                                                                                                                |                                                                   | ECP-17EA    | 1.3           | 1.4        | mA    |  |
|                                                                                                                |                                                                   | ECP3-35EA   | 1.3           | 1.4        | mA    |  |
| I <sub>CCIO</sub>                                                                                              | Bank Power Supply Current (Per Bank)                              | ECP3-70EA   | 1.4           | 1.5        | mA    |  |
|                                                                                                                |                                                                   | ECP3-95EA   | 1.4           | 1.5        | mA    |  |
|                                                                                                                |                                                                   | ECP3-150EA  | 1.4           | 1.5        | mA    |  |
| I <sub>CCJ</sub>                                                                                               | JTAG Power Supply Current                                         | All Devices | 2.5           | 2.5        | mA    |  |
|                                                                                                                |                                                                   | ECP-17EA    | 6.1           | 6.1        | mA    |  |
|                                                                                                                |                                                                   | ECP3-35EA   | 6.1           | 6.1        | mA    |  |
| I <sub>CCA</sub>                                                                                               | Iransmit, Receive, PLL and<br>Reference Clock Buffer Power Supply | ECP3-70EA   | 18.3          | 18.3       | mA    |  |
|                                                                                                                |                                                                   | ECP3-95EA   | 18.3          | 18.3       | mA    |  |
|                                                                                                                |                                                                   | ECP3-150EA  | 24.4          | 24.4       | mA    |  |

## **Over Recommended Operating Conditions**

1. For further information on supply current, please see the list of technical documentation at the end of this data sheet.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the  $V_{\mbox{CCIO}}$  or GND.

3. Frequency 0 MHz.

4. Pattern represents a "blank" configuration data file.

5.  $T_J = 85$  °C, power supplies at nominal voltage.

6. To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool.



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                           |                                                 |                          | -        | -8       | -        | -7        | -        | -6        |          |
|---------------------------|-------------------------------------------------|--------------------------|----------|----------|----------|-----------|----------|-----------|----------|
| Parameter                 | Description                                     | Device                   | Min.     | Max.     | Min.     | Max.      | Min.     | Max.      | Units    |
| Generic DDRX2 In          | puts with Clock and Data (>10bits               | s wide) are Aligned at I | Pin (GDD | RX2_RX   | .ECLK.A  | ligned)   | 1        |           |          |
| (No CLKDIV)               |                                                 |                          |          |          |          |           |          |           |          |
| Left and Right Side       | es Using DLLCLKPIN for Clock Ir                 |                          |          | 0.005    | 1        | 0.005     | 1        | 0.005     |          |
| <sup>t</sup> DVACLKGDDR   | Data Setup Before CLK                           | ECP3-150EA               |          | 0.225    |          | 0.225     |          | 0.225     |          |
|                           | Data Hold After CLK                             | ECP3-150EA               | 0.775    | -        | 0.775    |           | 0.775    |           |          |
| <sup>T</sup> MAX_GDDR     | DDRX2 Clock Frequency                           | ECP3-150EA               | _        | 460      | _        | 385       | _        | 345       | MHZ      |
| <sup>t</sup> DVACLKGDDR   | Data Setup Before CLK                           | ECP3-70EA/95EA           |          | 0.225    |          | 0.225     |          | 0.225     | UI       |
| <sup>t</sup> DVECLKGDDR   | Data Hold After CLK                             | ECP3-70EA/95EA           | 0.775    | —        | 0.775    |           | 0.775    | —         | UI       |
| fMAX_GDDR                 | DDRX2 Clock Frequency                           | ECP3-70EA/95EA           |          | 460      |          | 385       |          | 311       | MHZ      |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK                           | ECP3-35EA                | _        | 0.210    | —        | 0.210     | —        | 0.210     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | ECP3-35EA                | 0.790    |          | 0.790    | —         | 0.790    | _         | UI       |
| f <sub>MAX_GDDR</sub>     | DDRX2 Clock Frequency                           | ECP3-35EA                | _        | 460      | _        | 385       | _        | 311       | MHz      |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK<br>(Left and Right Sides) | ECP3-17EA                | _        | 0.210    | _        | 0.210     |          | 0.210     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | ECP3-17EA                | 0.790    | —        | 0.790    | —         | 0.790    | —         | UI       |
| f <sub>MAX_GDDR</sub>     | DDRX2 Clock Frequency                           | ECP3-17EA                |          | 460      |          | 385       |          | 311       | MHz      |
| Top Side Using PC         | LK Pin for Clock Input                          |                          |          |          |          |           |          |           |          |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK                           | ECP3-150EA               |          | 0.225    |          | 0.225     |          | 0.225     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | ECP3-150EA               | 0.775    | —        | 0.775    | —         | 0.775    | _         | UI       |
| f <sub>MAX_GDDR</sub>     | DDRX2 Clock Frequency                           | ECP3-150EA               | _        | 235      | —        | 170       |          | 130       | MHz      |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK                           | ECP3-70EA/95EA           | _        | 0.225    | _        | 0.225     | _        | 0.225     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | ECP3-70EA/95EA           | 0.775    | —        | 0.775    | —         | 0.775    | _         | UI       |
| f <sub>MAX_GDDR</sub>     | DDRX2 Clock Frequency                           | ECP3-70EA/95EA           | _        | 235      |          | 170       | —        | 130       | MHz      |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK                           | ECP3-35EA                | _        | 0.210    |          | 0.210     |          | 0.210     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | ECP3-35EA                | 0.790    | —        | 0.790    | —         | 0.790    | —         | UI       |
| f <sub>MAX_GDDR</sub>     | DDRX2 Clock Frequency                           | ECP3-35EA                |          | 235      |          | 170       |          | 130       | MHz      |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK                           | ECP3-17EA                |          | 0.210    |          | 0.210     |          | 0.210     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | ECP3-17EA                | 0.790    | —        | 0.790    |           | 0.790    |           | UI       |
| f <sub>MAX_GDDR</sub>     | DDRX2 Clock Frequency                           | ECP3-17EA                | _        | 235      |          | 170       |          | 130       | MHz      |
| Generic DDRX2 In<br>Input | puts with Clock and Data (<10 Bit               | ts Wide) Centered at P   | in (GDDF | RX2_RX.I | DQS.Cen  | tered) U  | sing DQ  | S Pin for | Clock    |
| Left and Right Side       | es                                              |                          |          |          |          |           |          |           |          |
| t <sub>SUGDDR</sub>       | Data Setup Before CLK                           | All ECP3EA Devices       | 330      | _        | 330      |           | 352      |           | ps       |
| t <sub>HOGDDR</sub>       | Data Hold After CLK                             | All ECP3EA Devices       | 330      | —        | 330      | —         | 352      | _         | ps       |
| f <sub>MAX GDDR</sub>     | DDRX2 Clock Frequency                           | All ECP3EA Devices       | _        | 400      | _        | 400       | _        | 375       | MHz      |
| Generic DDRX2 In          | puts with Clock and Data (<10 Bit               | ts Wide) Aligned at Pin  | (GDDR)   | (2_RX.D  | QS.Align | ed) Using | g DQS Pi | n for Clo | ck Input |
| Left and Right Side       | es                                              |                          |          |          |          |           |          |           |          |
| t <sub>DVACLKGDDR</sub>   | Data Setup Before CLK                           | All ECP3EA Devices       | —        | 0.225    | _        | 0.225     | —        | 0.225     | UI       |
| t <sub>DVECLKGDDR</sub>   | Data Hold After CLK                             | All ECP3EA Devices       | 0.775    | —        | 0.775    | —         | 0.775    | _         | UI       |
| f <sub>MAX GDDR</sub>     | DDRX2 Clock Frequency                           | All ECP3EA Devices       | _        | 400      | _        | 400       | —        | 375       | MHz      |
| Generic DDRX1 O           | utput with Clock and Data (>10 B                | its Wide) Centered at P  | in (GDD  | RX1_TX.  | SCLK.Ce  | ntered)10 | )        |           |          |
| t <sub>DVBGDDR</sub>      | Data Valid Before CLK                           | ECP3-150EA               | 670      | —        | 670      |           | 670      |           | ps       |
| t <sub>DVAGDDR</sub>      | Data Valid After CLK                            | ECP3-150EA               | 670      | <b>—</b> | 670      | <b>—</b>  | 670      | <b>—</b>  | ps       |
| f <sub>MAX</sub> GDDR     | DDRX1 Clock Frequency                           | ECP3-150EA               | —        | 250      | —        | 250       | —        | 250       | MHz      |
|                           | Data Valid Before CLK                           | ECP3-70EA/95EA           | 666      | —        | 665      |           | 664      | —         | ps       |
|                           | Data Valid After CLK                            | ECP3-70EA/95EA           | 666      |          | 665      |           | 664      |           | ps       |
| BIAGDDIT                  | 1                                               | 1                        |          | I        |          | l         |          |           | · ·      |

# Over Recommended Commercial Operating Conditions



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                                          |                                                                    |                       | -8        |           | -7      |          | -6                    |       |       |
|------------------------------------------|--------------------------------------------------------------------|-----------------------|-----------|-----------|---------|----------|-----------------------|-------|-------|
| Parameter                                | Description                                                        | Device                | Min.      | Max.      | Min.    | Max.     | Min.                  | Max.  | Units |
| Generic DDRX2 Ou                         | tput with Clock and Data (>10 Bits                                 | Wide) Centered at Pir | n Using I | PLL (GDI  | DRX2_TX | .PLL.Cer | ntered) <sup>10</sup> |       |       |
| Left and Right Side                      | es                                                                 |                       |           |           |         |          |                       |       |       |
| t <sub>DVBGDDR</sub>                     | Data Valid Before CLK                                              | All ECP3EA Devices    | 285       | —         | 370     | _        | 431                   | —     | ps    |
| t <sub>DVAGDDR</sub>                     | Data Valid After CLK                                               | All ECP3EA Devices    | 285       | —         | 370     | _        | 432                   | _     | ps    |
| f <sub>MAX_GDDR</sub>                    | DDRX2 Clock Frequency                                              | All ECP3EA Devices    | _         | 500       | —       | 420      | —                     | 375   | MHz   |
| Memory Interface                         |                                                                    | •                     |           |           |         |          |                       |       |       |
| DDR/DDR2 I/O Pin                         | Parameters (Input Data are Strobe                                  | Edge Aligned, Output  | ut Strobe | e Edge is | Data Ce | ntered)4 |                       |       |       |
| t <sub>DVADQ</sub>                       | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices      | —         | 0.225     |         | 0.225    |                       | 0.225 | UI    |
| t <sub>DVEDQ</sub>                       | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices      | 0.64      | —         | 0.64    | —        | 0.64                  | —     | UI    |
| t <sub>DQVBS</sub>                       | Data Valid Before DQS                                              | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | _     | UI    |
| t <sub>DQVAS</sub>                       | Data Valid After DQS                                               | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | _     | UI    |
| f <sub>MAX_DDR</sub>                     | DDR Clock Frequency                                                | All ECP3 Devices      | 95        | 200       | 95      | 200      | 95                    | 166   | MHz   |
| f <sub>MAX_DDR2</sub>                    | DDR2 clock frequency                                               | All ECP3 Devices      | 125       | 266       | 125     | 200      | 125                   | 166   | MHz   |
| DDR3 (Using PLL f                        | or SCLK) I/O Pin Parameters                                        | •                     |           |           |         |          |                       |       |       |
| t <sub>DVADQ</sub>                       | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices      | _         | 0.225     |         | 0.225    |                       | 0.225 | UI    |
| t <sub>DVEDQ</sub>                       | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices      | 0.64      | —         | 0.64    | _        | 0.64                  | —     | UI    |
| t <sub>DQVBS</sub>                       | Data Valid Before DQS                                              | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | —     | UI    |
| t <sub>DQVAS</sub>                       | Data Valid After DQS                                               | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | —     | UI    |
| f <sub>MAX_DDR3</sub>                    | DDR3 clock frequency                                               | All ECP3 Devices      | 300       | 400       | 266     | 333      | 266                   | 300   | MHz   |
| DDR3 Clock Timing                        | 9                                                                  |                       |           |           |         |          |                       |       |       |
| t <sub>CH</sub> (avg) <sup>9</sup>       | Average High Pulse Width                                           | All ECP3 Devices      | 0.47      | 0.53      | 0.47    | 0.53     | 0.47                  | 0.53  | UI    |
| t <sub>CL</sub> (avg) <sup>9</sup>       | Average Low Pulse Width                                            | All ECP3 Devices      | 0.47      | 0.53      | 0.47    | 0.53     | 0.47                  | 0.53  | UI    |
| t <sub>JIT</sub> (per, lck) <sup>9</sup> | Output Clock Period Jitter During<br>DLL Locking Period            | All ECP3 Devices      | -90       | 90        | -90     | 90       | -90                   | 90    | ps    |
| t <sub>JIT</sub> (cc, lck) <sup>9</sup>  | Output Cycle-to-Cycle Period Jit-<br>ter During DLL Locking Period | All ECP3 Devices      | _         | 180       | —       | 180      | —                     | 180   | ps    |

1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Diamond or ispLEVER software.

2. General I/O timing numbers based on LVCMOS 2.5, 12mA, Fast Slew Rate, 0pf load.

3. Generic DDR timing numbers based on LVDS I/O.

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18.

5. DDR3 timing numbers based on SSTL15.

6. Uses LVDS I/O standard.

7. The current version of software does not support per bank skew numbers; this will be supported in a future release.

8. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment.

9. Using settings generated by IPexpress.

10. These numbers are generated using best case PLL located in the center of the device.

11. Uses SSTL25 Class II Differential I/O Standard.

12. All numbers are generated with ispLEVER 8.1 software.

13. For details on -9 speed grade devices, please contact your Lattice Sales Representative.



# LatticeECP3 Family Timing Adders<sup>1, 2, 3, 4, 5, 7</sup> (Continued)

| Buffer Type   | Description                                            | -8    | -7    | -6    | Units |
|---------------|--------------------------------------------------------|-------|-------|-------|-------|
| RSDS25        | RSDS, VCCIO = 2.5 V                                    | -0.07 | -0.04 | -0.01 | ns    |
| PPLVDS        | Point-to-Point LVDS, True LVDS, VCCIO = 2.5 V or 3.3 V | -0.22 | -0.19 | -0.16 | ns    |
| LVPECL33      | LVPECL, Emulated, VCCIO = 3.3 V                        | 0.67  | 0.76  | 0.86  | ns    |
| HSTL18_I      | HSTL_18 class I 8mA drive, VCCIO = 1.8 V               | 1.20  | 1.34  | 1.47  | ns    |
| HSTL18_II     | HSTL_18 class II, VCCIO = 1.8 V                        | 0.89  | 1.00  | 1.11  | ns    |
| HSTL18D_I     | Differential HSTL 18 class I 8 mA drive                | 1.20  | 1.34  | 1.47  | ns    |
| HSTL18D_II    | Differential HSTL 18 class II                          | 0.89  | 1.00  | 1.11  | ns    |
| HSTL15_I      | HSTL_15 class I 4 mA drive, VCCIO = 1.5 V              | 1.67  | 1.83  | 1.99  | ns    |
| HSTL15D_I     | Differential HSTL 15 class I 4 mA drive                | 1.67  | 1.83  | 1.99  | ns    |
| SSTL33_I      | SSTL_3 class I, VCCIO = 3.3 V                          | 1.12  | 1.17  | 1.21  | ns    |
| SSTL33_II     | SSTL_3 class II, VCCIO = 3.3 V                         | 1.08  | 1.12  | 1.15  | ns    |
| SSTL33D_I     | Differential SSTL_3 class I                            | 1.12  | 1.17  | 1.21  | ns    |
| SSTL33D_II    | Differential SSTL_3 class II                           | 1.08  | 1.12  | 1.15  | ns    |
| SSTL25_I      | SSTL_2 class I 8 mA drive, VCCIO = 2.5 V               | 1.06  | 1.19  | 1.31  | ns    |
| SSTL25_II     | SSTL_2 class II 16 mA drive, VCCIO = 2.5 V             | 1.04  | 1.17  | 1.31  | ns    |
| SSTL25D_I     | Differential SSTL_2 class I 8 mA drive                 | 1.06  | 1.19  | 1.31  | ns    |
| SSTL25D_II    | Differential SSTL_2 class II 16 mA drive               | 1.04  | 1.17  | 1.31  | ns    |
| SSTL18_I      | SSTL_1.8 class I, VCCIO = 1.8 V                        | 0.70  | 0.84  | 0.97  | ns    |
| SSTL18_II     | SSTL_1.8 class II 8 mA drive, VCCIO = 1.8 V            | 0.70  | 0.84  | 0.97  | ns    |
| SSTL18D_I     | Differential SSTL_1.8 class I                          | 0.70  | 0.84  | 0.97  | ns    |
| SSTL18D_II    | Differential SSTL_1.8 class II 8 mA drive              | 0.70  | 0.84  | 0.97  | ns    |
| SSTL15        | SSTL_1.5, VCCIO = 1.5 V                                | 1.22  | 1.35  | 1.48  | ns    |
| SSTL15D       | Differential SSTL_15                                   | 1.22  | 1.35  | 1.48  | ns    |
| LVTTL33_4mA   | LVTTL 4 mA drive, VCCIO = 3.3V                         | 0.25  | 0.24  | 0.23  | ns    |
| LVTTL33_8mA   | LVTTL 8 mA drive, VCCIO = 3.3V                         | -0.06 | -0.06 | -0.07 | ns    |
| LVTTL33_12mA  | LVTTL 12 mA drive, VCCIO = 3.3V                        | -0.01 | -0.02 | -0.02 | ns    |
| LVTTL33_16mA  | LVTTL 16 mA drive, VCCIO = 3.3V                        | -0.07 | -0.07 | -0.08 | ns    |
| LVTTL33_20mA  | LVTTL 20 mA drive, VCCIO = 3.3V                        | -0.12 | -0.13 | -0.14 | ns    |
| LVCMOS33_4mA  | LVCMOS 3.3 4 mA drive, fast slew rate                  | 0.25  | 0.24  | 0.23  | ns    |
| LVCMOS33_8mA  | LVCMOS 3.3 8 mA drive, fast slew rate                  | -0.06 | -0.06 | -0.07 | ns    |
| LVCMOS33_12mA | LVCMOS 3.3 12 mA drive, fast slew rate                 | -0.01 | -0.02 | -0.02 | ns    |
| LVCMOS33_16mA | LVCMOS 3.3 16 mA drive, fast slew rate                 | -0.07 | -0.07 | -0.08 | ns    |
| LVCMOS33_20mA | LVCMOS 3.3 20 mA drive, fast slew rate                 | -0.12 | -0.13 | -0.14 | ns    |
| LVCMOS25_4mA  | LVCMOS 2.5 4 mA drive, fast slew rate                  | 0.12  | 0.10  | 0.09  | ns    |
| LVCMOS25_8mA  | LVCMOS 2.5 8 mA drive, fast slew rate                  | -0.05 | -0.06 | -0.07 | ns    |
| LVCMOS25_12mA | LVCMOS 2.5 12 mA drive, fast slew rate                 | 0.00  | 0.00  | 0.00  | ns    |
| LVCMOS25_16mA | LVCMOS 2.5 16 mA drive, fast slew rate                 | -0.12 | -0.13 | -0.14 | ns    |
| LVCMOS25_20mA | LVCMOS 2.5 20 mA drive, fast slew rate                 | -0.12 | -0.13 | -0.14 | ns    |
| LVCMOS18_4mA  | LVCMOS 1.8 4 mA drive, fast slew rate                  | 0.11  | 0.12  | 0.14  | ns    |
| LVCMOS18_8mA  | LVCMOS 1.8 8 mA drive, fast slew rate                  | 0.11  | 0.12  | 0.14  | ns    |
| LVCMOS18_12mA | LVCMOS 1.8 12 mA drive, fast slew rate                 | -0.04 | -0.03 | -0.03 | ns    |
| LVCMOS18_16mA | LVCMOS 1.8 16 mA drive, fast slew rate                 | -0.04 | -0.03 | -0.03 | ns    |

### **Over Recommended Commercial Operating Conditions**



# sysCLOCK PLL Timing

| Parameter                     | Descriptions                                         | Conditions                      | Clock                      | Min.    | Тур. | Max.  | Units          |
|-------------------------------|------------------------------------------------------|---------------------------------|----------------------------|---------|------|-------|----------------|
| 4                             | Input clock frequency (CLKI,                         |                                 | Edge clock                 | 2       |      | 500   | MHz            |
| 'IN                           | CLKFB)                                               |                                 | Primary clock <sup>4</sup> | 2       |      | 420   | MHz            |
| f                             | Output clock frequency (CLKOP,                       |                                 | Edge clock                 | 4       |      | 500   | MHz            |
| OUT                           | CLKOS)                                               |                                 | Primary clock <sup>4</sup> | 4       | _    | 420   | MHz            |
| f <sub>OUT1</sub>             | K-Divider output frequency                           | CLKOK                           |                            | 0.03125 | _    | 250   | MHz            |
| f <sub>OUT2</sub>             | K2-Divider output frequency                          | CLKOK2                          |                            | 0.667   | _    | 166   | MHz            |
| f <sub>VCO</sub>              | PLL VCO frequency                                    |                                 |                            | 500     | _    | 1000  | MHz            |
| f <sub>PFD</sub> <sup>3</sup> | Phase detector input frequency                       |                                 | Edge clock                 | 2       |      | 500   | MHz            |
|                               |                                                      |                                 | Primary clock <sup>4</sup> | 2       | _    | 420   | MHz            |
| AC Charac                     | teristics                                            |                                 |                            |         |      | -     |                |
| t <sub>PA</sub>               | Programmable delay unit                              |                                 |                            | 65      | 130  | 260   | ps             |
|                               |                                                      |                                 | Edge clock                 | 45      | 50   | 55    | %              |
| t <sub>DT</sub>               | Output clock duty cycle<br>(CLKOS, at 50% setting)   | $f_{OUT} \le 250 \text{ MHz}$   | Primary clock              | 45      | 50   | 55    | %              |
|                               |                                                      | f <sub>OUT</sub> > 250 MHz      | Primary clock              | 30      | 50   | 70    | %              |
| t <sub>CPA</sub>              | Coarse phase shift error<br>(CLKOS, at all settings) |                                 |                            | -5      | 0    | +5    | % of<br>period |
| t <sub>OPW</sub>              | Output clock pulse width high or<br>low<br>(CLKOS)   |                                 |                            | 1.8     | _    | _     | ns             |
|                               | Output clock period jitter                           | $f_{OUT} \ge 420 \text{ MHz}$   |                            | —       | _    | 200   | ps             |
| t <sub>OPJIT</sub> 1          |                                                      | 420 MHz > $f_{OUT} \ge 100$ MHz |                            | _       | _    | 250   | ps             |
|                               |                                                      | f <sub>OUT</sub> < 100 MHz      |                            | —       | _    | 0.025 | UIPP           |
| t <sub>SK</sub>               | Input clock to output clock skew when N/M = integer  |                                 |                            | _       |      | 500   | ps             |
| + 2                           | Look time                                            | 2 to 25 MHz                     |                            | —       | _    | 200   | us             |
| LOCK                          |                                                      | 25 to 500 MHz                   |                            | —       |      | 50    | us             |
| t <sub>UNLOCK</sub>           | Reset to PLL unlock time to<br>ensure fast reset     |                                 |                            | _       |      | 50    | ns             |
| t <sub>HI</sub>               | Input clock high time                                | 90% to 90%                      |                            | 0.5     | _    | —     | ns             |
| t <sub>LO</sub>               | Input clock low time                                 | 10% to 10%                      |                            | 0.5     | _    | —     | ns             |
| t <sub>IPJIT</sub>            | Input clock period jitter                            |                                 |                            | —       | _    | 400   | ps             |
| +                             | Reset signal pulse width high,<br>RSTK               |                                 |                            | 10      | _    | _     | ns             |
| 'RST                          | Reset signal pulse width high, RST                   |                                 |                            | 500     | _    | _     | ns             |

### **Over Recommended Operating Conditions**

1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock with no additional I/O toggling.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Period jitter and cycle-to-cycle jitter numbers are guaranteed for  $f_{PFD} > 4$  MHz. For  $f_{PFD} < 4$  MHz, the jitter numbers may not be met in certain conditions. Please contact the factory for  $f_{PFD} < 4$  MHz.

4. When using internal feedback, maximum can be up to 500 MHz.



## SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3-12 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                  | Min.  | Тур.   | Max.                   | Units                   |
|-------------------------------|----------------------------------------------|-------|--------|------------------------|-------------------------|
| F <sub>REF</sub>              | Frequency range                              | 15    | _      | 320                    | MHz                     |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>             | -1000 | _      | 1000                   | ppm                     |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2</sup> | 200   | _      | V <sub>CCA</sub>       | mV, p-p                 |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock              | 200   | _      | 2*V <sub>CCA</sub>     | mV, p-p<br>differential |
| V <sub>REF-IN</sub>           | Input levels                                 | 0     | _      | V <sub>CCA</sub> + 0.3 | V                       |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                      | 40    | _      | 60                     | %                       |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                       | 200   | 500    | 1000                   | ps                      |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                       | 200   | 500    | 1000                   | ps                      |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination               | -20%  | 100/2K | +20%                   | Ohms                    |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                            | _     | —      | 7                      | pF                      |

Table 3-12. External Reference Clock Specification (refclkp/refclkn)

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in TN1176, LatticeECP3 SERDES/PCS Usage Guide.

2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. Lower swings for the clock may be possible, but will tend to increase jitter.

3. Measured at 50% amplitude.

### Figure 3-13. SERDES External Reference Clock Waveforms





# XAUI/Serial Rapid I/O Type 3/CPRI LV E.30 Electrical and Timing Characteristics

### **AC and DC Characteristics**

Table 3-13. Transmit

### **Over Recommended Operating Conditions**

| Symbol                                   | Description                      | Test Conditions | Min. | Тур. | Max. | Units |
|------------------------------------------|----------------------------------|-----------------|------|------|------|-------|
| T <sub>RF</sub>                          | Differential rise/fall time      | 20%-80%         | _    | 80   | —    | ps    |
| Z <sub>TX_DIFF_DC</sub>                  | Differential impedance           |                 | 80   | 100  | 120  | Ohms  |
| J <sub>TX_DDJ</sub> <sup>2, 3, 4</sup>   | Output data deterministic jitter |                 | _    | —    | 0.17 | UI    |
| J <sub>TX_TJ</sub> <sup>1, 2, 3, 4</sup> | Total output data jitter         |                 | _    | —    | 0.35 | UI    |

1. Total jitter includes both deterministic jitter and random jitter.

2. Jitter values are measured with each CML output AC coupled into a 50-Ohm impedance (100-Ohm differential impedance).

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

4. Values are measured at 2.5 Gbps.

#### Table 3-14. Receive and Jitter Tolerance

#### **Over Recommended Operating Conditions**

| Symbol                                | Description                                   | Test Conditions              | Min. | Тур. | Max. | Units |
|---------------------------------------|-----------------------------------------------|------------------------------|------|------|------|-------|
| RL <sub>RX_DIFF</sub>                 | Differential return loss                      | From 100 MHz<br>to 3.125 GHz | 10   | _    | _    | dB    |
| RL <sub>RX_CM</sub>                   | Common mode return loss                       | From 100 MHz<br>to 3.125 GHz | 6    | _    | —    | dB    |
| Z <sub>RX_DIFF</sub>                  | Differential termination resistance           |                              | 80   | 100  | 120  | Ohms  |
| J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak) |                              | —    | —    | 0.37 | UI    |
| J <sub>RX_RJ</sub> <sup>1, 2, 3</sup> | Random jitter tolerance (peak-to-peak)        |                              | —    | —    | 0.18 | UI    |
| J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak)    |                              | —    | _    | 0.10 | UI    |
| J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak)         |                              | —    | _    | 0.65 | UI    |
| T <sub>RX_EYE</sub>                   | Receiver eye opening                          |                              | 0.35 |      | _    | UI    |

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-18.

2. Jitter values are measured with each high-speed input AC coupled into a 50-Ohm impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

4. Jitter tolerance parameters are characterized when Full Rx Equalization is enabled.

5. Values are measured at 2.5 Gbps.



# SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics

## AC and DC Characteristics

### Table 3-19. Transmit

| Symbol                                  | Description                     | Test Conditions | Min. | Тур. | Max. | Units |
|-----------------------------------------|---------------------------------|-----------------|------|------|------|-------|
| BR <sub>SDO</sub>                       | Serial data rate                |                 | 270  | —    | 2975 | Mbps  |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 270 Mbps        | —    | —    | 0.20 | UI    |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 1485 Mbps       |      | —    | 0.20 | UI    |
| T <sub>JALIGNMENT</sub> <sup>1, 2</sup> | Serial output jitter, alignment | 2970Mbps        | —    | —    | 0.30 | UI    |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 270 Mbps        | —    | —    | 0.20 | UI    |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 1485 Mbps       | —    | —    | 1.0  | UI    |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 2970 Mbps       | —    | _    | 2.0  | UI    |

Notes:

 Timing jitter is measured in accordance with SMPTE RP 184-1996, SMPTE RP 192-1996 and the applicable serial data transmission standard, SMPTE 259M-1997 or SMPTE 292M (proposed). A color bar test pattern is used. The value of f<sub>SCLK</sub> is 270 MHz or 360 MHz for SMPTE 259M, 540 MHz for SMPTE 344M or 1485 MHz for SMPTE 292M serial data rates. See the Timing Jitter Bandpass section.

2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter.

3. All Tx jitter is measured at the output of an industry standard cable driver; connection to the cable driver is via a 50 Ohm impedance differential signal from the Lattice SERDES device.

4. The cable driver drives: RL=75 Ohm, AC-coupled at 270, 1485, or 2970 Mbps, RREFLVL=RREFPRE=4.75 kOhm 1%.

### Table 3-20. Receive

| Symbol            | Description                                                  | Test Conditions | Min.                                           | Тур. | Max. | Units |
|-------------------|--------------------------------------------------------------|-----------------|------------------------------------------------|------|------|-------|
| BR <sub>SDI</sub> | Serial input data rate                                       |                 | 270                                            | _    | 2970 | Mbps  |
| CID               | Stream of non-transitions<br>(=Consecutive Identical Digits) |                 | 7(3G)/26(SMPTE<br>Triple rates)<br>@ 10-12 BER | _    | _    | Bits  |

#### Table 3-21. Reference Clock

| Symbol            | Description                  | Test Conditions | Min. | Тур. | Max.  | Units |
|-------------------|------------------------------|-----------------|------|------|-------|-------|
| F <sub>VCLK</sub> | Video output clock frequency |                 | 27   | -    | 74.25 | MHz   |
| DCV               | Duty cycle, video clock      |                 | 45   | 50   | 55    | %     |



# HDMI (High-Definition Multimedia Interface) Electrical and Timing Characteristics

# AC and DC Characteristics

### Table 3-22. Transmit and Receive<sup>1, 2</sup>

|                                |                                                    | Spec. Co   |            |       |
|--------------------------------|----------------------------------------------------|------------|------------|-------|
| Symbol                         | Description                                        | Min. Spec. | Max. Spec. | Units |
| Transmit                       |                                                    | •          |            |       |
| Intra-pair Skew                |                                                    | —          | 75         | ps    |
| Inter-pair Skew                |                                                    | —          | 800        | ps    |
| TMDS Differential Clock Jitter |                                                    | —          | 0.25       | UI    |
| Receive                        |                                                    | •          |            |       |
| R <sub>T</sub>                 | Termination Resistance                             | 40         | 60         | Ohms  |
| V <sub>ICM</sub>               | Input AC Common Mode Voltage (50-Ohm Set-<br>ting) | —          | 50         | mV    |
| TMDS Clock Jitter              | Clock Jitter Tolerance                             | —          | 0.25       | UI    |

1. Output buffers must drive a translation device. Max. speed is 2 Gbps. If translation device does not modify rise/fall time, the maximum speed is 1.5 Gbps.

2. Input buffers must be AC coupled in order to support the 3.3 V common mode. Generally, HDMI inputs are terminated by an external cable equalizer before data/clock is forwarded to the LatticeECP3 device.



### Figure 3-19. Test Loads

Test Loads









# PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated with<br>DQS Strobe | PIO Within PIC | DDR Strobe (DQS) and<br>Data (DQ) Pins |
|------------------------------------|----------------|----------------------------------------|
| For Left and Right Edges           | of the Device  |                                        |
| D[Edgo] [n 2]                      | А              | DQ                                     |
|                                    | В              | DQ                                     |
| P[Edge] [n-2]                      | A              | DQ                                     |
|                                    | В              | DQ                                     |
| D[Edgo] [n 1]                      | A              | DQ                                     |
|                                    | В              | DQ                                     |
| P[Edge] [n]                        | A              | [Edge]DQSn                             |
|                                    | В              | DQ                                     |
| P[Edge] [n 1]                      | А              | DQ                                     |
|                                    | В              | DQ                                     |
| D[Edgo] [n 2]                      | A              | DQ                                     |
| r[Euge][II+2]                      | В              | DQ                                     |
| For Top Edge of the Devi           | ce             |                                        |
| P[Edge] [n-3]                      | А              | DQ                                     |
|                                    | В              | DQ                                     |
| P[Edge] [n-2]                      | А              | DQ                                     |
|                                    | В              | DQ                                     |
| P[Edge] [n-1]                      | А              | DQ                                     |
|                                    | В              | DQ                                     |
| P[Edge] [n]                        | А              | [Edge]DQSn                             |
| r [⊏uge] [n]                       | В              | DQ                                     |
| P[Edge] [n+1]                      | А              | DQ                                     |
| i [Euge] [iit i]                   | В              | DQ                                     |
| P[Edge] [n 2]                      | А              | DQ                                     |
| י נבטשכן נוידבן                    | В              | DQ                                     |

Note: "n" is a row PIC number.



| Part Number          | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|----------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-150EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-6FN1156I  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-7FN1156I  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-8FN1156I  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-6LFN1156I | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-7LFN1156I | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-8LFN1156I | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 149      |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.

| Part Number                        | Voltage | Grade | Power | Package         | Pins | Temp. | LUTs (K) |
|------------------------------------|---------|-------|-------|-----------------|------|-------|----------|
| LFE3-150EA-6FN672ITW <sup>1</sup>  | 1.2 V   | -6    | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-7FN672ITW <sup>1</sup>  | 1.2 V   | -7    | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-8FN672ITW <sup>1</sup>  | 1.2 V   | -8    | STD   | Lead-Free fpBGA | 672  | IND   | 149      |
| LFE3-150EA-6FN1156ITW <sup>1</sup> | 1.2 V   | -6    | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-7FN1156ITW <sup>1</sup> | 1.2 V   | -7    | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |
| LFE3-150EA-8FN1156ITW <sup>1</sup> | 1.2 V   | -8    | STD   | Lead-Free fpBGA | 1156 | IND   | 149      |

1. Specifications for the LFE3-150EA-*sp*FN*pkg*CTW and LFE3-150EA-*sp*FN*pkg*ITW devices, (where *sp* is the speed and *pkg* is the package), are the same as the LFE3-150EA-*sp*FN*pkg*C and LFE3-150EA-*sp*FN*pkg*I devices respectively, except as specified below.

• The CTC (Clock Tolerance Circuit) inside the SERDES hard PCS in the TW device is not functional but it can be bypassed and implemented in soft IP.

• The SERDES XRES pin on the TW device passes CDM testing at 250V.



| Date           | Version | Section                             | Change Summary                                                                                                                                                                                  |
|----------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2009 | 01.4    | Architecture                        | Corrected link in sysMEM Memory Block section.                                                                                                                                                  |
|                |         |                                     | Updated information for On-Chip Programmable Termination and modi-<br>fied corresponding figure.                                                                                                |
|                |         |                                     | Added footnote 2 to On-Chip Programmable Termination Options for Input Modes table.                                                                                                             |
|                |         |                                     | Corrected Per Quadrant Primary Clock Selection figure.                                                                                                                                          |
|                |         | DC and Switching<br>Characteristics | Modified -8 Timing data for 1024x18 True-Dual Port RAM (Read-Before-<br>Write, EBR Output Registers)                                                                                            |
|                |         |                                     | Added ESD Performance table.                                                                                                                                                                    |
|                |         |                                     | LatticeECP3 External Switching Characteristics table - updated data for $t_{\text{DIBGDDR}},t_{\text{W}\_\text{PRI}},t_{\text{W}\_\text{EDGE}}$ and $t_{\text{SKEW}\_\text{EDGE}\_\text{DQS}}.$ |
|                |         |                                     | LatticeECP3 Internal Switching Characteristics table - updated data for $t_{\mbox{COO\_PIO}}$ and added footnote #4.                                                                            |
|                |         |                                     | sysCLOCK PLL Timing table - updated data for f <sub>OUT</sub> .                                                                                                                                 |
|                |         |                                     | External Reference Clock Specification (refclkp/refclkn) table - updated data for $V_{REF\text{-IN-SE}}$ and $V_{REF\text{-IN-DIFF}}$                                                           |
|                |         |                                     | LatticeECP3 sysCONFIG Port Timing Specifications table - updated data for $\ensuremath{t_{\text{MWC}}}$ .                                                                                       |
|                |         |                                     | Added TRLVDS DC Specification table and diagram.                                                                                                                                                |
|                |         |                                     | Updated Mini LVDS table.                                                                                                                                                                        |
| August 2009    | 01.3    | DC and Switching<br>Characteristics | Corrected truncated numbers for $V_{CCIB}$ and $V_{CCOB}$ in Recommended Operating Conditions table.                                                                                            |
| July 2009      | 01.2    | Multiple                            | Changed references of "multi-boot" to "dual-boot" throughout the data sheet.                                                                                                                    |
|                |         | Architecture                        | Updated On-Chip Programmable Termination bullets.                                                                                                                                               |
|                |         |                                     | Updated On-Chip Termination Options for Input Modes table.                                                                                                                                      |
|                |         |                                     | Updated On-Chip Termination figure.                                                                                                                                                             |
|                |         | DC and Switching<br>Characteristics | Changed min/max data for FREF_PPM and added footnote 4 in SERDES External Reference Clock Specification table.                                                                                  |
|                |         |                                     | Updated SERDES minimum frequency.                                                                                                                                                               |
|                |         | Pinout Information                  | Corrected MCLK to be I/O and CCLK to be I in Signal Descriptions table                                                                                                                          |
| May 2009       | 01.1    | All                                 | Removed references to Parallel burst mode Flash.                                                                                                                                                |
|                |         | Introduction                        | Features - Changed 250 Mbps to 230 Mbps in Embedded SERDES bul-<br>leted section and added a footnote to indicate 230 Mbps applies to<br>8b10b and 10b12b applications.                         |
|                |         |                                     | Updated data for ECP3-17 in LatticeECP3 Family Selection Guide table.                                                                                                                           |
|                |         |                                     | Changed embedded memory from 552 to 700 Kbits in LatticeECP3<br>Family Selection Guide table.                                                                                                   |
|                |         | Architecture                        | Updated description for CLKFB in General Purpose PLL Diagram.                                                                                                                                   |
|                |         |                                     | Corrected Primary Clock Sources text section.                                                                                                                                                   |
|                |         |                                     | Corrected Secondary Clock/Control Sources text section.                                                                                                                                         |
|                |         |                                     | Corrected Secondary Clock Regions table.                                                                                                                                                        |
|                |         |                                     | Corrected note below Detailed sysDSP Slice Diagram.                                                                                                                                             |
|                |         |                                     | Corrected Clock, Clock Enable, and Reset Resources text section.                                                                                                                                |
|                |         |                                     | Corrected ECP3-17 EBR number in Embedded SRAM in the LatticeECP3 Family table.                                                                                                                  |
|                |         |                                     | Added On-Chip Termination Options for Input Modes table.                                                                                                                                        |
|                |         |                                     | Updated Available SERDES Quads per LatticeECP3 Devices table.                                                                                                                                   |