

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 2125                                                                         |
| Number of Logic Elements/Cells | 17000                                                                        |
| Total RAM Bits                 | 716800                                                                       |
| Number of I/O                  | 116                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 328-LFBGA, CSBGA                                                             |
| Supplier Device Package        | 328-CSBGA (10x10)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-17ea-7mg328c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Primary Clock Routing**

The purpose of the primary clock routing is to distribute primary clock sources to the destination quadrants of the device. A global primary clock is a primary clock that is distributed to all quadrants. The clock routing structure in LatticeECP3 devices consists of a network of eight primary clock lines (CLK0 through CLK7) per quadrant. The primary clocks of each quadrant are generated from muxes located in the center of the device. All the clock sources are connected to these muxes. Figure 2-12 shows the clock routing for one quadrant. Each quadrant mux is identical. If desired, any clock can be routed globally.

### Figure 2-12. Per Quadrant Primary Clock Selection



# Dynamic Clock Control (DCC)

The DCC (Quadrant Clock Enable/Disable) feature allows internal logic control of the quadrant primary clock network. When a clock network is disabled, all the logic fed by that clock does not toggle, reducing the overall power consumption of the device.

# **Dynamic Clock Select (DCS)**

The DCS is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources without any glitches or runt pulses. This is achieved regardless of when the select signal is toggled. There are two DCS blocks per quadrant; in total, there are eight DCS blocks per device. The inputs to the DCS block come from the center muxes. The output of the DCS is connected to primary clocks CLK6 and CLK7 (see Figure 2-12).

Figure 2-13 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information about the DCS, please see the list of technical documentation at the end of this data sheet.



#### Figure 2-13. DCS Waveforms



## **Edge Clock Sources**

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19.





Notes:

1. Clock inputs can be configured in differential or single ended mode.

2. The two DLLs can also drive the two top edge clocks.

3. The top left and top right PLL can also drive the two top edge clocks.

# Edge Clock Routing

LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks.



as, overflow, underflow and convergent rounding, etc.

- Flexible cascading across slices to get larger functions
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2-24, the LatticeECP3 DSP slice is backwards-compatible with the LatticeECP2<sup>™</sup> sysDSP block, such that, legacy applications can be targeted to the LatticeECP3 sysDSP slice. The functionality of one LatticeECP2 sysDSP Block can be mapped into two adjacent LatticeECP3 sysDSP slices, as shown in Figure 2-25.



Figure 2-24. Simplified sysDSP Slice Block Diagram



#### Figure 2-25. Detailed sysDSP Slice Diagram



Note: A\_ALU, B\_ALU and C\_ALU are internal signals generated by combining bits from AA, AB, BA BB and C inputs. See TN1182, LatticeECP3 sysDSP Usage Guide, for further information.

The LatticeECP2 sysDSP block supports the following basic elements.

- MULT (Multiply)
- MAC (Multiply, Accumulate)
- MULTADDSUB (Multiply, Addition/Subtraction)
- MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation)

Table 2-8 shows the capabilities of each of the LatticeECP3 slices versus the above functions.

 Table 2-8. Maximum Number of Elements in a Slice

| Width of Multiply | x9                    | x18 | x36 |
|-------------------|-----------------------|-----|-----|
| MULT              | 4                     | 2   | 1/2 |
| MAC               | 1                     | 1   | —   |
| MULTADDSUB        | 2                     | 1   | —   |
| MULTADDSUBSUM     | <b>1</b> <sup>1</sup> | 1/2 | _   |

1. One slice can implement 1/2 9x9 m9x9addsubsum and two m9x9addsubsum with two slices.

Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting "dynamic operation" the following operations are possible:

- In the Add/Sub option the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.



# MMAC DSP Element

The LatticeECP3 supports a MAC with two multipliers. This is called Multiply Multiply Accumulate or MMAC. In this case, the two operands, AA and AB, are multiplied and the result is added with the previous accumulated value and with the result of the multiplier operation of operands BA and BB. This accumulated value is available at the output. The user can enable the input and pipeline registers, but the output register is always enabled. The output register is used to store the accumulated value. The ALU is configured as the accumulator in the sysDSP slice. A registered overflow signal is also available. The overflow conditions are provided later in this document. Figure 2-28 shows the MMAC sysDSP element.



#### Figure 2-28. MMAC sysDSP Element



#### Figure 2-31. MULTADDSUBSUM Slice 1



# Advanced sysDSP Slice Features

### Cascading

The LatticeECP3 sysDSP slice has been enhanced to allow cascading. Adder trees are implemented fully in sys-DSP slices, improving the performance. Cascading of slices uses the signals CIN, COUT and C Mux of the slice.

## Addition

The LatticeECP3 sysDSP slice allows for the bypassing of multipliers and cascading of adder logic. High performance adder functions are implemented without the use of LUTs. The maximum width adders that can be implemented are 54-bit.

## Rounding

The rounding operation is implemented in the ALU and is done by adding a constant followed by a truncation operation. The rounding methods supported are:

- Rounding to zero (RTZ)
- Rounding to infinity (RTI)
- Dynamic rounding
- Random rounding
- Convergent rounding



Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as "T" and "C") as shown in Figure 2-32. The PAD Labels "T" and "C" distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as LVDS inputs.

#### Table 2-11. PIO Signal List

| Name                                                     | Туре                             | Description                                                                                                                                                                                                                                               |
|----------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INDD                                                     | Input Data                       | Register bypassed input. This is not the same port as INCK.                                                                                                                                                                                               |
| IPA, INA, IPB, INB                                       | Input Data                       | Ports to core for input data                                                                                                                                                                                                                              |
| OPOSA, ONEGA <sup>1</sup> ,<br>OPOSB, ONEGB <sup>1</sup> | Output Data                      | Output signals from core. An exception is the ONEGB port, used for tristate logic at the DQS pad.                                                                                                                                                         |
| CE                                                       | PIO Control                      | Clock enables for input and output block flip-flops.                                                                                                                                                                                                      |
| SCLK                                                     | PIO Control                      | System Clock (PCLK) for input and output/TS blocks. Connected from clock ISB.                                                                                                                                                                             |
| LSR                                                      | PIO Control                      | Local Set/Reset                                                                                                                                                                                                                                           |
| ECLK1, ECLK2                                             | PIO Control                      | Edge clock sources. Entire PIO selects one of two sources using mux.                                                                                                                                                                                      |
| ECLKDQSR <sup>1</sup>                                    | Read Control                     | From DQS_STROBE, shifted strobe for memory interfaces only.                                                                                                                                                                                               |
| DDRCLKPOL <sup>1</sup>                                   | Read Control                     | Ensures transfer from DQS domain to SCLK domain.                                                                                                                                                                                                          |
| DDRLAT <sup>1</sup>                                      | Read Control                     | Used to guarantee INDDRX2 gearing by selectively enabling a D-Flip-Flop in dat-<br>apath.                                                                                                                                                                 |
| DEL[3:0]                                                 | Read Control                     | Dynamic input delay control bits.                                                                                                                                                                                                                         |
| INCK                                                     | To Clock Distribution<br>and PLL | PIO treated as clock PIO, path to distribute to primary clocks and PLL.                                                                                                                                                                                   |
| TS                                                       | Tristate Data                    | Tristate signal from core (SDR)                                                                                                                                                                                                                           |
| DQCLK0 <sup>1</sup> , DQCLK1 <sup>1</sup>                | Write Control                    | Two clocks edges, 90 degrees out of phase, used in output gearing.                                                                                                                                                                                        |
| DQSW <sup>2</sup>                                        | Write Control                    | Used for output and tristate logic at DQS only.                                                                                                                                                                                                           |
| DYNDEL[7:0]                                              | Write Control                    | Shifting of write clocks for specific DQS group, using 6:0 each step is approxi-<br>mately 25ps, 128 steps. Bit 7 is an invert (timing depends on input frequency).<br>There is also a static control for this 8-bit setting, enabled with a memory cell. |
| DCNTL[6:0]                                               | PIO Control                      | Original delay code from DDR DLL                                                                                                                                                                                                                          |
| DATAVALID <sup>1</sup>                                   | Output Data                      | Status flag from DATAVALID logic, used to indicate when input data is captured in IOLOGIC and valid to core.                                                                                                                                              |
| READ                                                     | For DQS_Strobe                   | Read signal for DDR memory interface                                                                                                                                                                                                                      |
| DQSI                                                     | For DQS_Strobe                   | Unshifted DQS strobe from input pad                                                                                                                                                                                                                       |
| PRMBDET                                                  | For DQS_Strobe                   | DQSI biased to go high when DQSI is tristate, goes to input logic block as well as core logic.                                                                                                                                                            |
| GSRN                                                     | Control from routing             | Global Set/Reset                                                                                                                                                                                                                                          |

1. Signals available on left/right/top edges only.

2. Selected PIO.

# PIO

The PIO contains four blocks: an input register block, output register block, tristate register block and a control logic block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

## Input Register Block

The input register blocks for the PIOs, in the left, right and top edges, contain delay elements and registers that can be used to condition high-speed interface signals, such as DDR memory interfaces and source synchronous interfaces, before they are passed to the device core. Figure 2-33 shows the input register block for the left, right and top edges. The input register block for the bottom edge contains one element to register the input signal and no DDR registers. The following description applies to the input register block for PIOs in the left, right and top edges only.



# **Control Logic Block**

The control logic block allows the selection and modification of control signals for use in the PIO block.

# **DDR Memory Support**

Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR, DDR2 and DDR3 memory interfaces. The support varies by the edge of the device as detailed below.

## Left and Right Edges

The left and right sides of the PIC have fully functional elements supporting DDR, DDR2, and DDR3 memory interfaces. One of every 12 PIOs supports the dedicated DQS pins with the DQS control logic block. Figure 2-35 shows the DQS bus spanning 11 I/O pins. Two of every 12 PIOs support the dedicated DQS and DQS# pins with the DQS control logic block.

## **Bottom Edge**

PICs on the bottom edge of the device do not support DDR memory and Generic DDR interfaces.

## Top Edge

PICs on the top side are similar to the PIO elements on the left and right sides but do not support gearing on the output registers. Hence, the modes to support output/tristate DDR3 memory are removed on the top side.

The exact DQS pins are shown in a dual function in the Logic Signal Connections table in this data sheet. Additional detail is provided in the Signal Descriptions table. The DQS signal from the bus is used to strobe the DDR data from the memory into input register blocks. Interfaces on the left, right and top edges are designed for DDR memories that support 10 bits of data.

|       | PIO A                         | <b>↓</b>                   | PADA "T"                                                               |
|-------|-------------------------------|----------------------------|------------------------------------------------------------------------|
|       | PIO B                         |                            | PADB "C"                                                               |
|       | PIO A                         |                            | PADA "T"                                                               |
|       | PIO B                         | +                          | PADB "C"                                                               |
|       | PIO A                         |                            | PADA "T"                                                               |
|       | PIO B                         | L+                         | PADB "C"                                                               |
| _ DQS | PIO A                         | SysIO<br>Buffer<br>Delay ◀ | PADA "T"<br>LVDS Pair                                                  |
|       | PIO B                         |                            | PADB "C"                                                               |
|       |                               |                            |                                                                        |
|       | PIO A                         |                            | PADA "T"<br>LVDS Pair                                                  |
|       | → PIO A<br>→ PIO B            |                            | PADA "T"<br>LVDS Pair<br>PADB "C"                                      |
|       | → PIO A<br>→ PIO B<br>→ PIO A |                            | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair             |
|       |                               |                            | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C" |

#### Figure 2-35. DQS Grouping on the Left, Right and Top Edges



#### Figure 2-37. DQS Local Bus



# **Polarity Control Logic**

In a typical DDR Memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the READ cycle) is unknown. The LatticeECP3 family contains dedicated circuits to transfer data between these domains. A clock polarity selector is used to prevent set-up and hold violations at the domain transfer between DQS (delayed) and the system clock. This changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each READ cycle for the correct clock polarity.

Prior to the READ operation in DDR memories, DQS is in tristate (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit detects the first DQS rising edge after the preamble state. This signal is used to control the polarity of the clock to the synchronizing registers.

## DDR3 Memory Support

LatticeECP3 supports the read and write leveling required for DDR3 memory interfaces.

Read leveling is supported by the use of the DDRCLKPOL and the DDRLAT signals generated in the DQS Read Control logic block. These signals dynamically control the capture of the data with respect to the DQS at the input register block.



# LVDS25E

The top and bottom sides of LatticeECP3 devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3-1 is one possible solution for point-to-point signals.





#### Table 3-1. LVDS25E DC Conditions

| Parameter         | Description                      | Typical | Units |
|-------------------|----------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/-5%)     | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                 | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/-1%)   | 158     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%) | 140     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)     | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage              | 1.43    | V     |
| V <sub>OL</sub>   | Output Low Voltage               | 1.07    | V     |
| V <sub>OD</sub>   | Output Differential Voltage      | 0.35    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage       | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                   | 100.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                | 6.03    | mA    |

## LVCMOS33D

All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3 V V<sub>CCIO</sub>. The default drive current for LVCMOS33D output is 12 mA with the option to change the device strength to 4 mA, 8 mA, 16 mA or 20 mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D.



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                        |                                                                   |                      | -         | -8        | -          | -7      | -          | -6   |       |
|------------------------|-------------------------------------------------------------------|----------------------|-----------|-----------|------------|---------|------------|------|-------|
| Parameter              | Description                                                       | Device               | Min.      | Max.      | Min.       | Max.    | Min.       | Max. | Units |
| t <sub>H_DEL</sub>     | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-150EA           | 0.0       | _         | 0.0        | —       | 0.0        | —    | ns    |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU<br>Register                        | ECP3-150EA           |           | 500       |            | 420     |            | 375  | MHz   |
| t <sub>CO</sub>        | Clock to Output - PIO Output<br>Register                          | ECP3-70EA/95EA       | _         | 3.8       | —          | 4.2     | _          | 4.6  | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input<br>Register                       | ECP3-70EA/95EA       | 0.0       | —         | 0.0        | _       | 0.0        | —    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input<br>Register                        | ECP3-70EA/95EA       | 1.4       | —         | 1.6        | —       | 1.8        | —    | ns    |
| t <sub>SU_DEL</sub>    | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-70EA/95EA       | 1.3       | —         | 1.5        | —       | 1.7        | —    | ns    |
| t <sub>H_DEL</sub>     | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-70EA/95EA       | 0.0       | —         | 0.0        | —       | 0.0        | —    | ns    |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU Register                           | ECP3-70EA/95EA       | —         | 500       | _          | 420     | —          | 375  | MHz   |
| t <sub>CO</sub>        | Clock to Output - PIO Output<br>Register                          | ECP3-35EA            | —         | 3.7       | _          | 4.1     | —          | 4.5  | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input<br>Register                       | ECP3-35EA            | 0.0       | —         | 0.0        | -       | 0.0        | -    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input<br>Register                        | ECP3-35EA            | 1.2       | _         | 1.4        | —       | 1.6        | —    | ns    |
| t <sub>SU_DEL</sub>    | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-35EA            | 1.3       | —         | 1.4        | —       | 1.5        | —    | ns    |
| t <sub>H_DEL</sub>     | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-35EA            | 0.0       | —         | 0.0        | —       | 0.0        | —    | ns    |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU Register                           | ECP3-35EA            | —         | 500       | —          | 420     | —          | 375  | MHz   |
| t <sub>CO</sub>        | Clock to Output - PIO Output<br>Register                          | ECP3-17EA            | —         | 3.5       | —          | 3.9     | —          | 4.3  | ns    |
| t <sub>SU</sub>        | Clock to Data Setup - PIO Input<br>Register                       | ECP3-17EA            | 0.0       | —         | 0.0        | —       | 0.0        | —    | ns    |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input<br>Register                        | ECP3-17EA            | 1.3       | _         | 1.5        | —       | 1.6        | —    | ns    |
| t <sub>SU_DEL</sub>    | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-17EA            | 1.3       | —         | 1.4        | —       | 1.5        | —    | ns    |
| t <sub>H_DEL</sub>     | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-17EA            | 0.0       | —         | 0.0        | —       | 0.0        | —    | ns    |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU Register                           | ECP3-17EA            | _         | 500       | _          | 420     | _          | 375  | MHz   |
| General I/O Pin Pa     | rameters Using Dedicated Clock                                    | nput Primary Clock w | ith PLL v | vith Cloc | k Injectio | on Remo | val Settir | וg²  |       |
| t <sub>COPLL</sub>     | Clock to Output - PIO Output<br>Register                          | ECP3-150EA           | _         | 3.3       | _          | 3.6     | —          | 39   | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input<br>Register                       | ECP3-150EA           | 0.7       | —         | 0.8        | —       | 0.9        | —    | ns    |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO Input<br>Register                        | ECP3-150EA           | 0.8       | —         | 0.9        | —       | 1.0        | —    | ns    |
| t <sub>SU_DELPLL</sub> | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-150EA           | 1.6       | —         | 1.8        | —       | 2.0        | —    | ns    |
| <sup>t</sup> H_DELPLL  | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-150EA           | —         | 0.0       | —          | 0.0     | —          | 0.0  | ns    |
| t <sub>COPLL</sub>     | Clock to Output - PIO Output<br>Register                          | ECP3-70EA/95EA       | _         | 3.3       | _          | 3.5     | _          | 3.8  | ns    |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO Input<br>Register                       | ECP3-70EA/95EA       | 0.7       |           | 0.8        | _       | 0.9        | _    | ns    |

# Over Recommended Commercial Operating Conditions



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                       |                                   |                         | ·<br>    | -8                  | _       | 7                    | _      | 6        |       |
|-----------------------|-----------------------------------|-------------------------|----------|---------------------|---------|----------------------|--------|----------|-------|
| Parameter             | Description                       | Device                  | Min.     | Max.                | Min.    | Max.                 | Min.   | Max.     | Units |
| fMAX GDDB             | DDRX1 Clock Frequency             | ECP3-70EA/95EA          |          | 250                 |         | 250                  | _      | 250      | MHz   |
|                       | Data Valid Before CLK             | ECP3-35EA               | 683      | —                   | 688     | _                    | 690    | _        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | ECP3-35EA               | 683      | _                   | 688     | _                    | 690    | _        | ps    |
| f <sub>MAX GDDR</sub> | DDRX1 Clock Frequency             | ECP3-35EA               | _        | 250                 | _       | 250                  | _      | 250      | MHz   |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK             | ECP3-17EA               | 683      | —                   | 688     | _                    | 690    | _        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | ECP3-17EA               | 683      | —                   | 688     | —                    | 690    | —        | ps    |
| f <sub>MAX</sub> GDDR | DDRX1 Clock Frequency             | ECP3-17EA               | _        | 250                 | _       | 250                  | —      | 250      | MHz   |
| Generic DDRX1 Ou      | itput with Clock and Data Aligned | at Pin (GDDRX1_TX.      | SCLK.Ali | gned) <sup>10</sup> |         |                      |        |          |       |
| t <sub>DIBGDDR</sub>  | Data Invalid Before Clock         | ECP3-150EA              | —        | 335                 | —       | 338                  | —      | 341      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock          | ECP3-150EA              |          | 335                 | _       | 338                  | —      | 341      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-150EA              |          | 250                 | _       | 250                  | —      | 250      | MHz   |
| t <sub>DIBGDDR</sub>  | Data Invalid Before Clock         | ECP3-70EA/95EA          | _        | 339                 | _       | 343                  | _      | 347      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock          | ECP3-70EA/95EA          | _        | 339                 | _       | 343                  | _      | 347      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-70EA/95EA          | _        | 250                 | _       | 250                  | _      | 250      | MHz   |
| t <sub>DIBGDDR</sub>  | Data Invalid Before Clock         | ECP3-35EA               | _        | 322                 | _       | 320                  | _      | 321      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock          | ECP3-35EA               | _        | 322                 | _       | 320                  | _      | 321      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-35EA               | _        | 250                 | _       | 250                  | _      | 250      | MHz   |
| t <sub>DIBGDDR</sub>  | Data Invalid Before Clock         | ECP3-17EA               | _        | 322                 | _       | 320                  | _      | 321      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock          | ECP3-17EA               | _        | 322                 | _       | 320                  | —      | 321      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-17EA               |          | 250                 | _       | 250                  | —      | 250      | MHz   |
| Generic DDRX1 Ou      | itput with Clock and Data (<10 Bi | ts Wide) Centered at P  | in (GDD  | RX1_TX.             | DQS.Cen | tered) <sup>10</sup> |        |          |       |
| Left and Right Side   | es                                |                         |          |                     |         |                      |        |          |       |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK             | ECP3-150EA              | 670      | _                   | 670     | —                    | 670    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | ECP3-150EA              | 670      | —                   | 670     | —                    | 670    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-150EA              | _        | 250                 |         | 250                  | —      | 250      | MHz   |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK             | ECP3-70EA/95EA          | 657      | —                   | 652     | —                    | 650    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | ECP3-70EA/95EA          | 657      | —                   | 652     | _                    | 650    | _        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-70EA/95EA          | _        | 250                 | _       | 250                  | —      | 250      | MHz   |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK             | ECP3-35EA               | 670      | —                   | 675     | —                    | 676    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | ECP3-35EA               | 670      | —                   | 675     | _                    | 676    | _        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-35EA               | _        | 250                 | _       | 250                  | —      | 250      | MHz   |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK             | ECP3-17EA               | 670      | —                   | 670     | —                    | 670    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | ECP3-17EA               | 670      | —                   | 670     | —                    | 670    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency             | ECP3-17EA               | _        | 250                 | _       | 250                  | —      | 250      | MHz   |
| Generic DDRX2 Ou      | itput with Clock and Data (>10 Bi | ts Wide) Aligned at Pir | n (GDDR  | X2_TX.A             | igned)  |                      |        |          |       |
| Left and Right Side   | es                                |                         |          |                     |         |                      |        |          |       |
| t <sub>DIBGDDR</sub>  | Data Invalid Before Clock         | All ECP3EA Devices      |          | 200                 |         | 210                  |        | 220      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock          | All ECP3EA Devices      | _        | 200                 | _       | 210                  | _      | 220      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency             | All ECP3EA Devices      | _        | 500                 | _       | 420                  | —      | 375      | MHz   |
| Generic DDRX2 Ou      | Itput with Clock and Data (>10 Bi | ts Wide) Centered at P  | in Using |                     | L (GDDF | X2_TX.D              | QSDLL. | Centered | )11   |
| Left and Right Side   | es                                |                         |          |                     |         |                      |        |          |       |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK             | All ECP3EA Devices      | 400      |                     | 400     |                      | 431    |          | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK              | All ECP3EA Devices      | 400      |                     | 400     | —                    | 432    |          | ps    |
| f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency             | All ECP3EA Devices      | _        | 400                 | _       | 400                  | —      | 375      | MHz   |

# **Over Recommended Commercial Operating Conditions**



# **DLL** Timing

## **Over Recommended Operating Conditions**

| Parameter                      | Description                                                                              | Condition               | Min. | Тур. | Max.   | Units  |
|--------------------------------|------------------------------------------------------------------------------------------|-------------------------|------|------|--------|--------|
| f <sub>REF</sub>               | Input reference clock frequency (on-chip or off-chip)                                    |                         | 133  | —    | 500    | MHz    |
| f <sub>FB</sub>                | Feedback clock frequency (on-chip or off-chip)                                           |                         | 133  | —    | 500    | MHz    |
| f <sub>CLKOP</sub> 1           | Output clock frequency, CLKOP                                                            |                         | 133  | —    | 500    | MHz    |
| f <sub>CLKOS<sup>2</sup></sub> | Output clock frequency, CLKOS                                                            |                         | 33.3 | —    | 500    | MHz    |
| t <sub>PJIT</sub>              | Output clock period jitter (clean input)                                                 |                         |      | —    | 200    | ps p-p |
|                                | Output clock duty cycle (at 50% levels, 50% duty                                         | Edge Clock              | 40   |      | 60     | %      |
| t <sub>DUTY</sub>              | off, time reference delay mode)                                                          | Primary Clock           | 30   |      | 70     | %      |
|                                | Output clock duty cycle (at 50% levels, arbitrary                                        | Primary Clock < 250 MHz | 45   |      | 55     | %      |
| t <sub>DUTYTRD</sub>           | duty cycle input clock, 50% duty cycle circuit                                           | Primary Clock ≥ 250 MHz | 30   |      | 70     | %      |
|                                | enabled, time reference delay mode)                                                      | Edge Clock              | 45   |      | 55     | %      |
|                                | Output clock duty cycle (at 50% levels, arbitrary                                        | Primary Clock < 250 MHz | 40   |      | 60     | %      |
| t <sub>DUTYCIB</sub>           | duty cycle input clock, 50% duty cycle circuit                                           | Primary Clock ≥ 250 MHz | 30   |      | 70     | %      |
|                                | cascading                                                                                | Edge Clock              | 45   |      | 55     | %      |
| t <sub>SKEW</sub> <sup>3</sup> | Output clock to clock skew between two outputs with the same phase setting               |                         | _    | —    | 100    | ps     |
| t <sub>PHASE</sub>             | Phase error measured at device pads between off-chip reference clock and feedback clocks |                         | _    | —    | +/-400 | ps     |
| t <sub>PWH</sub>               | Input clock minimum pulse width high (at 80% level)                                      |                         | 550  | _    | _      | ps     |
| t <sub>PWL</sub>               | Input clock minimum pulse width low (at 20% level)                                       |                         | 550  | —    | _      | ps     |
| t <sub>INSTB</sub>             | Input clock period jitter                                                                |                         |      | —    | 500    | ps     |
| t <sub>LOCK</sub>              | DLL lock time                                                                            |                         | 8    | —    | 8200   | cycles |
| t <sub>RSWD</sub>              | Digital reset minimum pulse width (at 80% level)                                         |                         | 3    | —    | —      | ns     |
| t <sub>DEL</sub>               | Delay step size                                                                          |                         | 27   | 45   | 70     | ps     |
| t <sub>RANGE1</sub>            | Max. delay setting for single delay block (64 taps)                                      |                         | 1.9  | 3.1  | 4.4    | ns     |
| t <sub>RANGE4</sub>            | Max. delay setting for four chained delay blocks                                         |                         | 7.6  | 12.4 | 17.6   | ns     |

1. CLKOP runs at the same frequency as the input clock.

2. CLKOS minimum frequency is obtained with divide by 4.

3. This is intended to be a "path-matching" design guideline and is not a measurable specification.



# Serial Rapid I/O Type 2/CPRI LV E.24 Electrical and Timing Characteristics

# **AC and DC Characteristics**

### Table 3-15. Transmit

| Symbol                                   | Description                      | Test Conditions | Min. | Тур. | Max. | Units |
|------------------------------------------|----------------------------------|-----------------|------|------|------|-------|
| T <sub>RF</sub> <sup>1</sup>             | Differential rise/fall time      | 20%-80%         | —    | 80   | —    | ps    |
| Z <sub>TX_DIFF_DC</sub>                  | Differential impedance           |                 | 80   | 100  | 120  | Ohms  |
| J <sub>TX_DDJ</sub> <sup>3, 4, 5</sup>   | Output data deterministic jitter |                 |      | _    | 0.17 | UI    |
| J <sub>TX_TJ</sub> <sup>2, 3, 4, 5</sup> | Total output data jitter         |                 |      | _    | 0.35 | UI    |

1. Rise and Fall times measured with board trace, connector and approximately 2.5pf load.

2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.

3. Jitter values are measured with each CML output AC coupled into a 50-Ohm impedance (100-Ohm differential impedance).

4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

5. Values are measured at 2.5 Gbps.

#### Table 3-16. Receive and Jitter Tolerance

| Symbol                                      | Description                                   | Test Conditions         | Min. | Тур. | Max. | Units |
|---------------------------------------------|-----------------------------------------------|-------------------------|------|------|------|-------|
| RL <sub>RX_DIFF</sub>                       | Differential return loss                      | From 100 MHz to 2.5 GHz | 10   | _    | _    | dB    |
| RL <sub>RX_CM</sub>                         | Common mode return loss                       | From 100 MHz to 2.5 GHz | 6    | —    |      | dB    |
| Z <sub>RX_DIFF</sub>                        | Differential termination resistance           |                         | 80   | 100  | 120  | Ohms  |
| J <sub>RX_DJ</sub> <sup>2, 3, 4, 5</sup>    | Deterministic jitter tolerance (peak-to-peak) |                         | _    | —    | 0.37 | UI    |
| J <sub>RX_RJ</sub> <sup>2, 3, 4, 5</sup>    | Random jitter tolerance (peak-to-peak)        |                         | _    | —    | 0.18 | UI    |
| J <sub>RX_SJ</sub> <sup>2, 3, 4, 5</sup>    | Sinusoidal jitter tolerance (peak-to-peak)    |                         | _    | —    | 0.10 | UI    |
| J <sub>RX_TJ</sub> <sup>1, 2, 3, 4, 5</sup> | Total jitter tolerance (peak-to-peak)         |                         | _    | —    | 0.65 | UI    |
| T <sub>RX_EYE</sub>                         | Receiver eye opening                          |                         | 0.35 | —    | —    | UI    |

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-18.

2. Jitter values are measured with each high-speed input AC coupled into a 50-Ohm impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled.

5. Values are measured at 2.5 Gbps.



# LatticeECP3 sysCONFIG Port Timing Specifications (Continued)

**Over Recommended Operating Conditions** 

| Parameter         | Description                              | Min. | Max. | Units |
|-------------------|------------------------------------------|------|------|-------|
| t <sub>SSCL</sub> | CCLK Minimum Low Pulse                   | 5    |      | ns    |
| t <sub>HLCH</sub> | HOLDN Low Setup Time (Relative to CCLK)  | 5    | _    | ns    |
| t <sub>CHHH</sub> | HOLDN Low Hold Time (Relative to CCLK)   | 5    | _    | ns    |
| Master and        | Slave SPI (Continued)                    |      |      |       |
| t <sub>CHHL</sub> | HOLDN High Hold Time (Relative to CCLK)  | 5    | _    | ns    |
| t <sub>HHCH</sub> | HOLDN High Setup Time (Relative to CCLK) | 5    | _    | ns    |
| t <sub>HLQZ</sub> | HOLDN to Output High-Z                   | _    | 9    | ns    |
| t <sub>HHQX</sub> | HOLDN to Output Low-Z                    | _    | 9    | ns    |

1. Re-toggling the PROGRAMN pin is not permitted until the INITN pin is high. Avoid consecutive toggling of the PROGRAMN.

| Parameter              | Min.                 | Max.                 | Units |
|------------------------|----------------------|----------------------|-------|
| Master Clock Frequency | Selected value - 15% | Selected value + 15% | MHz   |
| Duty Cycle             | 40                   | 60                   | %     |

#### Figure 3-20. sysCONFIG Parallel Port Read Cycle





# Signal Descriptions (Cont.)

| Signal Name                           | I/O    | 0 Description                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|---------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| [LOC]DQS[num]                         | I/O    | DQ input/output pads: T (top), R (right), B (bottom), L (left), DQS, num = ball function number.                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| [LOC]DQ[num]                          | I/O    | DQ input/output pads: T (top), R (right), B (bottom), L (left), DQ, associated DQS number.                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Test and Programming (Dedicated Pins) |        |                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| TMS                                   | I      | Test Mode Select input, used to control the 1149.1 state machine. Pull-up is enabled during configuration.                                                                                                                                                                                                                                                               |  |  |  |  |  |
| тск                                   | I      | Test Clock input pin, used to clock the 1149.1 state machine. No pull-up enabled.                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| TDI                                   | I      | Test Data in pin. Used to load data into device using 1149.1 state machine.<br>After power-up, this TAP port can be activated for configuration by sending<br>appropriate command. (Note: once a configuration port is selected it is<br>locked. Another configuration port cannot be selected until the power-up<br>sequence). Pull-up is enabled during configuration. |  |  |  |  |  |
| TDO                                   | 0      | Output pin. Test Data Out pin used to shift data out of a device using 1149.1.                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| VCCJ                                  | —      | Power supply pin for JTAG Test Access Port.                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Configuration Pads (Used During sys   | CONFIG | G)                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| CFG[2:0]                              | I      | Mode pins used to specify configuration mode values latched on rising edge of INITN. During configuration, a pull-up is enabled. These are dedicated pins.                                                                                                                                                                                                               |  |  |  |  |  |
| INITN                                 | I/O    | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled. It is a dedicated pin.                                                                                                                                                                                                                                         |  |  |  |  |  |
| PROGRAMN                              | Ι      | Initiates configuration sequence when asserted low. This pin always has an active pull-up. It is a dedicated pin.                                                                                                                                                                                                                                                        |  |  |  |  |  |
| DONE                                  | I/O    | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress. It is a dedicated pin.                                                                                                                                                                                                                                   |  |  |  |  |  |
| ССГК                                  | Ι      | Input Configuration Clock for configuring an FPGA in Slave SPI, Serial, and CPU modes. It is a dedicated pin.                                                                                                                                                                                                                                                            |  |  |  |  |  |
| MCLK                                  | I/O    | Output Configuration Clock for configuring an FPGA in SPI, SPIm, and Master configuration modes.                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| BUSY/SISPI                            | 0      | Parallel configuration mode busy indicator. SPI/SPIm mode data output.                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| CSN/SN/OEN                            | I/O    | Parallel configuration mode active-low chip select. Slave SPI chip select.<br>Parallel burst Flash output enable.                                                                                                                                                                                                                                                        |  |  |  |  |  |
| CS1N/HOLDN/RDY                        | I      | Parallel configuration mode active-low chip select. Slave SPI hold input.                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| WRITEN                                | Ι      | Write enable for parallel configuration modes.                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| DOUT/CSON/CSSPI1N                     | 0      | Serial data output. Chip select output. SPI/SPIm mode chip select.                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                                       |        | sysCONFIG Port Data I/O for Parallel mode. Open drain during configuration.                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| D[0]/SPIFASTN                         | I/O    | sysCONFIG Port Data I/O for SPI or SPIm. When using the SPI or SPIm mode, this pin should either be tied high or low, must not be left floating. Open drain during configuration.                                                                                                                                                                                        |  |  |  |  |  |
| D1                                    | I/O    | Parallel configuration I/O. Open drain during configuration.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| D2                                    | I/O    | Parallel configuration I/O. Open drain during configuration.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| D3/SI                                 | I/O    | Parallel configuration I/O. Slave SPI data input. Open drain during configura-<br>tion.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| D4/SO                                 | I/O    | Parallel configuration I/O. Slave SPI data output. Open drain during configura-<br>tion.                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| D5                                    | I/O    | Parallel configuration I/O. Open drain during configuration.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| D6/SPID1                              | I/O    | Parallel configuration I/O. SPI/SPIm data input. Open drain during configura-<br>tion.                                                                                                                                                                                                                                                                                   |  |  |  |  |  |



# Pin Information Summary (Cont.)

| Pin Information Summary                                   |                      | ECP3-70EA |           |            |  |  |
|-----------------------------------------------------------|----------------------|-----------|-----------|------------|--|--|
| Pin T                                                     | уре                  | 484 fpBGA | 672 fpBGA | 1156 fpBGA |  |  |
|                                                           | Bank 0               | 21        | 30        | 43         |  |  |
|                                                           | Bank 1               | 18        | 24        | 39         |  |  |
| Emulated Differential                                     | Bank 2               | 8         | 12        | 13         |  |  |
|                                                           | Bank 3               | 20        | 23        | 33         |  |  |
|                                                           | Bank 6               | 22        | 25        | 33         |  |  |
|                                                           | Bank 7               | 11        | 16        | 18         |  |  |
|                                                           | Bank 8               | 12        | 12        | 12         |  |  |
|                                                           | Bank 0               | 0         | 0         | 0          |  |  |
|                                                           | Bank 1               | 0         | 0         | 0          |  |  |
|                                                           | Bank 2               | 6         | 9         | 9          |  |  |
| High-Speed Differential I/                                | Bank 3               | 9         | 12        | 16         |  |  |
|                                                           | Bank 6               | 11        | 14        | 16         |  |  |
|                                                           | Bank 7               | 9         | 12        | 13         |  |  |
|                                                           | Bank 8               | 0         | 0         | 0          |  |  |
|                                                           | Bank 0               | 42/21     | 60/30     | 86/43      |  |  |
|                                                           | Bank 1               | 36/18     | 48/24     | 78/39      |  |  |
| Total Single-Ended/<br>Total Differential I/O<br>per Bank | Bank 2               | 28/14     | 42/21     | 44/22      |  |  |
|                                                           | Bank 3               | 58/29     | 71/35     | 98/49      |  |  |
|                                                           | Bank 6               | 67/33     | 78/39     | 98/49      |  |  |
|                                                           | Bank 7               | 40/20     | 56/28     | 62/31      |  |  |
|                                                           | Bank 8               | 24/12     | 24/12     | 24/12      |  |  |
|                                                           | Bank 0               | 3         | 5         | 7          |  |  |
|                                                           | Bank 1               | 3         | 4         | 7          |  |  |
|                                                           | Bank 2               | 2         | 3         | 3          |  |  |
| DDR Groups Bonded<br>per Bank <sup>1</sup>                | Bank 3               | 3         | 4         | 5          |  |  |
|                                                           | Bank 6               | 4         | 4         | 5          |  |  |
|                                                           | Bank 7               | 3         | 4         | 4          |  |  |
|                                                           | Configuration Bank 8 | 0         | 0         | 0          |  |  |
| SERDES Quads                                              |                      | 1         | 2         | 3          |  |  |

1. Some DQS groups may not support DQS-12. Refer to the device pinout (.csv) file.



# Pin Information Summary (Cont.)

| Pin Information Summary     |        | ECP3-95EA    |              |               | ECP3-150EA   |               |
|-----------------------------|--------|--------------|--------------|---------------|--------------|---------------|
| Pin Typ                     | e      | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA |
|                             | Bank 0 | 42           | 60           | 86            | 60           | 94            |
|                             | Bank 1 | 36           | 48           | 78            | 48           | 86            |
| General Purpose             | Bank 2 | 24           | 34           | 36            | 34           | 58            |
|                             | Bank 3 | 54           | 59           | 86            | 59           | 104           |
|                             | Bank 6 | 63           | 67           | 86            | 67           | 104           |
|                             | Bank 7 | 36           | 48           | 54            | 48           | 76            |
|                             | Bank 8 | 24           | 24           | 24            | 24           | 24            |
|                             | Bank 0 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 1 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 2 | 4            | 8            | 8             | 8            | 8             |
| General Purpose Inputs per  | Bank 3 | 4            | 12           | 12            | 12           | 12            |
| Dank                        | Bank 6 | 4            | 12           | 12            | 12           | 12            |
|                             | Bank 7 | 4            | 8            | 8             | 8            | 8             |
|                             | Bank 8 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 0 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 1 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 2 | 0            | 0            | 0             | 0            | 0             |
| General Purpose Outputs per | Bank 3 | 0            | 0            | 0             | 0            | 0             |
| Dank                        | Bank 6 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 7 | 0            | 0            | 0             | 0            | 0             |
|                             | Bank 8 | 0            | 0            | 0             | 0            | 0             |
| Total Single-Ended User I/O |        | 295          | 380          | 490           | 380          | 586           |
| VCC                         |        | 16           | 32           | 32            | 32           | 32            |
| VCCAUX                      |        | 8            | 12           | 16            | 12           | 16            |
| VTT                         |        | 4            | 4            | 8             | 4            | 8             |
| VCCA                        |        | 4            | 8            | 16            | 8            | 16            |
| VCCPLL                      |        | 4            | 4            | 4             | 4            | 4             |
|                             | Bank 0 | 2            | 4            | 4             | 4            | 4             |
|                             | Bank 1 | 2            | 4            | 4             | 4            | 4             |
|                             | Bank 2 | 2            | 4            | 4             | 4            | 4             |
| VCCIO                       | Bank 3 | 2            | 4            | 4             | 4            | 4             |
|                             | Bank 6 | 2            | 4            | 4             | 4            | 4             |
|                             | Bank 7 | 2            | 4            | 4             | 4            | 4             |
|                             | Bank 8 | 2            | 2            | 2             | 2            | 2             |
| VCCJ                        |        | 1            | 1            | 1             | 1            | 1             |
| TAP                         |        | 4            | 4            | 4             | 4            | 4             |
| GND, GNDIO                  |        | 98           | 139          | 233           | 139          | 233           |
| NC                          |        | 0            | 0            | 238           | 0            | 116           |
| Reserved <sup>1</sup>       |        | 2            | 2            | 2             | 2            | 2             |
| SERDES                      |        | 26           | 52           | 78            | 52           | 104           |
| Miscellaneous Pins          |        | 8            | 8            | 8             | 8            | 8             |
| Total Bonded Pins           |        | 484          | 672          | 1156          | 672          | 1156          |



# LatticeECP3 Family Data Sheet Ordering Information

April 2014

Data Sheet DS1021

# LatticeECP3 Part Number Description



1. Green = Halogen free and lead free.

# **Ordering Information**

LatticeECP3 devices have top-side markings, for commercial and industrial grades, as shown below:



Note: See PCN 05A-12 for information regarding a change to the top-side mark logo.

<sup>© 2014</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number         | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|---------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-70EA-6FN484I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-7FN484I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-8FN484I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-6LFN484I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-7LFN484I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-8LFN484I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-6FN1156I  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-7FN1156I  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-8FN1156I  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-6LFN1156I | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-7LFN1156I | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-8LFN1156I | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 67       |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.

| Part Number         | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|---------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-95EA-6FN484I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-7FN484I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-8FN484I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-6LFN484I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-7LFN484I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-8LFN484I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-6FN1156I  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-7FN1156I  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-8FN1156I  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-6LFN1156I | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-7LFN1156I | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-8LFN1156I | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 92       |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.