# E.J. Lattice Semiconductor Corporation - <u>LFE3-35EA-8FTN256I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 4125                                                                          |
| Number of Logic Elements/Cells | 33000                                                                         |
| Total RAM Bits                 | 1358848                                                                       |
| Number of I/O                  | 133                                                                           |
| Number of Gates                | ·                                                                             |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                 |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                            |
| Package / Case                 | 256-BGA                                                                       |
| Supplier Device Package        | 256-FTBGA (17x17)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-35ea-8ftn256i |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices.

### **PFU Blocks**

The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



#### **Edge Clock Sources**

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19.





Notes:

1. Clock inputs can be configured in differential or single ended mode.

2. The two DLLs can also drive the two top edge clocks.

3. The top left and top right PLL can also drive the two top edge clocks.

### Edge Clock Routing

LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks.



Input signals are fed from the sysl/O buffer to the input register block (as signal DI). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), a clock (INCK) and, in selected blocks, the input to the DQS delay block. If an input delay is desired, designers can select either a fixed delay or a dynamic delay DEL[3:0]. The delay, if selected, reduces input register hold time requirements when using a global clock.

The input block allows three modes of operation. In single data rate (SDR) the data is registered with the system clock by one of the registers in the single data rate sync register block.

In DDR mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (ECLKDQSR) in the DDR Memory mode or ECLK signal when using DDR Generic mode, creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

A gearbox function can be implemented in each of the input registers on the left and right sides. The gearbox function takes a double data rate signal applied to PIOA and converts it as four data streams, INA, IPA, INB and IPB. The two data streams from the first set of DDR registers are synchronized to the edge clock and then to the system clock before entering the core. Figure 2-30 provides further information on the use of the gearbox function.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the ECLKDQSR (DDR Memory Interface mode) or ECLK (DDR Generic mode). The DDRLAT signal is used to ensure the data transfer from the synchronization registers to the clock transfer and gearbox registers.

The ECLKDQSR, DDRCLKPOL and DDRLAT signals are generated in the DQS Read Control Logic Block. See Figure 2-37 for an overview of the DQS read control logic.

Further discussion about using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet.

Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic.







Note: Simplified diagram does not show CE/SET/REST details.

#### Output Register Block

The output register block registers signals from the core of the device before they are passed to the sysl/O buffers. The blocks on the left and right PIOs contain registers for SDR and full DDR operation. The topside PIO block is the same as the left and right sides except it does not support ODDRX2 gearing of output logic. ODDRX2 gearing is used in DDR3 memory interfaces. The PIO blocks on the bottom contain the SDR registers but do not support generic DDR.

Figure 2-34 shows the Output Register Block for PIOs on the left and right edges.

In SDR mode, OPOSA feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a Dtype or latch. In DDR mode, two of the inputs are fed into registers on the positive edge of the clock. At the next clock cycle, one of the registered outputs is also latched.

A multiplexer running off the same clock is used to switch the mux between the 11 and 01 inputs that will then feed the output.

A gearbox function can be implemented in the output register block that takes four data streams: OPOSA, ONEGA, OPOSB and ONEGB. All four data inputs are registered on the positive edge of the system clock and two of them are also latched. The data is then output at a high rate using a multiplexer that runs off the DQCLK0 and DQCLK1 clocks. DQCLK0 and DQCLK1 are used in this case to transfer data from the system clock to the edge clock domain. These signals are generated in the DQS Write Control Logic block. See Figure 2-37 for an overview of the DQS write control logic.

Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on this topic.

Further discussion on using the DQS strobe in this module is discussed in the DDR Memory section of this data sheet.



#### Figure 2-38. LatticeECP3 Banks



LatticeECP3 devices contain two types of sysI/O buffer pairs.

#### 1. Top (Bank 0 and Bank 1) and Bottom sysIO Buffer Pairs (Single-Ended Outputs Only)

The sysl/O buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input. Only the top edge buffers have a programmable PCI clamp.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

The top and bottom sides are ideal for general purpose I/O, PCI, and inputs for LVDS (LVDS outputs are only allowed on the left and right sides). The top side can be used for the DDR3 ADDR/CMD signals.

The I/O pins located on the top and bottom sides of the device (labeled PTxxA/B or PBxxA/B) are fully hot socketable. Note that the pads in Banks 3, 6 and 8 are wrapped around the corner of the device. In these banks, only the pads located on the top or bottom of the device are hot socketable. The top and bottom side pads can be identified by the Lattice Diamond tool.



#### **On-Chip Programmable Termination**

The LatticeECP3 supports a variety of programmable on-chip terminations options, including:

- Dynamically switchable Single-Ended Termination with programmable resistor values of 40, 50, or 60 Ohms. External termination to Vtt should be used for DDR2 and DDR3 memory controller implementation.
- Common mode termination of 80, 100, 120 Ohms for differential inputs

#### Figure 2-39. On-Chip Termination



Programmable resistance (40, 50 and 60 Ohms)
Parallel Single-Ended Input

Differential Input

See Table 2-12 for termination options for input modes.

#### Table 2-12. On-Chip Termination Options for Input Modes

| IO_TYPE    | TERMINATE to VTT <sup>1, 2</sup> | DIFFERENTIAL TERMINATION RESISTOR <sup>1</sup> |
|------------|----------------------------------|------------------------------------------------|
| LVDS25     | þ                                | 80, 100, 120                                   |
| BLVDS25    | þ                                | 80, 100, 120                                   |
| MLVDS      | þ                                | 80, 100, 120                                   |
| HSTL18_I   | 40, 50, 60                       | þ                                              |
| HSTL18_II  | 40, 50, 60                       | þ                                              |
| HSTL18D_I  | 40, 50, 60                       | þ                                              |
| HSTL18D_II | 40, 50, 60                       | þ                                              |
| HSTL15_I   | 40, 50, 60                       | þ                                              |
| HSTL15D_I  | 40, 50, 60                       | þ                                              |
| SSTL25_I   | 40, 50, 60                       | þ                                              |
| SSTL25_II  | 40, 50, 60                       | þ                                              |
| SSTL25D_I  | 40, 50, 60                       | þ                                              |
| SSTL25D_II | 40, 50, 60                       | þ                                              |
| SSTL18_I   | 40, 50, 60                       | þ                                              |
| SSTL18_II  | 40, 50, 60                       | þ                                              |
| SSTL18D_I  | 40, 50, 60                       | þ                                              |
| SSTL18D_II | 40, 50, 60                       | þ                                              |
| SSTL15     | 40, 50, 60                       | þ                                              |
| SSTL15D    | 40, 50, 60                       |                                                |

1. TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature. Use of TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in

an I/O bank.

On-chip termination tolerance +/- 20%

2. External termination to VTT should be used when implementing DDR2 and DDR3 memory controller.



| MCCLK (MHz)      | MCCLK (MHz)     |
|------------------|-----------------|
|                  | 10              |
| 2.5 <sup>1</sup> | 13              |
| 4.3              | 15 <sup>2</sup> |
| 5.4              | 20              |
| 6.9              | 26              |
| 8.1              | 33 <sup>3</sup> |
| 9.2              |                 |

 Table 2-16. Selectable Master Clock (MCCLK) Frequencies During Configuration (Nominal)

1. Software default MCCLK frequency. Hardware default is 3.1 MHz.

2. Maximum MCCLK with encryption enabled.

3. Maximum MCCLK without encryption.

### **Density Shifting**

The LatticeECP3 family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same package. Refer to the LatticeECP3 Pin Migration Tables and Diamond software for specific restrictions and limitations.



## LatticeECP3 External Switching Characteristics <sup>1, 2, 3, 13</sup>

|                            |                                                                   |                     | -8 -7     |                 |      |            | 1    | 1          |       |
|----------------------------|-------------------------------------------------------------------|---------------------|-----------|-----------------|------|------------|------|------------|-------|
| Parameter                  | Description                                                       | Device              | Min.      | -8<br>Max.      | Min. | -7<br>Max. | Min. | -6<br>Max. | Units |
| Clocks                     | Description                                                       | Device              | Min.      | wax.            | win. | wax.       | MIN. | wax.       | Units |
| Primary Clock <sup>6</sup> |                                                                   |                     |           |                 |      |            |      |            |       |
|                            | Frequency for Primary Clock Tree                                  | ECP3-150EA          | _         | 500             |      | 420        | _    | 375        | MHz   |
| t <sub>MAX_PRI</sub>       | Clock Pulse Width for Primary                                     |                     |           | 000             |      | 420        |      | 0/0        |       |
| t <sub>W_PRI</sub>         | Clock                                                             | ECP3-150EA          | 0.8       | —               | 0.9  | —          | 1.0  | —          | ns    |
| t <sub>SKEW_PRI</sub>      | Primary Clock Skew Within a<br>Device                             | ECP3-150EA          | -         | 300             | —    | 330        | —    | 360        | ps    |
| t <sub>SKEW_PRIB</sub>     | Primary Clock Skew Within a Bank                                  | ECP3-150EA          | _         | 250             | —    | 280        | —    | 300        | ps    |
| f <sub>MAX_PRI</sub>       | Frequency for Primary Clock Tree                                  | ECP3-70EA/95EA      | -         | 500             | —    | 420        | -    | 375        | MHz   |
| t <sub>W_PRI</sub>         | Pulse Width for Primary Clock                                     | ECP3-70EA/95EA      | 0.8       | —               | 0.9  | —          | 1.0  | —          | ns    |
| t <sub>SKEW_PRI</sub>      | Primary Clock Skew Within a<br>Device                             | ECP3-70EA/95EA      | _         | 360             | _    | 370        | _    | 380        | ps    |
| t <sub>SKEW_PRIB</sub>     | Primary Clock Skew Within a Bank                                  | ECP3-70EA/95EA      | —         | 310             | —    | 320        | —    | 330        | ps    |
| f <sub>MAX_PRI</sub>       | Frequency for Primary Clock Tree                                  | ECP3-35EA           | —         | 500             | —    | 420        | —    | 375        | MHz   |
| t <sub>W_PRI</sub>         | Pulse Width for Primary Clock                                     | ECP3-35EA           | 0.8       | —               | 0.9  |            | 1.0  | —          | ns    |
| t <sub>SKEW_PRI</sub>      | Primary Clock Skew Within a<br>Device                             | ECP3-35EA           | -         | 300             | —    | 330        | _    | 360        | ps    |
| t <sub>SKEW_PRIB</sub>     | Primary Clock Skew Within a Bank                                  | ECP3-35EA           | _         | 250             | —    | 280        | —    | 300        | ps    |
| f <sub>MAX_PRI</sub>       | Frequency for Primary Clock Tree                                  | ECP3-17EA           | _         | 500             | —    | 420        | —    | 375        | MHz   |
| t <sub>W_PRI</sub>         | Pulse Width for Primary Clock                                     | ECP3-17EA           | 0.8       | _               | 0.9  | —          | 1.0  | —          | ns    |
| t <sub>SKEW_PRI</sub>      | Primary Clock Skew Within a Device                                | ECP3-17EA           | _         | 310             | —    | 340        | —    | 370        | ps    |
| t <sub>SKEW_PRIB</sub>     | Primary Clock Skew Within a Bank                                  | ECP3-17EA           | _         | 220             | —    | 230        | —    | 240        | ps    |
| Edge Clock <sup>6</sup>    | •                                                                 |                     | •         |                 |      | •          | •    | •          |       |
| f <sub>MAX_EDGE</sub>      | Frequency for Edge Clock                                          | ECP3-150EA          | _         | 500             | —    | 420        | —    | 375        | MHz   |
| t <sub>W_EDGE</sub>        | Clock Pulse Width for Edge Clock                                  | ECP3-150EA          | 0.9       | —               | 1.0  | —          | 1.2  | —          | ns    |
| t <sub>SKEW_EDGE_DQS</sub> | Edge Clock Skew Within an Edge of the Device                      | ECP3-150EA          | -         | 200             | —    | 210        | _    | 220        | ps    |
| f <sub>MAX_EDGE</sub>      | Frequency for Edge Clock                                          | ECP3-70EA/95EA      | —         | 500             | —    | 420        | —    | 375        | MHz   |
| t <sub>W_EDGE</sub>        | Clock Pulse Width for Edge Clock                                  | ECP3-70EA/95EA      | 0.9       | _               | 1.0  | —          | 1.2  | —          | ns    |
| t <sub>SKEW_EDGE_DQS</sub> | Edge Clock Skew Within an Edge of the Device                      | ECP3-70EA/95EA      | _         | 200             | _    | 210        | —    | 220        | ps    |
| f <sub>MAX_EDGE</sub>      | Frequency for Edge Clock                                          | ECP3-35EA           | _         | 500             | —    | 420        | —    | 375        | MHz   |
| t <sub>W_EDGE</sub>        | Clock Pulse Width for Edge Clock                                  | ECP3-35EA           | 0. 9      | —               | 1.0  | —          | 1.2  | —          | ns    |
| <sup>t</sup> skew_edge_dqs | Edge Clock Skew Within an Edge of the Device                      | ECP3-35EA           | _         | 200             | —    | 210        | —    | 220        | ps    |
| f <sub>MAX_EDGE</sub>      | Frequency for Edge Clock                                          | ECP3-17EA           | —         | 500             | —    | 420        | —    | 375        | MHz   |
| t <sub>W_EDGE</sub>        | Clock Pulse Width for Edge Clock                                  | ECP3-17EA           | 0. 9      | —               | 1.0  | —          | 1.2  | —          | ns    |
| tskew_edge_dqs             | Edge Clock Skew Within an Edge of the Device                      | ECP3-17EA           | _         | 200             | _    | 210        | —    | 220        | ps    |
| Generic SDR                | •                                                                 |                     | •         | •               |      | •          | •    | •          | ·     |
| General I/O Pin Pa         | arameters Using Dedicated Clock In                                | put Primary Clock V | Vithout P | LL <sup>2</sup> |      |            |      |            |       |
| t <sub>CO</sub>            | Clock to Output - PIO Output<br>Register                          | ECP3-150EA          | _         | 3.9             | —    | 4.3        | —    | 4.7        | ns    |
| t <sub>SU</sub>            | Clock to Data Setup - PIO Input<br>Register                       | ECP3-150EA          | 0.0       | _               | 0.0  |            | 0.0  | _          | ns    |
| t <sub>H</sub>             | Clock to Data Hold - PIO Input<br>Register                        | ECP3-150EA          | 1.5       | _               | 1.7  |            | 2.0  |            | ns    |
| t <sub>SU_DEL</sub>        | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-150EA          | 1.3       | —               | 1.5  | _          | 1.7  |            | ns    |

#### **Over Recommended Commercial Operating Conditions**



## LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                         | -8 -7                          |                           |          |          | -        | -7         | - 1           | -6    |       |  |
|-------------------------|--------------------------------|---------------------------|----------|----------|----------|------------|---------------|-------|-------|--|
| Parameter               | Description                    | Device                    | Min.     | Max.     | Min.     | Max.       | Min.          | Max.  | Units |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | All ECP3EA Devices        | 0.775    | _        | 0.775    | _          | 0.775         | _     | UI    |  |
| f <sub>MAX</sub> GDDR   | DDRX1 Clock Frequency          | All ECP3EA Devices        | _        | 250      | _        | 250        | _             | 250   | MHz   |  |
|                         | nputs with Clock and Data (>10 |                           | in (GDDF |          | ECLK Ce  |            | l<br>Isina PC |       |       |  |
| Input                   |                                |                           | in (abbi |          |          | intered) e | Joing TO      |       |       |  |
| Left and Right Si       | des                            |                           |          |          |          |            |               |       |       |  |
| t <sub>SUGDDR</sub>     | Data Setup Before CLK          | ECP3-150EA                | 321      | —        | 403      | —          | 471           |       | ps    |  |
| t <sub>HOGDDR</sub>     | Data Hold After CLK            | ECP3-150EA                | 321      |          | 403      | —          | 471           | —     | ps    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-150EA                | _        | 405      | _        | 325        | —             | 280   | MHz   |  |
| t <sub>SUGDDR</sub>     | Data Setup Before CLK          | ECP3-70EA/95EA            | 321      | _        | 403      | —          | 535           |       | ps    |  |
| t <sub>HOGDDR</sub>     | Data Hold After CLK            | ECP3-70EA/95EA            | 321      | _        | 403      | —          | 535           | _     | ps    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-70EA/95EA            |          | 405      | —        | 325        | —             | 250   | MHz   |  |
| t <sub>SUGDDR</sub>     | Data Setup Before CLK          | ECP3-35EA                 | 335      |          | 425      |            | 535           |       | ps    |  |
| t <sub>HOGDDR</sub>     | Data Hold After CLK            | ECP3-35EA                 | 335      | —        | 425      | —          | 535           | —     | ps    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-35EA                 | _        | 405      | —        | 325        | —             | 250   | MHz   |  |
| t <sub>SUGDDR</sub>     | Data Setup Before CLK          | ECP3-17EA                 | 335      | _        | 425      | —          | 535           | —     | ps    |  |
| t <sub>HOGDDR</sub>     | Data Hold After CLK            | ECP3-17EA                 | 335      |          | 425      |            | 535           |       | ps    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-17EA                 |          | 405      |          | 325        | —             | 250   | MHz   |  |
| Generic DDRX2 I         | nputs with Clock and Data (>10 | Bits Wide) Aligned at Pin | (GDDR)   | (2_RX.EC | CLK.Alig | ned)       |               |       |       |  |
| Left and Right Si       | de Using DLLCLKIN Pin for Clo  | ck Input                  |          |          |          |            |               |       |       |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-150EA                |          | 0.225    |          | 0.225      | _             | 0.225 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-150EA                | 0.775    | —        | 0.775    | —          | 0.775         | _     | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-150EA                | _        | 460      |          | 385        | —             | 345   | MHz   |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-70EA/95EA            | _        | 0.225    | —        | 0.225      | —             | 0.225 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-70EA/95EA            | 0.775    | —        | 0.775    | —          | 0.775         | —     | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-70EA/95EA            |          | 460      |          | 385        | —             | 311   | MHz   |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-35EA                 | _        | 0.210    | _        | 0.210      | _             | 0.210 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-35EA                 | 0.790    | —        | 0.790    | —          | 0.790         | —     | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-35EA                 | —        | 460      | —        | 385        | —             | 311   | MHz   |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-17EA                 | _        | 0.210    | —        | 0.210      | —             | 0.210 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-17EA                 | 0.790    | _        | 0.790    |            | 0.790         |       | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-17EA                 | —        | 460      | —        | 385        | —             | 311   | MHz   |  |
| Top Side Using P        | CLK Pin for Clock Input        |                           |          |          |          |            |               |       |       |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-150EA                |          | 0.225    |          | 0.225      | —             | 0.225 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-150EA                | 0.775    |          | 0.775    |            | 0.775         |       | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-150EA                |          | 235      |          | 170        | —             | 130   | MHz   |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-70EA/95EA            |          | 0.225    |          | 0.225      | —             | 0.225 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-70EA/95EA            | 0.775    |          | 0.775    |            | 0.775         |       | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-70EA/95EA            |          | 235      | —        | 170        | —             | 130   | MHz   |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-35EA                 | —        | 0.210    |          | 0.210      | —             | 0.210 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-35EA                 | 0.790    |          | 0.790    |            | 0.790         |       | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-35EA                 |          | 235      | —        | 170        | —             | 130   | MHz   |  |
| t <sub>DVACLKGDDR</sub> | Data Setup Before CLK          | ECP3-17EA                 |          | 0.210    |          | 0.210      | —             | 0.210 | UI    |  |
| t <sub>DVECLKGDDR</sub> | Data Hold After CLK            | ECP3-17EA                 | 0.790    | —        | 0.790    | —          | 0.790         | —     | UI    |  |
| f <sub>MAX_GDDR</sub>   | DDRX2 Clock Frequency          | ECP3-17EA                 | _        | 235      | _        | 170        | _             | 130   | MHz   |  |

#### **Over Recommended Commercial Operating Conditions**



## LatticeECP3 Maximum I/O Buffer Speed (Continued)<sup>1, 2, 3, 4, 5, 6</sup>

#### **Over Recommended Operating Conditions**

| Buffer | Description                    | Max. | Units |
|--------|--------------------------------|------|-------|
| PCI33  | PCI, V <sub>CCIO</sub> = 3.3 V | 66   | MHz   |

1. These maximum speeds are characterized but not tested on every device.

2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout.

3. LVCMOS timing is measured with the load specified in the Switching Test Conditions table of this document.

4. All speeds are measured at fast slew.

5. Actual system operation may vary depending on user logic implementation.

6. Maximum data rate equals 2 times the clock rate when utilizing DDR.



## **DLL** Timing

#### **Over Recommended Operating Conditions**

| Parameter                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Condition               | Min. | Тур. | Max.                                                                                                                                                     | Units  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| f <sub>REF</sub>               | Input reference clock frequency (on-chip or off-chip)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                         | 133  | _    | 500                                                                                                                                                      | MHz    |
| f <sub>FB</sub>                | Feedback clock frequency (on-chip or off-chip)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                         | 133  |      | 500                                                                                                                                                      | MHz    |
| f <sub>CLKOP</sub> 1           | Output clock frequency, CLKOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         | 133  |      | 500                                                                                                                                                      | MHz    |
| f <sub>CLKOS<sup>2</sup></sub> | Output clock frequency, CLKOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         | 33.3 |      | 500                                                                                                                                                      | MHz    |
| t <sub>PJIT</sub>              | Output clock period jitter (clean input)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                         |      |      | 200                                                                                                                                                      | ps p-p |
|                                | Output clock duty cycle (at 50% levels, 50% duty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Edge Clock              | 40   |      | 60                                                                                                                                                       | %      |
| t <sub>DUTY</sub>              | Input reference clock frequency (on-chip or off-chip)           Feedback clock frequency (on-chip or off-chip)           1         Output clock frequency, CLKOP           2         Output clock frequency, CLKOS           Output clock duty cycle (at 50% levels, 50% dut cycle input clock, 50% duty cycle circuit turned off, time reference delay mode)           RD         Output clock duty cycle (at 50% levels, arbitrary duty cycle input clock, 50% duty cycle circuit enabled, time reference delay mode)           Output clock duty cycle (at 50% levels, arbitrary duty cycle input clock, 50% duty cycle circuit enabled, time reference delay mode)           Output clock duty cycle (at 50% levels, arbitrary duty cycle input clock, 50% duty cycle circuit enabled, clock injection removal mode) with DLI cascading           Output clock to clock skew between two outputs with the same phase setting           Phase error measured at device pads between off-chip reference clock and feedback clocks           Input clock minimum pulse width high (at 80% level)           Input clock minimum pulse width low (at 20% level)           Input clock time | Primary Clock           | 30   |      | 70                                                                                                                                                       | %      |
|                                | Output clock duty cycle (at 50% levels, arbitrary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Primary Clock < 250 MHz | 45   |      | - 500<br>- 500<br>- 200<br>- 200<br>- 60<br>- 70<br>- 55<br>- 70<br>- 55<br>- 60<br>- 70<br>- 55<br>- 100<br>- +/-400<br><br><br><br>- 500<br>- 8200<br> | %      |
| t <sub>DUTYTRD</sub>           | duty cycle input clock, 50% duty cycle circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Primary Clock ≥ 250 MHz | 30   |      | 70                                                                                                                                                       | %      |
|                                | enabled, time reference delay mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Edge Clock              | 45   |      | 55                                                                                                                                                       | %      |
|                                | Output clock duty cycle (at 50% levels, arbitrary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Primary Clock < 250 MHz | 40   |      | 60                                                                                                                                                       | %      |
| t <sub>DUTYCIR</sub>           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Primary Clock ≥ 250 MHz | 30   |      | 70                                                                                                                                                       | %      |
|                                | ascading Primary Clock 2 250 Win2 Edge Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 45                      |      | 55   | %                                                                                                                                                        |        |
| t <sub>SKEW</sub> <sup>3</sup> | Output clock to clock skew between two outputs with the same phase setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                         | _    | —    | 100                                                                                                                                                      | ps     |
| t <sub>PHASE</sub>             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         | _    | _    | +/-400                                                                                                                                                   | ps     |
| t <sub>PWH</sub>               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         | 550  | _    | _                                                                                                                                                        | ps     |
| t <sub>PWL</sub>               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         | 550  | _    | _                                                                                                                                                        | ps     |
| t <sub>INSTB</sub>             | Input clock period jitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                         | _    |      | 500                                                                                                                                                      | ps     |
| t <sub>LOCK</sub>              | DLL lock time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                         | 8    | —    | 8200                                                                                                                                                     | cycles |
| t <sub>RSWD</sub>              | Digital reset minimum pulse width (at 80% level)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         | 3    |      |                                                                                                                                                          | ns     |
| t <sub>DEL</sub>               | Delay step size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                         | 27   | 45   | 70                                                                                                                                                       | ps     |
| t <sub>RANGE1</sub>            | Max. delay setting for single delay block (64 taps)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                         | 1.9  | 3.1  | 4.4                                                                                                                                                      | ns     |
| t <sub>RANGE4</sub>            | Max. delay setting for four chained delay blocks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                         | 7.6  | 12.4 | 17.6                                                                                                                                                     | ns     |

1. CLKOP runs at the same frequency as the input clock.

2. CLKOS minimum frequency is obtained with divide by 4.

3. This is intended to be a "path-matching" design guideline and is not a measurable specification.



## SERDES High-Speed Data Transmitter<sup>1</sup>

#### Table 3-6. Serial Output Timing and Levels

| Symbol                                 | Description                                                     | Frequency          | Min.                       | Тур.                       | Max.                       | Units   |
|----------------------------------------|-----------------------------------------------------------------|--------------------|----------------------------|----------------------------|----------------------------|---------|
| V <sub>TX-DIFF-P-P-1.44</sub>          | Differential swing (1.44 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 1150                       | 1440                       | 1730                       | mV, p-p |
| V <sub>TX-DIFF-P-P-1.35</sub>          | Differential swing (1.35 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 1080                       | 1350                       | 1620                       | mV, p-p |
| V <sub>TX-DIFF-P-P-1.26</sub>          | Differential swing (1.26 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 1000                       | 1260                       | 1510                       | mV, p-p |
| V <sub>TX-DIFF-P-P-1.13</sub>          | Differential swing (1.13 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 840                        | 1130                       | 1420                       | mV, p-p |
| V <sub>TX-DIFF-P-P-1.04</sub>          | Differential swing (1.04 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 780                        | 1040                       | 1300                       | mV, p-p |
| V <sub>TX-DIFF-P-P-0.92</sub>          | Differential swing (0.92 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 690                        | 920                        | 1150                       | mV, p-p |
| V <sub>TX-DIFF-P-P-0.87</sub>          | Differential swing (0.87 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 650                        | 870                        | 1090                       | mV, p-p |
| V <sub>TX-DIFF-P-P-0.78</sub>          | Differential swing (0.78 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 585                        | 780                        | 975                        | mV, p-p |
| V <sub>TX-DIFF-P-P-0.64</sub>          | Differential swing (0.64 V setting) <sup>1, 2</sup>             | 0.15 to 3.125 Gbps | 480                        | 640                        | 800                        | mV, p-p |
| V <sub>OCM</sub>                       | Output common mode voltage                                      | _                  | V <sub>CCOB</sub><br>-0.75 | V <sub>CCOB</sub><br>-0.60 | V <sub>CCOB</sub><br>-0.45 | V       |
| T <sub>TX-R</sub>                      | Rise time (20% to 80%)                                          | —                  | 145                        | 185                        | 265                        | ps      |
| T <sub>TX-F</sub>                      | Fall time (80% to 20%)                                          | —                  | 145                        | 185                        | 265                        | ps      |
| Z <sub>TX-OI-SE</sub>                  | Output Impedance 50/75/HiZ Ohms<br>(single ended)               | _                  | -20%                       | 50/75/<br>Hi Z             | +20%                       | Ohms    |
| R <sub>LTX-RL</sub>                    | Return loss (with package)                                      | —                  | 10                         |                            |                            | dB      |
| T <sub>TX-INTRASKEW</sub>              | Lane-to-lane TX skew within a<br>SERDES quad block (intra-quad) | —                  | _                          | _                          | 200                        | ps      |
| T <sub>TX-INTERSKEW</sub> <sup>3</sup> | Lane-to-lane skew between SERDES quad blocks (inter-quad)       | —                  | _                          | _                          | 1UI +200                   | ps      |

1. All measurements are with 50 Ohm impedance.

2. See TN1176, LatticeECP3 SERDES/PCS Usage Guide for actual binary settings and the min-max range.

3. Inter-quad skew is between all SERDES channels on the device and requires the use of a low skew internal reference clock.



#### Figure 3-16. Jitter Transfer – 1.25 Gbps



Figure 3-17. Jitter Transfer – 622 Mbps





## Serial Rapid I/O Type 2/CPRI LV E.24 Electrical and Timing Characteristics

#### **AC and DC Characteristics**

#### Table 3-15. Transmit

| Symbol                                   | Description                      | Test Conditions | Min. | Тур. | Max. | Units |
|------------------------------------------|----------------------------------|-----------------|------|------|------|-------|
| T <sub>RF</sub> <sup>1</sup>             | Differential rise/fall time      | 20%-80%         |      | 80   | —    | ps    |
| Z <sub>TX_DIFF_DC</sub>                  | Differential impedance           |                 | 80   | 100  | 120  | Ohms  |
| J <sub>TX_DDJ</sub> <sup>3, 4, 5</sup>   | Output data deterministic jitter |                 |      | —    | 0.17 | UI    |
| J <sub>TX_TJ</sub> <sup>2, 3, 4, 5</sup> | Total output data jitter         |                 | _    | —    | 0.35 | UI    |

1. Rise and Fall times measured with board trace, connector and approximately 2.5pf load.

2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.

3. Jitter values are measured with each CML output AC coupled into a 50-Ohm impedance (100-Ohm differential impedance).

4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

5. Values are measured at 2.5 Gbps.

#### Table 3-16. Receive and Jitter Tolerance

| Symbol                                      | Description                                   | Test Conditions         | Min. | Тур. | Max. | Units |
|---------------------------------------------|-----------------------------------------------|-------------------------|------|------|------|-------|
| RL <sub>RX_DIFF</sub>                       | Differential return loss                      | From 100 MHz to 2.5 GHz | 10   | _    | _    | dB    |
| RL <sub>RX_CM</sub>                         | Common mode return loss                       | From 100 MHz to 2.5 GHz | 6    | _    | _    | dB    |
| Z <sub>RX_DIFF</sub>                        | Differential termination resistance           |                         | 80   | 100  | 120  | Ohms  |
| J <sub>RX_DJ</sub> <sup>2, 3, 4, 5</sup>    | Deterministic jitter tolerance (peak-to-peak) |                         | _    | _    | 0.37 | UI    |
| J <sub>RX_RJ</sub> <sup>2, 3, 4, 5</sup>    | Random jitter tolerance (peak-to-peak)        |                         | _    | _    | 0.18 | UI    |
| J <sub>RX_SJ</sub> <sup>2, 3, 4, 5</sup>    | Sinusoidal jitter tolerance (peak-to-peak)    |                         | _    | _    | 0.10 | UI    |
| J <sub>RX_TJ</sub> <sup>1, 2, 3, 4, 5</sup> | Total jitter tolerance (peak-to-peak)         |                         | _    | —    | 0.65 | UI    |
| T <sub>RX_EYE</sub>                         | Receiver eye opening                          |                         | 0.35 | _    | —    | UI    |

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-18.

2. Jitter values are measured with each high-speed input AC coupled into a 50-Ohm impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled.

5. Values are measured at 2.5 Gbps.



#### Figure 3-19. Test Loads

Test Loads









## LatticeECP3 sysCONFIG Port Timing Specifications

| Parameter            | Description                                                                                                                                    |                                       | Min. | Max.     | Units      |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|----------|------------|
|                      | guration Initialization, and Wakeup                                                                                                            |                                       |      | L        |            |
|                      | Time from the Application of $V_{CC}$ , $V_{CCAUX}$ or $V_{CCIO8}^*$ (Whichever is the Last to Cross the POR Trip Point) to the Rising Edge of | Master mode                           |      | 23       | ms         |
| t <sub>ICFG</sub>    | is the Last to Cross the POR Trip Point) to the Rising Edge of INITN                                                                           | Slave mode                            |      | 6        | ms         |
| t <sub>VMC</sub>     | Time from t <sub>ICFG</sub> to the Valid Master MCLK                                                                                           | •                                     |      | 5        | μs         |
| t <sub>PRGM</sub>    | PROGRAMN Low Time to Start Configuration                                                                                                       |                                       | 25   | —        | ns         |
| t <sub>PRGMRJ</sub>  | PROGRAMN Pin Pulse Rejection                                                                                                                   |                                       |      | 10       | ns         |
| t <sub>DPPINIT</sub> | Delay Time from PROGRAMN Low to INITN Low                                                                                                      |                                       |      | 37       | ns         |
| t <sub>DPPDONE</sub> | Delay Time from PROGRAMN Low to DONE Low                                                                                                       |                                       |      | 37       | ns         |
| t <sub>DINIT</sub> 1 | PROGRAMN High to INITN High Delay                                                                                                              |                                       |      | 1        | ms         |
| t <sub>MWC</sub>     | Additional Wake Master Clock Signals After DONE Pin is High                                                                                    |                                       |      | 500      | cycles     |
| t <sub>CZ</sub>      | MCLK From Active To Low To High-Z                                                                                                              |                                       |      | 300      | ns         |
| t <sub>IODISS</sub>  | User I/O Disable from PROGRAMN Low                                                                                                             |                                       |      | 100      | ns         |
| t <sub>IOENSS</sub>  | User I/O Enabled Time from CCLK Edge During Wake-up Sequer                                                                                     |                                       | 100  | ns       |            |
| All Configu          | iration Modes                                                                                                                                  |                                       |      |          |            |
| t <sub>SUCDI</sub>   | Data Setup Time to CCLK/MCLK                                                                                                                   |                                       | 5    | —        | ns         |
| t <sub>HCDI</sub>    | Data Hold Time to CCLK/MCLK                                                                                                                    |                                       | 1    | —        | ns         |
| t <sub>CODO</sub>    | CCLK/MCLK to DOUT in Flowthrough Mode                                                                                                          |                                       | -0.2 | 12       | ns         |
| Slave Seria          | l                                                                                                                                              |                                       |      |          |            |
| t <sub>SSCH</sub>    | CCLK Minimum High Pulse                                                                                                                        |                                       | 5    | —        | ns         |
| t <sub>SSCL</sub>    | CCLK Minimum Low Pulse                                                                                                                         |                                       | 5    | —        | ns         |
| _                    | Without encryption                                                                                                                             |                                       |      | 33       | MHz        |
| fcclk                | CCLK Frequency                                                                                                                                 | With encryption                       | _    | 20       | MHz        |
| Master and           | Slave Parallel                                                                                                                                 |                                       |      |          |            |
| t <sub>sucs</sub>    | CSN[1:0] Setup Time to CCLK/MCLK                                                                                                               |                                       | 7    | —        | ns         |
| t <sub>HCS</sub>     | CSN[1:0] Hold Time to CCLK/MCLK                                                                                                                |                                       | 1    | —        | ns         |
| t <sub>SUWD</sub>    | WRITEN Setup Time to CCLK/MCLK                                                                                                                 |                                       | 7    | —        | ns         |
| t <sub>HWD</sub>     | WRITEN Hold Time to CCLK/MCLK                                                                                                                  |                                       | 1    | —        | ns         |
| t <sub>DCB</sub>     | CCLK/MCLK to BUSY Delay Time                                                                                                                   |                                       | _    | 12       | ns         |
| t <sub>CORD</sub>    | CCLK to Out for Read Data                                                                                                                      |                                       | _    | 12       | ns         |
| t <sub>BSCH</sub>    | CCLK Minimum High Pulse                                                                                                                        |                                       | 6    | —        | ns         |
| t <sub>BSCL</sub>    | CCLK Minimum Low Pulse                                                                                                                         |                                       | 6    | —        | ns         |
| t <sub>BSCYC</sub>   | Byte Slave Cycle Time                                                                                                                          |                                       | 30   | —        | ns         |
| fcclk                | CCLK/MCLK Frequency                                                                                                                            | Without encryption<br>With encryption |      | 33<br>20 | MHz<br>MHz |
| Master and           | Slave SPI                                                                                                                                      | ,,                                    |      |          |            |
| t <sub>CFGX</sub>    | INITN High to MCLK Low                                                                                                                         |                                       | _    | 80       | ns         |
| t <sub>CSSPI</sub>   | INITN High to CSSPIN Low                                                                                                                       |                                       | 0.2  | 2        | μs         |
| tSOCDO               | MCLK Low to Output Valid                                                                                                                       |                                       |      | 15       | ns         |
| t <sub>CSPID</sub>   | CSSPIN[0:1] Low to First MCLK Edge Setup Time                                                                                                  |                                       | 0.3  |          | μs         |
|                      |                                                                                                                                                | Without encryption                    | _    | 33       | MHz        |
| fcclk                | CCLK Frequency                                                                                                                                 | With encryption                       | _    | 20       | MHz        |
| t <sub>SSCH</sub>    | CCLK Minimum High Pulse                                                                                                                        |                                       | 5    | —        | ns         |

#### **Over Recommended Operating Conditions**



#### Figure 3-26. Configuration from PROGRAMN Timing



1. The CFG pins are normally static (hard wired)

#### Figure 3-27. Wake-Up Timing





### **Switching Test Conditions**

Figure 3-33 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-23.

#### Figure 3-33. Output Test Load, LVTTL and LVCMOS Standards



\*CL Includes Test Fixture and Probe Capacitance

| Test Condition                                   | R <sub>1</sub>                         | R <sub>2</sub> | CL   | Timing Ref.                       | V <sub>T</sub>    |
|--------------------------------------------------|----------------------------------------|----------------|------|-----------------------------------|-------------------|
|                                                  | ×                                      | 8              | 0 pF | LVCMOS 3.3 = 1.5V                 | —                 |
|                                                  |                                        |                |      | LVCMOS 2.5 = $V_{CCIO}/2$         | —                 |
| LVTTL and other LVCMOS settings (L -> H, H -> L) |                                        |                |      | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | —                 |
|                                                  |                                        |                |      | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | —                 |
|                                                  |                                        |                |      | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | —                 |
| LVCMOS 2.5 I/O (Z -> H)                          | x                                      | 1MΩ            | 0 pF | V <sub>CCIO</sub> /2              | —                 |
| LVCMOS 2.5 I/O (Z -> L)                          | 1 MΩ                                   | $\infty$       | 0 pF | V <sub>CCIO</sub> /2              | V <sub>CCIO</sub> |
| LVCMOS 2.5 I/O (H -> Z)                          | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | 100            | 0 pF | V <sub>OH</sub> - 0.10            | —                 |
| LVCMOS 2.5 I/O (L -> Z)                          | 100                                    | $\infty$       | 0 pF | V <sub>OL</sub> + 0.10            | V <sub>CCIO</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



| Date           | Version | Section                             | Change Summary                                                                                                                                                              |
|----------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2009 | 01.4    | Architecture                        | Corrected link in sysMEM Memory Block section.                                                                                                                              |
|                |         |                                     | Updated information for On-Chip Programmable Termination and modi-<br>fied corresponding figure.                                                                            |
|                |         |                                     | Added footnote 2 to On-Chip Programmable Termination Options for Input Modes table.                                                                                         |
|                |         |                                     | Corrected Per Quadrant Primary Clock Selection figure.                                                                                                                      |
|                |         | DC and Switching<br>Characteristics | Modified -8 Timing data for 1024x18 True-Dual Port RAM (Read-Before-<br>Write, EBR Output Registers)                                                                        |
|                |         |                                     | Added ESD Performance table.                                                                                                                                                |
|                |         |                                     | LatticeECP3 External Switching Characteristics table - updated data for<br>t <sub>DIBGDDR</sub> , t <sub>W_PRI</sub> , t <sub>W_EDGE</sub> and t <sub>SKEW_EDGE_DQS</sub> . |
|                |         |                                     | LatticeECP3 Internal Switching Characteristics table - updated data for $t_{COO\ PIO}$ and added footnote #4.                                                               |
|                |         |                                     | sysCLOCK PLL Timing table - updated data for f <sub>OUT</sub> .                                                                                                             |
|                |         |                                     | External Reference Clock Specification (refclkp/refclkn) table - updated data for $V_{REF\text{-}IN\text{-}SE}$ and $V_{REF\text{-}IN\text{-}DIFF}$                         |
|                |         |                                     | LatticeECP3 sysCONFIG Port Timing Specifications table - updated data for t <sub>MWC</sub> .                                                                                |
|                |         |                                     | Added TRLVDS DC Specification table and diagram.                                                                                                                            |
|                |         |                                     | Updated Mini LVDS table.                                                                                                                                                    |
| August 2009    | 01.3    | DC and Switching<br>Characteristics | Corrected truncated numbers for $V_{CCIB}$ and $V_{CCOB}$ in Recommended Operating Conditions table.                                                                        |
| July 2009      | 01.2    | Multiple                            | Changed references of "multi-boot" to "dual-boot" throughout the data sheet.                                                                                                |
|                |         | Architecture                        | Updated On-Chip Programmable Termination bullets.                                                                                                                           |
|                |         |                                     | Updated On-Chip Termination Options for Input Modes table.                                                                                                                  |
|                |         |                                     | Updated On-Chip Termination figure.                                                                                                                                         |
|                |         | DC and Switching<br>Characteristics | Changed min/max data for FREF_PPM and added footnote 4 in SERDES External Reference Clock Specification table.                                                              |
|                |         |                                     | Updated SERDES minimum frequency.                                                                                                                                           |
|                |         | Pinout Information                  | Corrected MCLK to be I/O and CCLK to be I in Signal Descriptions table                                                                                                      |
| May 2009       | 01.1    | All                                 | Removed references to Parallel burst mode Flash.                                                                                                                            |
|                |         | Introduction                        | Features - Changed 250 Mbps to 230 Mbps in Embedded SERDES bul-<br>leted section and added a footnote to indicate 230 Mbps applies to<br>8b10b and 10b12b applications.     |
|                |         |                                     | Updated data for ECP3-17 in LatticeECP3 Family Selection Guide table.                                                                                                       |
|                |         |                                     | Changed embedded memory from 552 to 700 Kbits in LatticeECP3<br>Family Selection Guide table.                                                                               |
|                | •       | Architecture                        | Updated description for CLKFB in General Purpose PLL Diagram.                                                                                                               |
|                |         |                                     | Corrected Primary Clock Sources text section.                                                                                                                               |
|                |         |                                     | Corrected Secondary Clock/Control Sources text section.                                                                                                                     |
|                |         |                                     | Corrected Secondary Clock Regions table.                                                                                                                                    |
|                |         |                                     | Corrected note below Detailed sysDSP Slice Diagram.                                                                                                                         |
|                |         |                                     | Corrected Clock, Clock Enable, and Reset Resources text section.                                                                                                            |
|                |         |                                     | Corrected ECP3-17 EBR number in Embedded SRAM in the LatticeECP3 Family table.                                                                                              |
|                |         |                                     | Added On-Chip Termination Options for Input Modes table.                                                                                                                    |
|                |         |                                     | Updated Available SERDES Quads per LatticeECP3 Devices table.                                                                                                               |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                                                                           |
|---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         |                                     | Updated Simplified Channel Block Diagram for SERDES/PCS Block diagram.                                                                                                                                                                                                                                                                                   |
|               |         |                                     | Updated Device Configuration text section.                                                                                                                                                                                                                                                                                                               |
|               |         |                                     | Corrected software default value of MCCLK to be 2.5 MHz.                                                                                                                                                                                                                                                                                                 |
|               |         | DC and Switching<br>Characteristics | Updated VCCOB Min/Max data in Recommended Operating Conditions table.                                                                                                                                                                                                                                                                                    |
|               |         |                                     | Corrected footnote 2 in sysIO Recommended Operating Conditions table.                                                                                                                                                                                                                                                                                    |
|               |         |                                     | Added added footnote 7 for t <sub>SKEW_PRIB</sub> to External Switching Characteristics table.                                                                                                                                                                                                                                                           |
|               |         |                                     | Added 2-to-1 Gearing text section and table.                                                                                                                                                                                                                                                                                                             |
|               |         |                                     | Updated External Reference Clock Specification (refclkp/refclkn) table.                                                                                                                                                                                                                                                                                  |
|               |         |                                     | LatticeECP3 sysCONFIG Port Timing Specifications - updated t <sub>DINIT</sub> information.                                                                                                                                                                                                                                                               |
|               |         |                                     | Added sysCONFIG Port Timing waveform.                                                                                                                                                                                                                                                                                                                    |
|               |         |                                     | Serial Input Data Specifications table, delete Typ data for V <sub>RX-DIFF-S</sub> .                                                                                                                                                                                                                                                                     |
|               |         |                                     | Added footnote 4 to sysCLOCK PLL Timing table for t <sub>PFD</sub> .                                                                                                                                                                                                                                                                                     |
|               |         |                                     | Added SERDES/PCS Block Latency Breakdown table.                                                                                                                                                                                                                                                                                                          |
|               |         |                                     | External Reference Clock Specifications table, added footnote 4, add symbol name vREF-IN-DIFF.                                                                                                                                                                                                                                                           |
|               |         |                                     | Added SERDES External Reference Clock Waveforms.                                                                                                                                                                                                                                                                                                         |
|               |         |                                     | Updated Serial Output Timing and Levels table.                                                                                                                                                                                                                                                                                                           |
|               |         |                                     | Pin-to-pin performance table, changed "typically 3% slower" to "typically slower".                                                                                                                                                                                                                                                                       |
|               |         |                                     | Updated timing information                                                                                                                                                                                                                                                                                                                               |
|               |         |                                     | Updated SERDES minimum frequency.                                                                                                                                                                                                                                                                                                                        |
|               |         |                                     | Added data to the following tables: External Switching Characteristics,<br>Internal Switching Characteristics, Family Timing Adders, Maximum I/O<br>Buffer Speed, DLL Timing, High Speed Data Transmitter, Channel Out-<br>put Jitter, Typical Building Block Function Performance, Register-to-<br>Register Performance, and Power Supply Requirements. |
|               |         |                                     | Updated Serial Input Data Specifications table.                                                                                                                                                                                                                                                                                                          |
|               |         |                                     | Updated Transmit table, Serial Rapid I/O Type 2 Electrical and Timing Characteristics section.                                                                                                                                                                                                                                                           |
|               |         | Pinout Information                  | Updated Signal Description tables.                                                                                                                                                                                                                                                                                                                       |
|               |         |                                     | Updated Pin Information Summary tables and added footnote 1.                                                                                                                                                                                                                                                                                             |
| February 2009 | 01.0    | —                                   | Initial release.                                                                                                                                                                                                                                                                                                                                         |