# E. Lattice Semiconductor Corporation - <u>LFE3-70EA-8LFN484C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 8375                                                                          |
| Number of Logic Elements/Cells | 67000                                                                         |
| Total RAM Bits                 | 4526080                                                                       |
| Number of I/O                  | 295                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                 |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                               |
| Package / Case                 | 484-BBGA                                                                      |
| Supplier Device Package        | 484-FPBGA (23x23)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-70ea-8lfn484c |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



chain in order to better match the reference and feedback signals. This digital code from the ALU is also transmitted via the Digital Control bus (DCNTL) bus to its associated Slave Delay lines (two per DLL). The ALUHOLD input allows the user to suspend the ALU output at its current value. The UDDCNTL signal allows the user to latch the current value on the DCNTL bus.

The DLL has two clock outputs, CLKOP and CLKOS. These outputs can individually select one of the outputs from the tapped delay line. The CLKOS has optional fine delay shift and divider blocks to allow this output to be further modified, if required. The fine delay shift block allows the CLKOS output to phase shifted a further 45, 22.5 or 11.25 degrees relative to its normal position. Both the CLKOS and CLKOP outputs are available with optional duty cycle correction. Divide by two and divide by four frequencies are available at CLKOS. The LOCK output signal is asserted when the DLL is locked. Figure 2-5 shows the DLL block diagram and Table 2-5 provides a description of the DLL inputs and outputs.

The user can configure the DLL for many common functions such as time reference delay mode and clock injection removal mode. Lattice provides primitives in its design tools for these functions.



Figure 2-5. Delay Locked Loop Diagram (DLL)

\* This signal is not user accessible. This can only be used to feed the slave delay line.



#### Figure 2-10. Primary Clock Sources for LatticeECP3-35



Note: Clock inputs can be configured in differential or single-ended mode.

#### Figure 2-11. Primary Clock Sources for LatticeECP3-70, -95, -150



Note: Clock inputs can be configured in differential or single-ended mode.



## **Edge Clock Sources**

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19.





Notes:

1. Clock inputs can be configured in differential or single ended mode.

2. The two DLLs can also drive the two top edge clocks.

3. The top left and top right PLL can also drive the two top edge clocks.

## Edge Clock Routing

LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks.



The edge clocks on the top, left, and right sides of the device can drive the secondary clocks or general routing resources of the device. The left and right side edge clocks also can drive the primary clock network through the clock dividers (CLKDIV).

## sysMEM Memory

LatticeECP3 devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18-Kbit RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs).

## sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as shown in Table 2-7. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with18-bit and 36-bit data widths. For more information, please see TN1179, LatticeECP3 Memory Usage Guide.

#### Table 2-7. sysMEM Block Configurations

| Memory Mode      | Configurations                                                              |
|------------------|-----------------------------------------------------------------------------|
| Single Port      | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 |
| True Dual Port   | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18             |
| Pseudo Dual Port | 16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36 |

## Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

## **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

## Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.



Figure 2-34. Output and Tristate Block for Left and Right Edges



## Tristate Register Block

The tristate register block registers tri-state control signals from the core of the device before they are passed to the sysl/O buffers. The block contains a register for SDR operation and an additional register for DDR operation.

In SDR and non-gearing DDR modes, TS input feeds one of the flip-flops that then feeds the output. In DDRX2 mode, the register TS input is fed into another register that is clocked using the DQCLK0 and DQCLK1 signals. The output of this register is used as a tristate control.

## **ISI** Calibration

The setting for Inter-Symbol Interference (ISI) cancellation occurs in the output register block. ISI correction is only available in the DDRX2 modes. ISI calibration settings exist once per output register block, so each I/O in a DQS-12 group may have a different ISI calibration setting.

The ISI block extends output signals at certain times, as a function of recent signal history. So, if the output pattern consists of a long strings of 0's to long strings of 1's, there are no delays on output signals. However, if there are quick, successive transitions from 010, the block will stretch out the binary 1. This is because the long trail of 0's will cause these symbols to interfere with the logic 1. Likewise, if there are quick, successive transitions from 101, the block will stretch out the binary 0. This block is controlled by a 3-bit delay control that can be set in the DQS control logic block.

For more information about this topic, please see the list of technical documentation at the end of this data sheet.



## **Control Logic Block**

The control logic block allows the selection and modification of control signals for use in the PIO block.

## **DDR Memory Support**

Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR, DDR2 and DDR3 memory interfaces. The support varies by the edge of the device as detailed below.

## Left and Right Edges

The left and right sides of the PIC have fully functional elements supporting DDR, DDR2, and DDR3 memory interfaces. One of every 12 PIOs supports the dedicated DQS pins with the DQS control logic block. Figure 2-35 shows the DQS bus spanning 11 I/O pins. Two of every 12 PIOs support the dedicated DQS and DQS# pins with the DQS control logic block.

## **Bottom Edge**

PICs on the bottom edge of the device do not support DDR memory and Generic DDR interfaces.

## Top Edge

PICs on the top side are similar to the PIO elements on the left and right sides but do not support gearing on the output registers. Hence, the modes to support output/tristate DDR3 memory are removed on the top side.

The exact DQS pins are shown in a dual function in the Logic Signal Connections table in this data sheet. Additional detail is provided in the Signal Descriptions table. The DQS signal from the bus is used to strobe the DDR data from the memory into input register blocks. Interfaces on the left, right and top edges are designed for DDR memories that support 10 bits of data.

|       | PIO A                         | <b>↓</b>                   | PADA "T"                                                               |
|-------|-------------------------------|----------------------------|------------------------------------------------------------------------|
|       | PIO B                         |                            | PADB "C"                                                               |
|       | PIO A                         |                            | PADA "T"                                                               |
|       | PIO B                         | +                          | PADB "C"                                                               |
|       | PIO A                         |                            | PADA "T"                                                               |
|       | PIO B                         | L+                         | PADB "C"                                                               |
| _ DQS | PIO A                         | SysIO<br>Buffer<br>Delay ◀ | PADA "T"<br>LVDS Pair                                                  |
|       | PIO B                         |                            | PADB "C"                                                               |
|       |                               |                            |                                                                        |
|       | PIO A                         |                            | PADA "T"<br>LVDS Pair                                                  |
|       | → PIO A<br>→ PIO B            |                            | PADA "T"<br>LVDS Pair<br>PADB "C"                                      |
|       | → PIO A<br>→ PIO B<br>→ PIO A |                            | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair             |
|       |                               |                            | PADA "T"<br>LVDS Pair<br>PADB "C"<br>PADA "T"<br>LVDS Pair<br>PADB "C" |

### Figure 2-35. DQS Grouping on the Left, Right and Top Edges



| Package    | ECP3-17    | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 |
|------------|------------|---------|---------|---------|----------|
| 256 ftBGA  | 1          | 1       | —       | —       | —        |
| 328 csBGA  | 2 channels | —       | —       | —       | —        |
| 484 fpBGA  | 1          | 1       | 1       | 1       |          |
| 672 fpBGA  | —          | 1       | 2       | 2       | 2        |
| 1156 fpBGA | —          | —       | 3       | 3       | 4        |

## SERDES Block

A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2-41 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic.

Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCOB and VCCIB).

Figure 2-41. Simplified Channel Block Diagram for SERDES/PCS Block



## PCS

As shown in Figure 2-41, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO.

For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel.

The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic.



## LatticeECP3 Family Data Sheet DC and Switching Characteristics

#### April 2014

Data Sheet DS1021

## Absolute Maximum Ratings<sup>1, 2, 3</sup>

| Supply Voltage V_CC                                                     |
|-------------------------------------------------------------------------|
| Supply Voltage V_{CCAUX} $\ldots \ldots \ldots \ldots -0.5$ V to 3.75 V |
| Supply Voltage V_{CCJ}                                                  |
| Output Supply Voltage V_{CCIO} –0.5 V to 3.75 V                         |
| Input or I/O Tristate Voltage Applied $^4.$ –0.5 V to 3.75 V            |
| Storage Temperature (Ambient)                                           |
| Junction Temperature $(T_J)$ +125 °C                                    |

<sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

## **Recommended Operating Conditions**<sup>1</sup>

| Symbol                                                                        | Parameter                                                                      | Min.  | Max.   | Units |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|--------|-------|
| V <sub>CC</sub> <sup>2</sup>                                                  | Core Supply Voltage                                                            | 1.14  | 1.26   | V     |
| V <sub>CCAUX</sub> <sup>2, 4</sup>                                            | Auxiliary Supply Voltage, Terminating Resistor Switching Power Supply (SERDES) | 3.135 | 3.465  | V     |
| V <sub>CCPLL</sub>                                                            | PLL Supply Voltage                                                             | 3.135 | 3.465  | V     |
| V <sub>CCIO</sub> <sup>2, 3</sup>                                             | I/O Driver Supply Voltage                                                      | 1.14  | 3.465  | V     |
| V <sub>CCJ</sub> <sup>2</sup> Supply Voltage for IEEE 1149.1 Test Access Port |                                                                                | 1.14  | 3.465  | V     |
| $V_{REF1}$ and $V_{REF2}$                                                     | Input Reference Voltage                                                        | 0.5   | 1.7    | V     |
| V <sub>TT</sub> <sup>5</sup>                                                  | / <sub>TT</sub> <sup>5</sup> Termination Voltage                               |       | 1.3125 | V     |
| t <sub>JCOM</sub>                                                             | Junction Temperature, Commercial Operation                                     | 0     | 85     | °C    |
| t <sub>JIND</sub>                                                             | Junction Temperature, Industrial Operation                                     | -40   | 100    | °C    |
| SERDES External Pow                                                           | er Supply <sup>6</sup>                                                         |       |        |       |
| V                                                                             | Input Buffer Power Supply (1.2 V)                                              | 1.14  | 1.26   | V     |
| V CCIB                                                                        | Input Buffer Power Supply (1.5 V)                                              | 1.425 | 1.575  | V     |
| V                                                                             | Output Buffer Power Supply (1.2 V)                                             | 1.14  | 1.26   | V     |
| V CCOB                                                                        | Output Buffer Power Supply (1.5 V)                                             | 1.425 | 1.575  | V     |
| V <sub>CCA</sub>                                                              | Transmit, Receive, PLL and Reference Clock Buffer Power Supply                 | 1.14  | 1.26   | V     |

1. For correct operation, all supplies except V<sub>REF</sub> and V<sub>TT</sub> must be held in their valid operation range. This is true independent of feature usage.

If V<sub>CCIO</sub> or V<sub>CCJ</sub> is set to 1.2 V, they must be connected to the same power supply as V<sub>CC.</sub> If V<sub>CCIO</sub> or V<sub>CCJ</sub> is set to 3.3 V, they must be connected to the same power supply as V<sub>CCAUX</sub>.

3. See recommended voltages by I/O standard in subsequent table.

4. V<sub>CCAUX</sub> ramp rate must not exceed 30 mV/µs during power-up when transitioning between 0 V and 3.3 V.

5. If not used, V<sub>TT</sub> should be left floating.

6. See TN1176, LatticeECP3 SERDES/PCS Usage Guide for information on board considerations for SERDES power supplies.

<sup>© 2014</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## **DC Electrical Characteristics**

| Symbol                          | Parameter                                | Condition                                                                                           | Min.           | Тур. | Max.           | Units |
|---------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------|------|----------------|-------|
| $I_{\rm IL}, I_{\rm IH}^{1, 4}$ | Input or I/O Low Leakage                 | $0 \le V_{IN} \le (V_{CCIO} - 0.2 \text{ V})$                                                       | —              | _    | 10             | μΑ    |
| I <sub>IH</sub> <sup>1, 3</sup> | Input or I/O High Leakage                | $(V_{CCIO} - 0.2 \text{ V}) < V_{IN} \leq 3.6 \text{ V}$                                            | —              | _    | 150            | μΑ    |
| I <sub>PU</sub>                 | I/O Active Pull-up Current               | $0 \le V_{IN} \le 0.7 V_{CCIO}$                                                                     | -30            | —    | -210           | μΑ    |
| I <sub>PD</sub>                 | I/O Active Pull-down Current             | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{CCIO}$                                                          | 30             | —    | 210            | μΑ    |
| I <sub>BHLS</sub>               | Bus Hold Low Sustaining Current          | $V_{IN} = V_{IL}$ (MAX)                                                                             | 30             | _    | —              | μΑ    |
| I <sub>BHHS</sub>               | Bus Hold High Sustaining Current         | $V_{IN} = 0.7 V_{CCIO}$                                                                             | -30            | —    | —              | μΑ    |
| I <sub>BHLO</sub>               | Bus Hold Low Overdrive Current           | $0 \le V_{IN} \le V_{CCIO}$                                                                         | _              | —    | 210            | μΑ    |
| I <sub>BHHO</sub>               | Bus Hold High Overdrive Current          | $0 \le V_{IN} \le V_{CCIO}$                                                                         | —              | —    | -210           | μΑ    |
| V <sub>BHT</sub>                | Bus Hold Trip Points                     | $0 \le V_{IN} \le V_{IH}$ (MAX)                                                                     | $V_{IL}$ (MAX) | —    | $V_{IH}$ (MIN) | V     |
| C1                              | I/O Capacitance <sup>2</sup>             |                                                                                                     | _              | 5    | 8              | pf    |
| C2                              | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, V_{CC} = 1.2 V, V_{IO} = 0 \text{ to } V_{IH} (MAX)$ | _              | 5    | 7              | pf    |

### **Over Recommended Operating Conditions**

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Applicable to general purpose I/Os in top and bottom banks. 4. When used as  $V_{REF}$  maximum leakage= 25  $\mu$ A.



## LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup>

|                    |                                                                   |             | Тур           | ical       |       |
|--------------------|-------------------------------------------------------------------|-------------|---------------|------------|-------|
| Symbol             | Parameter                                                         | Device      | -6L, -7L, -8L | -6, -7, -8 | Units |
|                    |                                                                   | ECP-17EA    | 29.8          | 49.4       | mA    |
|                    |                                                                   | ECP3-35EA   | 53.7          | 89.4       | mA    |
| I <sub>CC</sub>    | Core Power Supply Current                                         | ECP3-70EA   | 137.3         | 230.7      | mA    |
|                    |                                                                   | ECP3-95EA   | 137.3         | 230.7      | mA    |
|                    |                                                                   | ECP3-150EA  | 219.5         | 370.9      | mA    |
|                    |                                                                   | ECP-17EA    | 18.3          | 19.4       | mA    |
|                    | Auxiliary Power Supply Current                                    | ECP3-35EA   | 19.6          | 23.1       | mA    |
| I <sub>CCAUX</sub> |                                                                   | ECP3-70EA   | 26.5          | 32.4       | mA    |
|                    |                                                                   | ECP3-95EA   | 26.5          | 32.4       | mA    |
|                    |                                                                   | ECP3-150EA  | 37.0          | 45.7       | mA    |
|                    | PLL Power Supply Current (Per PLL)                                | ECP-17EA    | 0.0           | 0.0        | mA    |
|                    |                                                                   | ECP3-35EA   | 0.1           | 0.1        | mA    |
| I <sub>CCPLL</sub> |                                                                   | ECP3-70EA   | 0.1           | 0.1        | mA    |
|                    |                                                                   | ECP3-95EA   | 0.1           | 0.1        | mA    |
|                    |                                                                   | ECP3-150EA  | 0.1           | 0.1        | mA    |
|                    |                                                                   | ECP-17EA    | 1.3           | 1.4        | mA    |
|                    |                                                                   | ECP3-35EA   | 1.3           | 1.4        | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current (Per Bank)                              | ECP3-70EA   | 1.4           | 1.5        | mA    |
|                    |                                                                   | ECP3-95EA   | 1.4           | 1.5        | mA    |
|                    |                                                                   | ECP3-150EA  | 1.4           | 1.5        | mA    |
| I <sub>CCJ</sub>   | JTAG Power Supply Current                                         | All Devices | 2.5           | 2.5        | mA    |
|                    |                                                                   | ECP-17EA    | 6.1           | 6.1        | mA    |
|                    |                                                                   | ECP3-35EA   | 6.1           | 6.1        | mA    |
| I <sub>CCA</sub>   | Iransmit, Receive, PLL and<br>Reference Clock Buffer Power Supply | ECP3-70EA   | 18.3          | 18.3       | mA    |
|                    |                                                                   | ECP3-95EA   | 18.3          | 18.3       | mA    |
|                    |                                                                   | ECP3-150EA  | 24.4          | 24.4       | mA    |

## **Over Recommended Operating Conditions**

1. For further information on supply current, please see the list of technical documentation at the end of this data sheet.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the  $V_{\mbox{CCIO}}$  or GND.

3. Frequency 0 MHz.

4. Pattern represents a "blank" configuration data file.

5.  $T_J = 85$  °C, power supplies at nominal voltage.

6. To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool.



## sysI/O Differential Electrical Characteristics LVDS25

| Parameter                                                     | Description                                    | Test Conditions                                                | Min.   | Тур. | Max.  | Units |
|---------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------|--------|------|-------|-------|
| V <sub>INP</sub> <sup>1</sup> , V <sub>INM</sub> <sup>1</sup> | Input Voltage                                  |                                                                | 0      | _    | 2.4   | V     |
| V <sub>CM</sub> <sup>1</sup>                                  | Input Common Mode Voltage                      | Half the Sum of the Two Inputs                                 | 0.05   | _    | 2.35  | V     |
| V <sub>THD</sub>                                              | Differential Input Threshold                   | Difference Between the Two Inputs                              | +/-100 | _    | _     | mV    |
| I <sub>IN</sub>                                               | Input Current                                  | Power On or Power Off                                          |        | _    | +/-10 | μΑ    |
| V <sub>OH</sub>                                               | Output High Voltage for $V_{OP}$ or $V_{OM}$   | R <sub>T</sub> = 100 Ohm                                       |        | 1.38 | 1.60  | V     |
| V <sub>OL</sub>                                               | Output Low Voltage for $V_{OP}$ or $V_{OM}$    | R <sub>T</sub> = 100 Ohm                                       | 0.9 V  | 1.03 | _     | V     |
| V <sub>OD</sub>                                               | Output Voltage Differential                    | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm | 250    | 350  | 450   | mV    |
| $\Delta V_{OD}$                                               | Change in V <sub>OD</sub> Between High and Low |                                                                | _      | _    | 50    | mV    |
| V <sub>OS</sub>                                               | Output Voltage Offset                          | $(V_{OP} + V_{OM})/2, R_{T} = 100 \text{ Ohm}$                 | 1.125  | 1.20 | 1.375 | V     |
| $\Delta V_{OS}$                                               | Change in V <sub>OS</sub> Between H and L      |                                                                | _      | _    | 50    | mV    |
| I <sub>SAB</sub>                                              | Output Short Circuit Current                   | V <sub>OD</sub> = 0V Driver Outputs Shorted to<br>Each Other   | _      | _    | 12    | mA    |

1, On the left and right sides of the device, this specification is valid only for  $V_{CCIO} = 2.5$  V or 3.3 V.

## **Differential HSTL and SSTL**

Differential HSTL and SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.



## LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                                 | -8                                                                |                        | -       | -7 -6    |          |           |          |           |          |
|---------------------------------|-------------------------------------------------------------------|------------------------|---------|----------|----------|-----------|----------|-----------|----------|
| Parameter                       | Description                                                       | Device                 | Min.    | Max.     | Min.     | Max.      | Min.     | Max.      | Units    |
| t <sub>HPLL</sub>               | Clock to Data Hold - PIO Input<br>Register                        | ECP3-70EA/95EA         | 0.7     | —        | 0.7      | _         | 0.8      | —         | ns       |
| t <sub>SU_DELPLL</sub>          | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-70EA/95EA         | 1.6     | —        | 1.8      | _         | 2.0      | —         | ns       |
| t <sub>H_DELPLL</sub>           | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-70EA/95EA         | 0.0     | —        | 0.0      | —         | 0.0      | —         | ns       |
| t <sub>COPLL</sub>              | Clock to Output - PIO Output<br>Register                          | ECP3-35EA              | _       | 3.2      | —        | 3.4       | —        | 3.6       | ns       |
| t <sub>SUPLL</sub>              | Clock to Data Setup - PIO Input<br>Register                       | ECP3-35EA              | 0.6     | _        | 0.7      | —         | 0.8      | —         | ns       |
| t <sub>HPLL</sub>               | Clock to Data Hold - PIO Input<br>Register                        | ECP3-35EA              | 0.3     | —        | 0.3      | —         | 0.4      | -         | ns       |
| t <sub>SU_DELPLL</sub>          | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-35EA              | 1.6     | _        | 1.7      | _         | 1.8      | _         | ns       |
| t <sub>H_DELPLL</sub>           | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-35EA              | 0.0     | _        | 0.0      | _         | 0.0      | _         | ns       |
| t <sub>COPLL</sub>              | Clock to Output - PIO Output<br>Register                          | ECP3-17EA              | _       | 3.0      | —        | 3.3       | —        | 3.5       | ns       |
| t <sub>SUPLL</sub>              | Clock to Data Setup - PIO Input<br>Register                       | ECP3-17EA              | 0.6     | _        | 0.7      | _         | 0.8      | —         | ns       |
| t <sub>HPLL</sub>               | Clock to Data Hold - PIO Input<br>Register                        | ECP3-17EA              | 0.3     | _        | 0.3      | _         | 0.4      | —         | ns       |
| t <sub>SU_DELPLL</sub>          | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | ECP3-17EA              | 1.6     | —        | 1.7      | —         | 1.8      | —         | ns       |
| t <sub>H_DELPLL</sub>           | Clock to Data Hold - PIO Input<br>Register with Input Data Delay  | ECP3-17EA              | 0.0     | _        | 0.0      | _         | 0.0      | —         | ns       |
| Generic DDR <sup>12</sup>       |                                                                   |                        |         |          |          |           |          |           |          |
| Generic DDRX1 In<br>Input       | puts with Clock and Data (>10 Bits                                | Wide) Centered at Pi   | n (GDDF | RX1_RX.S | SCLK.Ce  | ntered) L | Ising PC | LK Pin fo | or Clock |
| t <sub>SUGDDR</sub>             | Data Setup Before CLK                                             | All ECP3EA Devices     | 480     | —        | 480      | _         | 480      |           | ps       |
| t <sub>HOGDDR</sub>             | Data Hold After CLK                                               | All ECP3EA Devices     | 480     | —        | 480      | —         | 480      |           | ps       |
| f <sub>MAX_GDDR</sub>           | DDRX1 Clock Frequency                                             | All ECP3EA Devices     | —       | 250      | —        | 250       | —        | 250       | MHz      |
| Generic DDRX1 In<br>Clock Input | puts with Clock and Data (>10 Bits                                | Wide) Aligned at Pin   | (GDDR)  | (1_RX.SC | CLK.PLL  | Aligned)  | Using P  | LLCLKIN   | Pin for  |
| Data Left, Right, a             | nd Top Sides and Clock Left and F                                 | Right Sides            |         |          |          |           |          |           |          |
| t <sub>DVACLKGDDR</sub>         | Data Setup Before CLK                                             | All ECP3EA Devices     | _       | 0.225    |          | 0.225     |          | 0.225     | UI       |
| t <sub>DVECLKGDDR</sub>         | Data Hold After CLK                                               | All ECP3EA Devices     | 0.775   | —        | 0.775    | —         | 0.775    | _         | UI       |
| f <sub>MAX GDDR</sub>           | DDRX1 Clock Frequency                                             | All ECP3EA Devices     | _       | 250      | —        | 250       | _        | 250       | MHz      |
| Generic DDRX1 In<br>Clock Input | puts with Clock and Data (>10 Bits                                | Wide) Aligned at Pin   | (GDDR)  | (1_RX.S0 | CLK.Alig | ned) Usiı | ng DLL - | CLKIN P   | in for   |
| Data Left, Right ar             | d Top Sides and Clock Left and R                                  | ight Sides             |         |          |          |           |          |           |          |
| t <sub>DVACLKGDDR</sub>         | Data Setup Before CLK                                             | All ECP3EA Devices     | _       | 0.225    | —        | 0.225     | —        | 0.225     | UI       |
| t <sub>DVECLKGDDR</sub>         | Data Hold After CLK                                               | All ECP3EA Devices     | 0.775   | —        | 0.775    | —         | 0.775    |           | UI       |
| f <sub>MAX GDDR</sub>           | DDRX1 Clock Frequency                                             | All ECP3EA Devices     | _       | 250      | —        | 250       | —        | 250       | MHz      |
| Generic DDRX1 In<br>Input       | puts with Clock and Data (<10 Bits                                | Wide) Centered at Pi   | n (GDDF | X1_RX.   | DQS.Cen  | tered) U  | sing DQ  | S Pin for | Clock    |
| t <sub>SUGDDB</sub>             | Data Setup After CLK                                              | All ECP3EA Devices     | 535     | _        | 535      |           | 535      |           | ps       |
| tHOGDDR                         | Data Hold After CLK                                               | All ECP3EA Devices     | 535     | —        | 535      |           | 535      | _         | ps       |
| f <sub>MAX GDDB</sub>           | DDRX1 Clock Frequency                                             | All ECP3EA Devices     | _       | 250      | —        | 250       | _        | 250       | MHz      |
| Generic DDRX1 In                | puts with Clock and Data (<10bits                                 | wide) Aligned at Pin ( | GDDRX   | 1_RX.DQ  | S.Aligne | d) Using  | DQS Pin  | for Cloc  | k Input  |
| Data and Clock Le               | ft and Right Sides                                                | · - · ·                |         |          | -        |           |          |           | -        |
| t <sub>DVACI KGDDB</sub>        | Data Setup Before CLK                                             | All ECP3EA Devices     | —       | 0.225    | _        | 0.225     |          | 0.225     | UI       |
| STROLIGED                       |                                                                   |                        |         |          |          |           |          |           |          |

## **Over Recommended Commercial Operating Conditions**



## LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

| <b>Over Recommended Commercial</b> | <b>Operating Conditions</b> |
|------------------------------------|-----------------------------|
|------------------------------------|-----------------------------|

|                                                                                                                           |                                                                    |                      | -8        |           | -7      |          | -6   |       |       |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------|-----------|-----------|---------|----------|------|-------|-------|
| Parameter                                                                                                                 | Description                                                        | Device               | Min.      | Max.      | Min.    | Max.     | Min. | Max.  | Units |
| Generic DDRX2 Output with Clock and Data (>10 Bits Wide) Centered at Pin Using PLL (GDDRX2_TX.PLL.Centered) <sup>10</sup> |                                                                    |                      |           |           |         |          |      |       |       |
| Left and Right Side                                                                                                       | es                                                                 |                      |           |           |         |          |      |       |       |
| t <sub>DVBGDDR</sub>                                                                                                      | Data Valid Before CLK                                              | All ECP3EA Devices   | 285       | _         | 370     | _        | 431  | —     | ps    |
| t <sub>DVAGDDR</sub>                                                                                                      | Data Valid After CLK                                               | All ECP3EA Devices   | 285       | _         | 370     | _        | 432  | _     | ps    |
| f <sub>MAX_GDDR</sub>                                                                                                     | DDRX2 Clock Frequency                                              | All ECP3EA Devices   | _         | 500       | —       | 420      | —    | 375   | MHz   |
| Memory Interface                                                                                                          |                                                                    | •                    |           |           |         |          |      |       |       |
| DDR/DDR2 I/O Pin                                                                                                          | Parameters (Input Data are Strobe                                  | Edge Aligned, Output | ut Strobe | e Edge is | Data Ce | ntered)4 |      |       |       |
| t <sub>DVADQ</sub>                                                                                                        | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices     | —         | 0.225     |         | 0.225    |      | 0.225 | UI    |
| t <sub>DVEDQ</sub>                                                                                                        | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices     | 0.64      | —         | 0.64    | —        | 0.64 | —     | UI    |
| t <sub>DQVBS</sub>                                                                                                        | Data Valid Before DQS                                              | All ECP3 Devices     | 0.25      | —         | 0.25    | _        | 0.25 | _     | UI    |
| t <sub>DQVAS</sub>                                                                                                        | Data Valid After DQS                                               | All ECP3 Devices     | 0.25      | —         | 0.25    | _        | 0.25 | _     | UI    |
| f <sub>MAX_DDR</sub>                                                                                                      | DDR Clock Frequency                                                | All ECP3 Devices     | 95        | 200       | 95      | 200      | 95   | 166   | MHz   |
| f <sub>MAX_DDR2</sub>                                                                                                     | DDR2 clock frequency                                               | All ECP3 Devices     | 125       | 266       | 125     | 200      | 125  | 166   | MHz   |
| DDR3 (Using PLL f                                                                                                         | or SCLK) I/O Pin Parameters                                        |                      |           |           |         |          |      |       |       |
| t <sub>DVADQ</sub>                                                                                                        | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices     | _         | 0.225     |         | 0.225    |      | 0.225 | UI    |
| t <sub>DVEDQ</sub>                                                                                                        | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices     | 0.64      | _         | 0.64    | _        | 0.64 | —     | UI    |
| t <sub>DQVBS</sub>                                                                                                        | Data Valid Before DQS                                              | All ECP3 Devices     | 0.25      | _         | 0.25    | _        | 0.25 | —     | UI    |
| t <sub>DQVAS</sub>                                                                                                        | Data Valid After DQS                                               | All ECP3 Devices     | 0.25      | _         | 0.25    | _        | 0.25 | —     | UI    |
| f <sub>MAX_DDR3</sub>                                                                                                     | DDR3 clock frequency                                               | All ECP3 Devices     | 300       | 400       | 266     | 333      | 266  | 300   | MHz   |
| DDR3 Clock Timing                                                                                                         | 9                                                                  |                      |           |           |         |          |      |       |       |
| t <sub>CH</sub> (avg) <sup>9</sup>                                                                                        | Average High Pulse Width                                           | All ECP3 Devices     | 0.47      | 0.53      | 0.47    | 0.53     | 0.47 | 0.53  | UI    |
| t <sub>CL</sub> (avg) <sup>9</sup>                                                                                        | Average Low Pulse Width                                            | All ECP3 Devices     | 0.47      | 0.53      | 0.47    | 0.53     | 0.47 | 0.53  | UI    |
| t <sub>JIT</sub> (per, lck) <sup>9</sup>                                                                                  | Output Clock Period Jitter During<br>DLL Locking Period            | All ECP3 Devices     | -90       | 90        | -90     | 90       | -90  | 90    | ps    |
| t <sub>JIT</sub> (cc, lck) <sup>9</sup>                                                                                   | Output Cycle-to-Cycle Period Jit-<br>ter During DLL Locking Period | All ECP3 Devices     | _         | 180       | —       | 180      | —    | 180   | ps    |

1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Diamond or ispLEVER software.

2. General I/O timing numbers based on LVCMOS 2.5, 12mA, Fast Slew Rate, 0pf load.

3. Generic DDR timing numbers based on LVDS I/O.

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18.

5. DDR3 timing numbers based on SSTL15.

6. Uses LVDS I/O standard.

7. The current version of software does not support per bank skew numbers; this will be supported in a future release.

8. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment.

9. Using settings generated by IPexpress.

10. These numbers are generated using best case PLL located in the center of the device.

11. Uses SSTL25 Class II Differential I/O Standard.

12. All numbers are generated with ispLEVER 8.1 software.

13. For details on -9 speed grade devices, please contact your Lattice Sales Representative.



## LatticeECP3 Maximum I/O Buffer Speed (Continued)<sup>1, 2, 3, 4, 5, 6</sup>

#### **Over Recommended Operating Conditions**

| Buffer | Description                    | Max. | Units |  |
|--------|--------------------------------|------|-------|--|
| PCI33  | PCI, V <sub>CCIO</sub> = 3.3 V | 66   | MHz   |  |

1. These maximum speeds are characterized but not tested on every device.

2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout.

3. LVCMOS timing is measured with the load specified in the Switching Test Conditions table of this document.

4. All speeds are measured at fast slew.

5. Actual system operation may vary depending on user logic implementation.

6. Maximum data rate equals 2 times the clock rate when utilizing DDR.



### Figure 3-14. Jitter Transfer – 3.125 Gbps



Figure 3-15. Jitter Transfer – 2.5 Gbps





# Gigabit Ethernet/Serial Rapid I/O Type 1/SGMII/CPRI LV E.12 Electrical and Timing Characteristics

## AC and DC Characteristics

#### Table 3-17. Transmit

| Symbol                                   | Description                      | Test Conditions | Min. | Тур. | Max. | Units |
|------------------------------------------|----------------------------------|-----------------|------|------|------|-------|
| T <sub>RF</sub>                          | Differential rise/fall time      | 20%-80%         | _    | 80   |      | ps    |
| Z <sub>TX_DIFF_DC</sub>                  | Differential impedance           |                 | 80   | 100  | 120  | Ohms  |
| J <sub>TX_DDJ</sub> <sup>3, 4, 5</sup>   | Output data deterministic jitter |                 | _    | —    | 0.10 | UI    |
| J <sub>TX_TJ</sub> <sup>2, 3, 4, 5</sup> | Total output data jitter         |                 |      | _    | 0.24 | UI    |

1. Rise and fall times measured with board trace, connector and approximately 2.5 pf load.

2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.

3. Jitter values are measured with each CML output AC coupled into a 50-Ohm impedance (100-Ohm differential impedance).

4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

5. Values are measured at 1.25 Gbps.

#### Table 3-18. Receive and Jitter Tolerance

| Symbol                                      | Description                                   | Test Conditions          | Min. | Тур. | Max. | Units |
|---------------------------------------------|-----------------------------------------------|--------------------------|------|------|------|-------|
| RL <sub>RX_DIFF</sub>                       | Differential return loss                      | From 100 MHz to 1.25 GHz | 10   |      |      | dB    |
| RL <sub>RX_CM</sub>                         | Common mode return loss                       | From 100 MHz to 1.25 GHz | 6    |      |      | dB    |
| Z <sub>RX_DIFF</sub>                        | Differential termination resistance           |                          | 80   | 100  | 120  | Ohms  |
| J <sub>RX_DJ</sub> <sup>1, 2, 3, 4, 5</sup> | Deterministic jitter tolerance (peak-to-peak) |                          | _    | _    | 0.34 | UI    |
| J <sub>RX_RJ</sub> <sup>1, 2, 3, 4, 5</sup> | Random jitter tolerance (peak-to-peak)        |                          | -    |      | 0.26 | UI    |
| J <sub>RX_SJ</sub> <sup>1, 2, 3, 4, 5</sup> | Sinusoidal jitter tolerance (peak-to-peak)    |                          | -    |      | 0.11 | UI    |
| J <sub>RX_TJ</sub> <sup>1, 2, 3, 4, 5</sup> | Total jitter tolerance (peak-to-peak)         |                          | _    | _    | 0.71 | UI    |
| T <sub>RX_EYE</sub>                         | Receiver eye opening                          |                          | 0.29 | _    | _    | UI    |

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-18.

2. Jitter values are measured with each high-speed input AC coupled into a 50-Ohm impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled.

5. Values are measured at 1.25 Gbps.



## Figure 3-30. SPI Configuration Waveforms



Figure 3-31. Slave SPI HOLDN Waveforms





## Pin Information Summary (Cont.)

| Pin Information Summary     |        | ECP3-95EA    |              |               | ECP3-150EA   |               |  |
|-----------------------------|--------|--------------|--------------|---------------|--------------|---------------|--|
| Pin Typ                     | e      | 484<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA | 672<br>fpBGA | 1156<br>fpBGA |  |
|                             | Bank 0 | 42           | 60           | 86            | 60           | 94            |  |
|                             | Bank 1 | 36           | 48           | 78            | 48           | 86            |  |
|                             | Bank 2 | 24           | 34           | 36            | 34           | 58            |  |
| General Purpose             | Bank 3 | 54           | 59           | 86            | 59           | 104           |  |
|                             | Bank 6 | 63           | 67           | 86            | 67           | 104           |  |
|                             | Bank 7 | 36           | 48           | 54            | 48           | 76            |  |
|                             | Bank 8 | 24           | 24           | 24            | 24           | 24            |  |
|                             | Bank 0 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 1 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 2 | 4            | 8            | 8             | 8            | 8             |  |
| General Purpose Inputs per  | Bank 3 | 4            | 12           | 12            | 12           | 12            |  |
| Dank                        | Bank 6 | 4            | 12           | 12            | 12           | 12            |  |
|                             | Bank 7 | 4            | 8            | 8             | 8            | 8             |  |
|                             | Bank 8 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 0 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 1 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 2 | 0            | 0            | 0             | 0            | 0             |  |
| General Purpose Outputs per | Bank 3 | 0            | 0            | 0             | 0            | 0             |  |
| Dank                        | Bank 6 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 7 | 0            | 0            | 0             | 0            | 0             |  |
|                             | Bank 8 | 0            | 0            | 0             | 0            | 0             |  |
| Total Single-Ended User I/O |        | 295          | 380          | 490           | 380          | 586           |  |
| VCC                         |        | 16           | 32           | 32            | 32           | 32            |  |
| VCCAUX                      |        | 8            | 12           | 16            | 12           | 16            |  |
| VTT                         |        | 4            | 4            | 8             | 4            | 8             |  |
| VCCA                        |        | 4            | 8            | 16            | 8            | 16            |  |
| VCCPLL                      |        | 4            | 4            | 4             | 4            | 4             |  |
|                             | Bank 0 | 2            | 4            | 4             | 4            | 4             |  |
|                             | Bank 1 | 2            | 4            | 4             | 4            | 4             |  |
|                             | Bank 2 | 2            | 4            | 4             | 4            | 4             |  |
| VCCIO                       | Bank 3 | 2            | 4            | 4             | 4            | 4             |  |
|                             | Bank 6 | 2            | 4            | 4             | 4            | 4             |  |
|                             | Bank 7 | 2            | 4            | 4             | 4            | 4             |  |
|                             | Bank 8 | 2            | 2            | 2             | 2            | 2             |  |
| VCCJ                        |        | 1            | 1            | 1             | 1            | 1             |  |
| ТАР                         |        | 4            | 4            | 4             | 4            | 4             |  |
| GND, GNDIO                  |        | 98           | 139          | 233           | 139          | 233           |  |
| NC                          |        | 0            | 0            | 238           | 0            | 116           |  |
| Reserved <sup>1</sup>       |        | 2            | 2            | 2             | 2            | 2             |  |
| SERDES                      |        | 26           | 52           | 78            | 52           | 104           |  |
| Miscellaneous Pins          |        | 8            | 8            | 8             | 8            | 8             |  |
| Total Bonded Pins           |        | 484          | 672          | 1156          | 672          | 1156          |  |



## Pin Information Summary (Cont.)

| Pin Information Summary      |                        |           | ECP3-95EA |            | ECP3-150EA   |               |  |
|------------------------------|------------------------|-----------|-----------|------------|--------------|---------------|--|
| Pin Type                     |                        | 484 fpBGA | 672 fpBGA | 1156 fpBGA | 672<br>fpBGA | 1156<br>fpBGA |  |
|                              | Bank 0                 | 21        | 30        | 43         | 30           | 47            |  |
| Emulated                     | Bank 1                 | 18        | 24        | 39         | 24           | 43            |  |
|                              | Bank 2                 | 8         | 12        | 13         | 12           | 18            |  |
| Differential I/O             | Bank 3                 | 20        | 23        | 33         | 23           | 37            |  |
| per Bank                     | Bank 6                 | 22        | 25        | 33         | 25           | 37            |  |
|                              | Bank 7                 | 11        | 16        | 18         | 16           | 24            |  |
|                              | Bank 8                 | 12        | 12        | 12         | 12           | 12            |  |
|                              | Bank 0                 | 0         | 0         | 0          | 0            | 0             |  |
|                              | Bank 1                 | 0         | 0         | 0          | 0            | 0             |  |
| Highspeed                    | Bank 2                 | 6         | 9         | 9          | 9            | 15            |  |
| Differential I/O<br>per Bank | Bank 3                 | 9         | 12        | 16         | 12           | 21            |  |
|                              | Bank 6                 | 11        | 14        | 16         | 14           | 21            |  |
|                              | Bank 7                 | 9         | 12        | 13         | 12           | 18            |  |
|                              | Bank 8                 | 0         | 0         | 0          | 0            | 0             |  |
|                              | Bank 0                 | 42/21     | 60/30     | 86/43      | 60/30        | 94/47         |  |
|                              | Bank 1                 | 36/18     | 48/24     | 78/39      | 48/24        | 86/43         |  |
| Total Single Ended/          | Bank 2                 | 28/14     | 42/21     | 44/22      | 42/21        | 66/33         |  |
| Total Differential           | Bank 3                 | 58/29     | 71/35     | 98/49      | 71/35        | 116/58        |  |
| I/O per Bank                 | Bank 6                 | 67/33     | 78/39     | 98/49      | 78/39        | 116/58        |  |
|                              | Bank 7                 | 40/20     | 56/28     | 62/31      | 56/28        | 84/42         |  |
|                              | Bank 8                 | 24/12     | 24/12     | 24/12      | 24/12        | 24/12         |  |
|                              | Bank 0                 | 3         | 5         | 7          | 5            | 7             |  |
|                              | Bank 1                 | 3         | 4         | 7          | 4            | 7             |  |
|                              | Bank 2                 | 2         | 3         | 3          | 3            | 4             |  |
| DDR Groups<br>Bonded         | Bank 3                 | 3         | 4         | 5          | 4            | 7             |  |
| per Bank                     | Bank 6                 | 4         | 4         | 5          | 4            | 7             |  |
|                              | Bank 7                 | 3         | 4         | 4          | 4            | 6             |  |
|                              | Configuration<br>Bank8 | 0         | 0         | 0          | 0            | 0             |  |
| SERDES Quads                 |                        | 1         | 2         | 3          | 2            | 4             |  |

1. These pins must remain floating on the board.



| Date          | Version | Section                             | Change Summary                                                                                                      |
|---------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| March 2010    | 01.6    | Architecture                        | Added Read-Before-Write information.                                                                                |
|               |         | DC and Switching                    | Added footnote #6 to Maximum I/O Buffer Speed table.                                                                |
|               |         | Characteristics                     | Corrected minimum operating conditions for input and output differential voltages in the Point-to-Point LVDS table. |
|               |         | Pinout Information                  | Added pin information for the LatticeECP3-70EA and LatticeECP3-<br>95EA devices.                                    |
|               |         | Ordering Information                | Added ordering part numbers for the LatticeECP3-70EA and LatticeECP3-95EA devices.                                  |
|               |         |                                     | Removed dual mark information.                                                                                      |
| November 2009 | 01.5    | Introduction                        | Updated Embedded SERDES features.                                                                                   |
|               |         |                                     | Added SONET/SDH to Embedded SERDES protocols.                                                                       |
|               |         | Architecture                        | Updated Figure 2-4, General Purpose PLL Diagram.                                                                    |
|               |         |                                     | Updated SONET/SDH to SERDES and PCS protocols.                                                                      |
|               |         |                                     | Updated Table 2-13, SERDES Standard Support to include SONET/<br>SDH and updated footnote 2.                        |
|               |         | DC and Switching<br>Characterisitcs | Added footnote to ESD Performance table.                                                                            |
|               |         |                                     | Updated SERDES Power Supply Requirements table and footnotes.                                                       |
|               |         |                                     | Updated Maximum I/O Buffer Speed table.                                                                             |
|               |         |                                     | Updated Pin-to-Pin Peformance table.                                                                                |
|               |         |                                     | Updated sysCLOCK PLL Timing table.                                                                                  |
|               |         |                                     | Updated DLL timing table.                                                                                           |
|               |         |                                     | Updated High-Speed Data Transmitter tables.                                                                         |
|               |         |                                     | Updated High-Speed Data Receiver table.                                                                             |
|               |         |                                     | Updated footnote for Receiver Total Jitter Tolerance Specification table.                                           |
|               |         |                                     | Updated Periodic Receiver Jitter Tolerance Specification table.                                                     |
|               |         |                                     | Updated SERDES External Reference Clock Specification table.                                                        |
|               |         |                                     | Updated PCI Express Electrical and Timing AC and DC Characteristics.                                                |
|               |         |                                     | Deleted Reference Clock table for PCI Express Electrical and Timing AC and DC Characteristics.                      |
|               |         |                                     | Updated SMPTE AC/DC Characteristics Transmit table.                                                                 |
|               |         |                                     | Updated Mini LVDS table.                                                                                            |
|               |         |                                     | Updated RSDS table.                                                                                                 |
|               |         |                                     | Added Supply Current (Standby) table for EA devices.                                                                |
|               |         |                                     | Updated Internal Switching Characteristics table.                                                                   |
|               |         |                                     | Updated Register-to-Register Performance table.                                                                     |
|               |         |                                     | Added HDMI Electrical and Timing Characteristics data.                                                              |
|               |         |                                     | Updated Family Timing Adders table.                                                                                 |
|               |         |                                     | Updated sysCONFIG Port Timing Specifications table.                                                                 |
|               |         |                                     | Updated Recommended Operating Conditions table.                                                                     |
|               |         |                                     | Updated Hot Socket Specifications table.                                                                            |
|               |         |                                     | Updated Single-Ended DC table.                                                                                      |
|               |         |                                     | Updated TRLVDS table and figure.                                                                                    |
|               |         |                                     | Updated Serial Data Input Specifications table.                                                                     |
|               |         |                                     | Updated HDMI Transmit and Receive table.                                                                            |
|               |         | Ordering Information                | Added LFE3-150EA "TW" devices and footnotes to the Commercial and Industrial tables.                                |