# E·XFL Lattice Semiconductor Corporation - <u>LFE3-95EA-6FN484I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 11500                                                                        |
| Number of Logic Elements/Cells | 92000                                                                        |
| Total RAM Bits                 | 4526080                                                                      |
| Number of I/O                  | 295                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 484-BBGA                                                                     |
| Supplier Device Package        | 484-FPBGA (23x23)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-95ea-6fn484i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices.

# **PFU Blocks**

The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



### Figure 2-2. PFU Diagram



### Slice

Slice 0 through Slice 2 contain two LUT4s feeding two registers, whereas Slice 3 contains two LUT4s only. For PFUs, Slice 0 through Slice 2 can be configured as distributed memory, a capability not available in the PFF. Table 2-1 shows the capability of the slices in both PFF and PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

| Table 2-1. | Resources ar    | nd Modes | Available | per Slice |
|------------|-----------------|----------|-----------|-----------|
|            | 11000 di 000 di |          | / 11 aa   |           |

|         | PFU E                   | BLock                   | PFF Block               |                    |  |
|---------|-------------------------|-------------------------|-------------------------|--------------------|--|
| Slice   | Resources               | Modes                   | Resources               | Modes              |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |  |
| Slice 3 | 2 LUT4s                 | Logic, ROM              | 2 LUT4s                 | Logic, ROM         |  |

Figure 2-3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks.

Slices 0, 1 and 2 have 14 input signals: 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six to routing and one to carry-chain (to the adjacent PFU). Slice 3 has 10 input signals from routing and four signals to routing. Table 2-2 lists the signals associated with Slice 0 to Slice 2.



### **Edge Clock Sources**

Edge clock resources can be driven from a variety of sources at the same edge. Edge clock resources can be driven from adjacent edge clock PIOs, primary clock PIOs, PLLs, DLLs, Slave Delay and clock dividers as shown in Figure 2-19.





Notes:

1. Clock inputs can be configured in differential or single ended mode.

2. The two DLLs can also drive the two top edge clocks.

3. The top left and top right PLL can also drive the two top edge clocks.

# Edge Clock Routing

LatticeECP3 devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are six edge clocks per device: two edge clocks on each of the top, left, and right edges. Different PLL and DLL outputs are routed to the two muxes on the left and right sides of the device. In addition, the CLKINDEL signal (generated from the DLL Slave Delay Line block) is routed to all the edge clock muxes on the left and right sides of the device. Figure 2-20 shows the selection muxes for these clocks.



For further information, please refer to TN1182, LatticeECP3 sysDSP Usage Guide.

# **MULT DSP Element**

This multiplier element implements a multiply with no addition or accumulator nodes. The two operands, AA and AB, are multiplied and the result is available at the output. The user can enable the input/output and pipeline registers. Figure 2-26 shows the MULT sysDSP element.

### Figure 2-26. MULT sysDSP Element



To FPGA Core





#### Figure 2-36. Edge Clock, DLL Calibration and DQS Local Bus Distribution

DQS Strobe and Transition Detect Logic

### I/O Ring

\*Includes shared configuration I/Os and dedicated configuration I/Os.



To accomplish write leveling in DDR3, each DQS group has a slightly different delay that is set by DYN DELAY[7:0] in the DQS Write Control logic block. The DYN DELAY can set 128 possible delay step settings. In addition, the most significant bit will invert the clock for a 180-degree shift of the incoming clock.

LatticeECP3 input and output registers can also support DDR gearing that is used to receive and transmit the high speed DDR data from and to the DDR3 Memory.

LatticeECP3 supports the 1.5V SSTL I/O standard required for the DDR3 memory interface. For more information, refer to the sysIO section of this data sheet.

Please see TN1180, LatticeECP3 High-Speed I/O Interface for more information on DDR Memory interface implementation in LatticeECP3.

# sysl/O Buffer

Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement the wide variety of standards that are found in today's systems including LVDS, BLVDS, HSTL, SSTL Class I & II, LVCMOS, LVTTL, LVPECL, PCI.

### sysl/O Buffer Banks

LatticeECP3 devices have six sysl/O buffer banks: six banks for user I/Os arranged two per side. The banks on the bottom side are wraparounds of the banks on the lower right and left sides. The seventh sysl/O buffer bank (Configuration Bank) is located adjacent to Bank 2 and has dedicated/shared I/Os for configuration. When a shared pin is not used for configuration it is available as a user I/O. Each bank is capable of supporting multiple I/O standards. Each sysl/O bank has its own I/O supply voltage ( $V_{CCIO}$ ). In addition, each bank, except the Configuration Bank, has voltage references,  $V_{REF1}$  and  $V_{REF2}$ , which allow it to be completely independent from the others. Figure 2-38 shows the seven banks and their associated supplies.

In LatticeECP3 devices, single-ended output buffers and ratioed input buffers (LVTTL, LVCMOS and PCI) are powered using  $V_{CCIO}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of  $V_{CCIO}$ .

Each bank can support up to two separate  $V_{REF}$  voltages,  $V_{REF1}$  and  $V_{REF2}$ , that set the threshold for the referenced input buffers. Some dedicated I/O pins in a bank can be configured to be a reference voltage supply pin. Each I/O is individually configurable based on the bank's supply and reference voltages.



### Figure 2-38. LatticeECP3 Banks



LatticeECP3 devices contain two types of sysI/O buffer pairs.

### 1. Top (Bank 0 and Bank 1) and Bottom sysIO Buffer Pairs (Single-Ended Outputs Only)

The sysl/O buffer pairs in the top banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (both ratioed and referenced). One of the referenced input buffers can also be configured as a differential input. Only the top edge buffers have a programmable PCI clamp.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

The top and bottom sides are ideal for general purpose I/O, PCI, and inputs for LVDS (LVDS outputs are only allowed on the left and right sides). The top side can be used for the DDR3 ADDR/CMD signals.

The I/O pins located on the top and bottom sides of the device (labeled PTxxA/B or PBxxA/B) are fully hot socketable. Note that the pads in Banks 3, 6 and 8 are wrapped around the corner of the device. In these banks, only the pads located on the top or bottom of the device are hot socketable. The top and bottom side pads can be identified by the Lattice Diamond tool.



| Package    | ECP3-17    | ECP3-35 | ECP3-70 | ECP3-95 | ECP3-150 |
|------------|------------|---------|---------|---------|----------|
| 256 ftBGA  | 1          | 1       | —       | —       | —        |
| 328 csBGA  | 2 channels | —       | —       | —       | —        |
| 484 fpBGA  | 1          | 1       | 1       | 1       |          |
| 672 fpBGA  | —          | 1       | 2       | 2       | 2        |
| 1156 fpBGA | —          | —       | 3       | 3       | 4        |

### SERDES Block

A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2-41 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic.

Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCOB and VCCIB).

Figure 2-41. Simplified Channel Block Diagram for SERDES/PCS Block



# PCS

As shown in Figure 2-41, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO.

For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel.

The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic.



# sysl/O Recommended Operating Conditions

|                                                |           | V <sub>CCIO</sub> |           | V <sub>REF</sub> (V) |      |       |
|------------------------------------------------|-----------|-------------------|-----------|----------------------|------|-------|
| Standard                                       | Min.      | Тур.              | Max.      | Min.                 | Тур. | Max.  |
| LVCMOS33 <sup>2</sup>                          | 3.135     | 3.3               | 3.465     | —                    | —    | —     |
| LVCMOS33D                                      | 3.135     | 3.3               | 3.465     | —                    | —    | —     |
| LVCMOS25 <sup>2</sup>                          | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| LVCMOS18                                       | 1.71      | 1.8               | 1.89      | —                    | —    | —     |
| LVCMOS15                                       | 1.425     | 1.5               | 1.575     | —                    | —    | —     |
| LVCMOS12 <sup>2</sup>                          | 1.14      | 1.2               | 1.26      | —                    | —    | —     |
| LVTTL33 <sup>2</sup>                           | 3.135     | 3.3               | 3.465     | —                    | —    | —     |
| PCI33                                          | 3.135     | 3.3               | 3.465     | —                    | —    | —     |
| SSTL15 <sup>3</sup>                            | 1.43      | 1.5               | 1.57      | 0.68                 | 0.75 | 0.9   |
| SSTL18_I, II <sup>2</sup>                      | 1.71      | 1.8               | 1.89      | 0.833                | 0.9  | 0.969 |
| SSTL25_I, II <sup>2</sup>                      | 2.375     | 2.5               | 2.625     | 1.15                 | 1.25 | 1.35  |
| SSTL33_I, II <sup>2</sup>                      | 3.135     | 3.3               | 3.465     | 1.3                  | 1.5  | 1.7   |
| HSTL15_l <sup>2</sup>                          | 1.425     | 1.5               | 1.575     | 0.68                 | 0.75 | 0.9   |
| HSTL18_I, II <sup>2</sup>                      | 1.71      | 1.8               | 1.89      | 0.816                | 0.9  | 1.08  |
| LVDS25 <sup>2</sup>                            | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| LVDS25E                                        | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| MLVDS <sup>1</sup>                             | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| LVPECL33 <sup>1, 2</sup>                       | 3.135     | 3.3               | 3.465     | —                    | —    | —     |
| Mini LVDS                                      | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| BLVDS25 <sup>1, 2</sup>                        | 2.375     | 2.5               | 2.625     |                      | —    | —     |
| RSDS <sup>2</sup>                              | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| RSDSE <sup>1, 2</sup>                          | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| TRLVDS                                         | 3.14      | 3.3               | 3.47      | —                    | —    | —     |
| PPLVDS                                         | 3.14/2.25 | 3.3/2.5           | 3.47/2.75 | —                    | —    | —     |
| SSTL15D <sup>3</sup>                           | 1.43      | 1.5               | 1.57      |                      | —    | —     |
| SSTL18D_I <sup>2, 3</sup> , II <sup>2, 3</sup> | 1.71      | 1.8               | 1.89      |                      | —    | —     |
| SSTL25D_ I <sup>2</sup> , II <sup>2</sup>      | 2.375     | 2.5               | 2.625     | —                    | —    | —     |
| SSTL33D_ I <sup>2</sup> , II <sup>2</sup>      | 3.135     | 3.3               | 3.465     | —                    | —    | —     |
| HSTL15D_ I <sup>2</sup>                        | 1.425     | 1.5               | 1.575     | _                    | —    | —     |
| HSTL18D_ I <sup>2</sup> , II <sup>2</sup>      | 1.71      | 1.8               | 1.89      | —                    | —    | —     |

1. Inputs on chip. Outputs are implemented with the addition of external resistors.

2. For input voltage compatibility, see TN1177, LatticeECP3 sysIO Usage Guide.

3. VREF is required when using Differential SSTL to interface to DDR memory.



# RSDS25E

The LatticeECP3 devices support differential RSDS and RSDSE standards. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



### Figure 3-4. RSDS25E (Reduced Swing Differential Signaling)

### Table 3-4. RSDS25E DC Conditions<sup>1</sup>

| Parameter         | Description                      | Typical | Units |
|-------------------|----------------------------------|---------|-------|
| V <sub>CCIO</sub> | Output Driver Supply (+/–5%)     | 2.50    | V     |
| Z <sub>OUT</sub>  | Driver Impedance                 | 20      | Ω     |
| R <sub>S</sub>    | Driver Series Resistor (+/–1%)   | 294     | Ω     |
| R <sub>P</sub>    | Driver Parallel Resistor (+/-1%) | 121     | Ω     |
| R <sub>T</sub>    | Receiver Termination (+/-1%)     | 100     | Ω     |
| V <sub>OH</sub>   | Output High Voltage              | 1.35    | V     |
| V <sub>OL</sub>   | Output Low Voltage               | 1.15    | V     |
| V <sub>OD</sub>   | Output Differential Voltage      | 0.20    | V     |
| V <sub>CM</sub>   | Output Common Mode Voltage       | 1.25    | V     |
| Z <sub>BACK</sub> | Back Impedance                   | 101.5   | Ω     |
| I <sub>DC</sub>   | DC Output Current                | 3.66    | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                                          |                                                                    |                       | -8        |           | -8 -7   |          | -6                    |       |       |
|------------------------------------------|--------------------------------------------------------------------|-----------------------|-----------|-----------|---------|----------|-----------------------|-------|-------|
| Parameter                                | Description                                                        | Device                | Min.      | Max.      | Min.    | Max.     | Min.                  | Max.  | Units |
| Generic DDRX2 Ou                         | tput with Clock and Data (>10 Bits                                 | Wide) Centered at Pir | n Using I | PLL (GDI  | DRX2_TX | .PLL.Cer | ntered) <sup>10</sup> |       |       |
| Left and Right Side                      | Left and Right Sides                                               |                       |           |           |         |          |                       |       |       |
| t <sub>DVBGDDR</sub>                     | Data Valid Before CLK                                              | All ECP3EA Devices    | 285       | —         | 370     | _        | 431                   | —     | ps    |
| t <sub>DVAGDDR</sub>                     | Data Valid After CLK                                               | All ECP3EA Devices    | 285       | —         | 370     | _        | 432                   | _     | ps    |
| f <sub>MAX_GDDR</sub>                    | DDRX2 Clock Frequency                                              | All ECP3EA Devices    | _         | 500       | —       | 420      | —                     | 375   | MHz   |
| Memory Interface                         |                                                                    | •                     |           |           |         |          |                       |       |       |
| DDR/DDR2 I/O Pin                         | Parameters (Input Data are Strobe                                  | Edge Aligned, Output  | ut Strobe | e Edge is | Data Ce | ntered)4 |                       |       |       |
| t <sub>DVADQ</sub>                       | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices      | —         | 0.225     |         | 0.225    |                       | 0.225 | UI    |
| t <sub>DVEDQ</sub>                       | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices      | 0.64      | —         | 0.64    | —        | 0.64                  | —     | UI    |
| t <sub>DQVBS</sub>                       | Data Valid Before DQS                                              | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | _     | UI    |
| t <sub>DQVAS</sub>                       | Data Valid After DQS                                               | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | _     | UI    |
| f <sub>MAX_DDR</sub>                     | DDR Clock Frequency                                                | All ECP3 Devices      | 95        | 200       | 95      | 200      | 95                    | 166   | MHz   |
| f <sub>MAX_DDR2</sub>                    | DDR2 clock frequency                                               | All ECP3 Devices      | 125       | 266       | 125     | 200      | 125                   | 166   | MHz   |
| DDR3 (Using PLL f                        | or SCLK) I/O Pin Parameters                                        | •                     |           |           |         |          |                       |       |       |
| t <sub>DVADQ</sub>                       | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices      | _         | 0.225     |         | 0.225    |                       | 0.225 | UI    |
| t <sub>DVEDQ</sub>                       | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices      | 0.64      | —         | 0.64    | _        | 0.64                  | —     | UI    |
| t <sub>DQVBS</sub>                       | Data Valid Before DQS                                              | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | —     | UI    |
| t <sub>DQVAS</sub>                       | Data Valid After DQS                                               | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25                  | —     | UI    |
| f <sub>MAX_DDR3</sub>                    | DDR3 clock frequency                                               | All ECP3 Devices      | 300       | 400       | 266     | 333      | 266                   | 300   | MHz   |
| DDR3 Clock Timing                        | 9                                                                  |                       |           |           |         |          |                       |       |       |
| t <sub>CH</sub> (avg) <sup>9</sup>       | Average High Pulse Width                                           | All ECP3 Devices      | 0.47      | 0.53      | 0.47    | 0.53     | 0.47                  | 0.53  | UI    |
| t <sub>CL</sub> (avg) <sup>9</sup>       | Average Low Pulse Width                                            | All ECP3 Devices      | 0.47      | 0.53      | 0.47    | 0.53     | 0.47                  | 0.53  | UI    |
| t <sub>JIT</sub> (per, lck) <sup>9</sup> | Output Clock Period Jitter During<br>DLL Locking Period            | All ECP3 Devices      | -90       | 90        | -90     | 90       | -90                   | 90    | ps    |
| t <sub>JIT</sub> (cc, lck) <sup>9</sup>  | Output Cycle-to-Cycle Period Jit-<br>ter During DLL Locking Period | All ECP3 Devices      | _         | 180       | —       | 180      | —                     | 180   | ps    |

1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Diamond or ispLEVER software.

2. General I/O timing numbers based on LVCMOS 2.5, 12mA, Fast Slew Rate, 0pf load.

3. Generic DDR timing numbers based on LVDS I/O.

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18.

5. DDR3 timing numbers based on SSTL15.

6. Uses LVDS I/O standard.

7. The current version of software does not support per bank skew numbers; this will be supported in a future release.

8. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment.

9. Using settings generated by IPexpress.

10. These numbers are generated using best case PLL located in the center of the device.

11. Uses SSTL25 Class II Differential I/O Standard.

12. All numbers are generated with ispLEVER 8.1 software.

13. For details on -9 speed grade devices, please contact your Lattice Sales Representative.



# LatticeECP3 Maximum I/O Buffer Speed (Continued)<sup>1, 2, 3, 4, 5, 6</sup>

#### **Over Recommended Operating Conditions**

| Buffer | Description                    | Max. | Units |
|--------|--------------------------------|------|-------|
| PCI33  | PCI, V <sub>CCIO</sub> = 3.3 V | 66   | MHz   |

1. These maximum speeds are characterized but not tested on every device.

2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout.

3. LVCMOS timing is measured with the load specified in the Switching Test Conditions table of this document.

4. All speeds are measured at fast slew.

5. Actual system operation may vary depending on user logic implementation.

6. Maximum data rate equals 2 times the clock rate when utilizing DDR.



# sysCLOCK PLL Timing

| Parameter                                     | Descriptions                                         | Conditions                      | Clock                      | Min.    | Тур. | Max.  | Units          |
|-----------------------------------------------|------------------------------------------------------|---------------------------------|----------------------------|---------|------|-------|----------------|
| 4                                             | Input clock frequency (CLKI,                         |                                 | Edge clock                 | 2       |      | 500   | MHz            |
| 'IN                                           | CLKFB)                                               |                                 | Primary clock <sup>4</sup> | 2       |      | 420   | MHz            |
| f                                             | Output clock frequency (CLKOP,                       |                                 | Edge clock                 | 4       |      | 500   | MHz            |
| OUT                                           | CLKOS)                                               |                                 | Primary clock <sup>4</sup> | 4       |      | 420   | MHz            |
| f <sub>OUT1</sub>                             | K-Divider output frequency                           | CLKOK                           |                            | 0.03125 |      | 250   | MHz            |
| f <sub>OUT2</sub>                             | K2-Divider output frequency                          | CLKOK2                          |                            | 0.667   | _    | 166   | MHz            |
| f <sub>VCO</sub>                              | PLL VCO frequency                                    |                                 |                            | 500     | _    | 1000  | MHz            |
| f <sub>PFD</sub> <sup>3</sup>                 | Phase detector input frequency                       |                                 | Edge clock                 | 2       |      | 500   | MHz            |
|                                               |                                                      |                                 | Primary clock <sup>4</sup> | 2       | _    | 420   | MHz            |
| AC Charac                                     | teristics                                            |                                 |                            |         |      | -     |                |
| t <sub>PA</sub>                               | Programmable delay unit                              |                                 |                            | 65      | 130  | 260   | ps             |
|                                               |                                                      |                                 | Edge clock                 | 45      | 50   | 55    | %              |
| t <sub>DT</sub>                               | CLKOS at 50% setting)                                | $f_{OUT} \le 250 \text{ MHz}$   | Primary clock              | 45      | 50   | 55    | %              |
|                                               |                                                      | f <sub>OUT</sub> > 250 MHz      | Primary clock              | 30      | 50   | 70    | %              |
| t <sub>CPA</sub>                              | Coarse phase shift error<br>(CLKOS, at all settings) |                                 |                            | -5      | 0    | +5    | % of<br>period |
| t <sub>OPW</sub>                              | Output clock pulse width high or<br>low<br>(CLKOS)   |                                 |                            | 1.8     | _    | _     | ns             |
|                                               |                                                      | $f_{OUT} \ge 420 \text{ MHz}$   |                            | —       | _    | 200   | ps             |
| t <sub>OPJIT</sub> 1                          | Output clock period jitter                           | 420 MHz > $f_{OUT} \ge 100$ MHz |                            | _       | _    | 250   | ps             |
| t <sub>OPW</sub> (r<br>t <sub>OPJIT</sub> 1 C |                                                      | f <sub>OUT</sub> < 100 MHz      |                            | —       | _    | 0.025 | UIPP           |
| t <sub>SK</sub>                               | Input clock to output clock skew when N/M = integer  |                                 |                            | _       |      | 500   | ps             |
| + 2                                           | Look time                                            | 2 to 25 MHz                     |                            | —       | _    | 200   | us             |
| LOCK                                          |                                                      | 25 to 500 MHz                   |                            | —       |      | 50    | us             |
| t <sub>UNLOCK</sub>                           | Reset to PLL unlock time to<br>ensure fast reset     |                                 |                            | _       |      | 50    | ns             |
| t <sub>HI</sub>                               | Input clock high time                                | 90% to 90%                      |                            | 0.5     | _    | —     | ns             |
| t <sub>LO</sub>                               | Input clock low time                                 | 10% to 10%                      |                            | 0.5     | _    | —     | ns             |
| t <sub>IPJIT</sub>                            | Input clock period jitter                            |                                 |                            | —       | _    | 400   | ps             |
| +                                             | Reset signal pulse width high,<br>RSTK               |                                 |                            | 10      | _    | _     | ns             |
| 'RST                                          | Reset signal pulse width high, RST                   |                                 |                            | 500     | _    | _     | ns             |

### **Over Recommended Operating Conditions**

1. Jitter sample is taken over 10,000 samples of the primary PLL output with clean reference clock with no additional I/O toggling.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Period jitter and cycle-to-cycle jitter numbers are guaranteed for  $f_{PFD} > 4$  MHz. For  $f_{PFD} < 4$  MHz, the jitter numbers may not be met in certain conditions. Please contact the factory for  $f_{PFD} < 4$  MHz.

4. When using internal feedback, maximum can be up to 500 MHz.



# **SERDES High Speed Data Receiver**

### Table 3-9. Serial Input Data Specifications

| Symbol                                                                   | Description                                                  |         | Min.      | Тур.                               | Max.             | Units |  |
|--------------------------------------------------------------------------|--------------------------------------------------------------|---------|-----------|------------------------------------|------------------|-------|--|
| RX-CID <sub>S</sub> Stream of nontransitions<br>(CID = Consecutive Iden) |                                                              | 3.125 G | —         | —                                  | 136              |       |  |
|                                                                          |                                                              | 2.5 G   | —         | —                                  | 144              |       |  |
|                                                                          | Stream of nontransitions <sup>1</sup>                        | 1.485 G | —         | —                                  | 160              | Dito  |  |
|                                                                          | (CID = Consecutive Identical Digits) @ 10 <sup>-12</sup> BER | 622 M   | —         | —                                  | 204              | DIIS  |  |
|                                                                          |                                                              | 270 M   | —         | —                                  | 228              |       |  |
|                                                                          |                                                              | 150 M   | —         | —                                  | 296              | l     |  |
| V <sub>RX-DIFF-S</sub>                                                   | Differential input sensitivity                               | 150     | —         | 1760                               | mV, p-p          |       |  |
| V <sub>RX-IN</sub>                                                       | Input levels                                                 | 0       | —         | V <sub>CCA</sub> +0.5 <sup>4</sup> | V                |       |  |
| V <sub>RX-CM-DC</sub>                                                    | Input common mode range (DC coupled)                         |         | 0.6       | —                                  | V <sub>CCA</sub> | V     |  |
| V <sub>RX-CM-AC</sub>                                                    | Input common mode range (AC coupled) <sup>3</sup>            | 0.1     | —         | V <sub>CCA</sub> +0.2              | V                |       |  |
| T <sub>RX-RELOCK</sub>                                                   | SCDR re-lock time <sup>2</sup>                               | —       | 1000      | —                                  | Bits             |       |  |
| Z <sub>RX-TERM</sub>                                                     | Input termination 50/75 Ohm/High Z                           | -20%    | 50/75/HiZ | +20%                               | Ohms             |       |  |
| RL <sub>RX-RL</sub>                                                      | Return loss (without package)                                |         | 10        | —                                  | —                | dB    |  |

1. This is the number of bits allowed without a transition on the incoming data stream when using DC coupling.

2. This is the typical number of bit times to re-lock to a new phase or frequency within +/- 300 ppm, assuming 8b10b encoded data.

3. AC coupling is used to interface to LVPECL and LVDS. LVDS interfaces are found in laser drivers and Fibre Channel equipment. LVDS interfaces are generally found in 622 Mbps SERDES devices.

4. Up to 1.76 V.

# Input Data Jitter Tolerance

A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type.

| Description   | Frequency  | Frequency Condition     |   | Тур. | Max. | Units   |
|---------------|------------|-------------------------|---|------|------|---------|
| Deterministic |            | 600 mV differential eye | — | _    | 0.47 | UI, p-p |
| Random        | 3.125 Gbps | 600 mV differential eye | — | _    | 0.18 | UI, p-p |
| Total         |            | 600 mV differential eye | — |      | 0.65 | UI, p-p |
| Deterministic |            | 600 mV differential eye | — | _    | 0.47 | UI, p-p |
| Random        | 2.5 Gbps   | 600 mV differential eye | — | _    | 0.18 | UI, p-p |
| Total         |            | 600 mV differential eye | — |      | 0.65 | UI, p-p |
| Deterministic |            | 600 mV differential eye | — | _    | 0.47 | UI, p-p |
| Random        | 1.25 Gbps  | 600 mV differential eye | — | _    | 0.18 | UI, p-p |
| Total         |            | 600 mV differential eye | — | _    | 0.65 | UI, p-p |
| Deterministic |            | 600 mV differential eye | — | _    | 0.47 | UI, p-p |
| Random        | 622 Mbps   | 600 mV differential eye | — | _    | 0.18 | UI, p-p |
| Total         | ]          | 600 mV differential eye | — | —    | 0.65 | UI, p-p |

Table 3-10. Receiver Total Jitter Tolerance Specification

Note: Values are measured with CJPAT, all channels operating, FPGA Logic active, I/Os around SERDES pins quiet, voltages are nominal, room temperature.



# SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics

## AC and DC Characteristics

### Table 3-19. Transmit

| Symbol                                  | Description                     | Test Conditions | Min. | Тур. | Max. | Units |
|-----------------------------------------|---------------------------------|-----------------|------|------|------|-------|
| BR <sub>SDO</sub>                       | Serial data rate                |                 | 270  | —    | 2975 | Mbps  |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 270 Mbps        | —    | —    | 0.20 | UI    |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 1485 Mbps       |      | —    | 0.20 | UI    |
| T <sub>JALIGNMENT</sub> <sup>1, 2</sup> | Serial output jitter, alignment | 2970Mbps        | —    | —    | 0.30 | UI    |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 270 Mbps        | —    | —    | 0.20 | UI    |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 1485 Mbps       | —    | —    | 1.0  | UI    |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 2970 Mbps       | —    | —    | 2.0  | UI    |

Notes:

 Timing jitter is measured in accordance with SMPTE RP 184-1996, SMPTE RP 192-1996 and the applicable serial data transmission standard, SMPTE 259M-1997 or SMPTE 292M (proposed). A color bar test pattern is used. The value of f<sub>SCLK</sub> is 270 MHz or 360 MHz for SMPTE 259M, 540 MHz for SMPTE 344M or 1485 MHz for SMPTE 292M serial data rates. See the Timing Jitter Bandpass section.

2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter.

3. All Tx jitter is measured at the output of an industry standard cable driver; connection to the cable driver is via a 50 Ohm impedance differential signal from the Lattice SERDES device.

4. The cable driver drives: RL=75 Ohm, AC-coupled at 270, 1485, or 2970 Mbps, RREFLVL=RREFPRE=4.75 kOhm 1%.

### Table 3-20. Receive

| Symbol            | Description                                                  | Test Conditions | Min.                                           | Тур. | Max. | Units |
|-------------------|--------------------------------------------------------------|-----------------|------------------------------------------------|------|------|-------|
| BR <sub>SDI</sub> | Serial input data rate                                       |                 | 270                                            | _    | 2970 | Mbps  |
| CID               | Stream of non-transitions<br>(=Consecutive Identical Digits) |                 | 7(3G)/26(SMPTE<br>Triple rates)<br>@ 10-12 BER | _    | _    | Bits  |

#### Table 3-21. Reference Clock

| Symbol            | Description                  | Test Conditions | Min. | Тур. | Max.  | Units |
|-------------------|------------------------------|-----------------|------|------|-------|-------|
| F <sub>VCLK</sub> | Video output clock frequency |                 | 27   | -    | 74.25 | MHz   |
| DCV               | Duty cycle, video clock      |                 | 45   | 50   | 55    | %     |



# LatticeECP3 sysCONFIG Port Timing Specifications

| Parameter            | Description                                                                       | Min.               | Max. | Units |        |  |  |  |
|----------------------|-----------------------------------------------------------------------------------|--------------------|------|-------|--------|--|--|--|
| POR, Confi           | guration Initialization, and Wakeup                                               |                    |      |       | 1      |  |  |  |
|                      | Time from the Application of $V_{CC}$ , $V_{CCAUX}$ or $V_{CCIO8}^{*}$ (Whichever | Master mode        |      | 23    | ms     |  |  |  |
| t <sub>ICFG</sub>    | is the Last to Cross the POR Trip Point) to the Rising Edge of INITN              | Slave mode         | —    | 6     | ms     |  |  |  |
| t <sub>VMC</sub>     | Time from t <sub>ICFG</sub> to the Valid Master MCLK                              |                    | —    | 5     | μs     |  |  |  |
| t <sub>PRGM</sub>    | PROGRAMN Low Time to Start Configuration                                          |                    | 25   | —     | ns     |  |  |  |
| t <sub>PRGMRJ</sub>  | PROGRAMN Pin Pulse Rejection                                                      |                    | _    | 10    | ns     |  |  |  |
| t <sub>DPPINIT</sub> | Delay Time from PROGRAMN Low to INITN Low                                         |                    | —    | 37    | ns     |  |  |  |
| t <sub>DPPDONE</sub> | Delay Time from PROGRAMN Low to DONE Low                                          |                    | _    | 37    | ns     |  |  |  |
| t <sub>DINIT</sub> 1 | PROGRAMN High to INITN High Delay                                                 |                    | —    | 1     | ms     |  |  |  |
| t <sub>MWC</sub>     | Additional Wake Master Clock Signals After DONE Pin is High                       |                    | 100  | 500   | cycles |  |  |  |
| t <sub>CZ</sub>      | MCLK From Active To Low To High-Z                                                 |                    | —    | 300   | ns     |  |  |  |
| t <sub>IODISS</sub>  | User I/O Disable from PROGRAMN Low                                                |                    |      | 100   | ns     |  |  |  |
| t <sub>IOENSS</sub>  | User I/O Enabled Time from CCLK Edge During Wake-up Sequer                        | ice                |      | 100   | ns     |  |  |  |
| All Configu          | ration Modes                                                                      |                    |      |       |        |  |  |  |
| t <sub>SUCDI</sub>   | Data Setup Time to CCLK/MCLK                                                      |                    | 5    | —     | ns     |  |  |  |
| t <sub>HCDI</sub>    | Data Hold Time to CCLK/MCLK                                                       |                    | 1    | —     | ns     |  |  |  |
| t <sub>CODO</sub>    | CCLK/MCLK to DOUT in Flowthrough Mode                                             |                    | -0.2 | 12    | ns     |  |  |  |
| Slave Seria          | Serial                                                                            |                    |      |       |        |  |  |  |
| t <sub>SSCH</sub>    | CCLK Minimum High Pulse                                                           | 5                  | —    | ns    |        |  |  |  |
| t <sub>SSCL</sub>    | CCLK Minimum Low Pulse                                                            | 5                  | _    | ns    |        |  |  |  |
|                      | Without encryption                                                                |                    |      |       | MHz    |  |  |  |
| ICCLK                | CCLK Frequency                                                                    | With encryption    |      | 20    | MHz    |  |  |  |
| Master and           | Slave Parallel                                                                    | 1                  |      |       |        |  |  |  |
| t <sub>SUCS</sub>    | CSN[1:0] Setup Time to CCLK/MCLK                                                  |                    | 7    | —     | ns     |  |  |  |
| t <sub>HCS</sub>     | CSN[1:0] Hold Time to CCLK/MCLK                                                   |                    | 1    | —     | ns     |  |  |  |
| t <sub>SUWD</sub>    | WRITEN Setup Time to CCLK/MCLK                                                    |                    | 7    | _     | ns     |  |  |  |
| t <sub>HWD</sub>     | WRITEN Hold Time to CCLK/MCLK                                                     |                    | 1    | _     | ns     |  |  |  |
| t <sub>DCB</sub>     | CCLK/MCLK to BUSY Delay Time                                                      |                    | _    | 12    | ns     |  |  |  |
| t <sub>CORD</sub>    | CCLK to Out for Read Data                                                         |                    | _    | 12    | ns     |  |  |  |
| t <sub>BSCH</sub>    | CCLK Minimum High Pulse                                                           |                    | 6    | _     | ns     |  |  |  |
| t <sub>BSCL</sub>    | CCLK Minimum Low Pulse                                                            |                    | 6    | —     | ns     |  |  |  |
| t <sub>BSCYC</sub>   | Byte Slave Cycle Time                                                             |                    | 30   | _     | ns     |  |  |  |
|                      |                                                                                   | Without encryption | _    | 33    | MHz    |  |  |  |
| ICCLK                | CCLK/MCLK Frequency                                                               | With encryption    | —    | 20    | MHz    |  |  |  |
| Master and           | Slave SPI                                                                         | 1                  |      |       |        |  |  |  |
| t <sub>CFGX</sub>    | INITN High to MCLK Low                                                            | _                  | 80   | ns    |        |  |  |  |
| t <sub>CSSPI</sub>   | INITN High to CSSPIN Low                                                          | 0.2                | 2    | μs    |        |  |  |  |
| t <sub>SOCDO</sub>   | MCLK Low to Output Valid                                                          |                    | 15   | ns    |        |  |  |  |
| t <sub>CSPID</sub>   | CSSPIN[0:1] Low to First MCLK Edge Setup Time                                     | 0.3                |      | μs    |        |  |  |  |
|                      | 001// 5                                                                           | Without encryption | —    | 33    | MHz    |  |  |  |
| ICCLK                | CCLK Frequency                                                                    | With encryption    | —    | 20    | MHz    |  |  |  |
| t <sub>SSCH</sub>    | CCLK Minimum High Pulse                                                           | 5                  |      | ns    |        |  |  |  |

### **Over Recommended Operating Conditions**



# Point-to-Point LVDS (PPLVDS)

### Over Recommended Operating Conditions

| Description                     | Min. | Тур. | Max. | Units |
|---------------------------------|------|------|------|-------|
| Output driver supply $(1/-5\%)$ | 3.14 | 3.3  | 3.47 | V     |
|                                 | 2.25 | 2.5  | 2.75 | V     |
| Input differential voltage      | 100  | —    | 400  | mV    |
| Input common mode voltage       | 0.2  | —    | 2.3  | V     |
| Output differential voltage     | 130  | —    | 400  | mV    |
| Output common mode voltage      | 0.5  | 0.8  | 1.4  | V     |

### RSDS

### **Over Recommended Operating Conditions**

| Parameter Symbol                | Description                                             | Min. | Тур. | Max. | Units |
|---------------------------------|---------------------------------------------------------|------|------|------|-------|
| V <sub>OD</sub>                 | Output voltage, differential, R <sub>T</sub> = 100 Ohms | 100  | 200  | 600  | mV    |
| V <sub>OS</sub>                 | Output voltage, common mode                             | 0.5  | 1.2  | 1.5  | V     |
| I <sub>RSDS</sub>               | Differential driver output current                      | 1    | 2    | 6    | mA    |
| V <sub>THD</sub>                | Input voltage differential                              | 100  | —    | -    | mV    |
| V <sub>CM</sub>                 | Input common mode voltage                               | 0.3  | —    | 1.5  | V     |
| T <sub>R</sub> , T <sub>F</sub> | Output rise and fall times, 20% to 80%                  | —    | 500  |      | ps    |
| T <sub>ODUTY</sub>              | Output clock duty cycle                                 | 35   | 50   | 65   | %     |

Note: Data is for 2 mA drive. Other differential driver current options are available.



# Pin Information Summary (Cont.)

| Pin Information Summary    |                      | ECP3-70EA |           |            |  |  |  |
|----------------------------|----------------------|-----------|-----------|------------|--|--|--|
| Pin T                      | уре                  | 484 fpBGA | 672 fpBGA | 1156 fpBGA |  |  |  |
|                            | Bank 0               | 21        | 30        | 43         |  |  |  |
|                            | Bank 1               | 18        | 24        | 39         |  |  |  |
|                            | Bank 2               | 8         | 12        | 13         |  |  |  |
| Emulated Differential      | Bank 3               | 20        | 23        | 33         |  |  |  |
|                            | Bank 6               | 22        | 25        | 33         |  |  |  |
|                            | Bank 7               | 11        | 16        | 18         |  |  |  |
|                            | Bank 8               | 12        | 12        | 12         |  |  |  |
|                            | Bank 0               | 0         | 0         | 0          |  |  |  |
|                            | Bank 1               | 0         | 0         | 0          |  |  |  |
|                            | Bank 2               | 6         | 9         | 9          |  |  |  |
| High-Speed Differential I/ | Bank 3               | 9         | 12        | 16         |  |  |  |
|                            | Bank 6               | 11        | 14        | 16         |  |  |  |
|                            | Bank 7               | 9         | 12        | 13         |  |  |  |
|                            | Bank 8               | 0         | 0         | 0          |  |  |  |
|                            | Bank 0               | 42/21     | 60/30     | 86/43      |  |  |  |
|                            | Bank 1               | 36/18     | 48/24     | 78/39      |  |  |  |
| Total Single-Ended/        | Bank 2               | 28/14     | 42/21     | 44/22      |  |  |  |
| Total Differential I/O     | Bank 3               | 58/29     | 71/35     | 98/49      |  |  |  |
| per Bank                   | Bank 6               | 67/33     | 78/39     | 98/49      |  |  |  |
|                            | Bank 7               | 40/20     | 56/28     | 62/31      |  |  |  |
|                            | Bank 8               | 24/12     | 24/12     | 24/12      |  |  |  |
|                            | Bank 0               | 3         | 5         | 7          |  |  |  |
|                            | Bank 1               | 3         | 4         | 7          |  |  |  |
|                            | Bank 2               | 2         | 3         | 3          |  |  |  |
| DDR Groups Bonded          | Bank 3               | 3         | 4         | 5          |  |  |  |
| por Dank                   | Bank 6               | 4         | 4         | 5          |  |  |  |
|                            | Bank 7               | 3         | 4         | 4          |  |  |  |
|                            | Configuration Bank 8 | 0         | 0         | 0          |  |  |  |
| SERDES Quads               | SERDES Quads         |           | 2         | 3          |  |  |  |

1. Some DQS groups may not support DQS-12. Refer to the device pinout (.csv) file.



| Part Number         | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|---------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-70EA-6FN484I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-7FN484I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-8FN484I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-6LFN484I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-7LFN484I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-8LFN484I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 484  | IND   | 67       |
| LFE3-70EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 67       |
| LFE3-70EA-6FN1156I  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-7FN1156I  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-8FN1156I  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-6LFN1156I | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-7LFN1156I | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 67       |
| LFE3-70EA-8LFN1156I | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 67       |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.

| Part Number         | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|---------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-95EA-6FN484I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-7FN484I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-8FN484I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-6LFN484I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-7LFN484I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-8LFN484I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 484  | IND   | 92       |
| LFE3-95EA-6FN672I   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-7FN672I   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-8FN672I   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-6LFN672I  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-7LFN672I  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-8LFN672I  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | IND   | 92       |
| LFE3-95EA-6FN1156I  | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-7FN1156I  | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-8FN1156I  | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-6LFN1156I | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-7LFN1156I | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 92       |
| LFE3-95EA-8LFN1156I | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 1156 | IND   | 92       |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.



| Date          | Version | Section                             | Change Summary                                                                                                                                                      |
|---------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         |                                     | Updated Frequency to 150 Mbps in Table 3-11 Periodic Receiver Jitter Tolerance Specification                                                                        |
| December 2010 | 01.7EA  | Multiple                            | Data sheet made final. Removed "preliminary" headings.                                                                                                              |
|               |         |                                     | Removed data for 70E and 95E devices. A separate data sheet is available for these specific devices.                                                                |
|               |         |                                     | Updated for Lattice Diamond design software.                                                                                                                        |
|               |         | Introduction                        | Corrected number of user I/Os                                                                                                                                       |
|               |         | Architecture                        | Corrected the package type in Table 2-14 Available SERDES Quad per LatticeECP3 Devices.                                                                             |
|               |         |                                     | Updated description of General Purpose PLL                                                                                                                          |
|               |         |                                     | Added additional information in the Flexible Quad SERDES Architecture section.                                                                                      |
|               |         |                                     | Added footnotes and corrected the information in Table 2-16 Selectable master Clock (MCCLK) Frequencies During Configuration (Nominal).                             |
|               |         |                                     | Updated Figure 2-16, Per Region Secondary Clock Selection.                                                                                                          |
|               |         |                                     | Updated description for On-Chip Programmable Termination.                                                                                                           |
|               |         |                                     | Added information about number of rows of DSP slices.                                                                                                               |
|               |         |                                     | Updated footnote 2 for Table 2-12, On-Chip Termination Options for Input Modes.                                                                                     |
|               |         |                                     | Updated information for sysIO buffer pairs.                                                                                                                         |
|               |         |                                     | Corrected minimum number of General Purpose PLLs (was 4, now 2).                                                                                                    |
|               |         | DC and Switching<br>Characteristics | Regenerated sysCONFIG Port Timing figure.                                                                                                                           |
|               |         |                                     | Added ${\rm t}_{\rm W}$ (clock pulse width) in External Switching Characteristics table.                                                                            |
|               |         |                                     | Corrected units, revised and added data, and corrected footnote 1 in External Switching Characteristics table.                                                      |
|               |         |                                     | Added Jitter Transfer figures in SERDES External Reference Clock section.                                                                                           |
|               |         |                                     | Corrected capacitance information in the DC Electrical Characteristics table.                                                                                       |
|               |         |                                     | Corrected data in the Register-to-Register Performance table.                                                                                                       |
|               |         |                                     | Corrected GDDR Parameter name HOGDDR.                                                                                                                               |
|               |         |                                     | Corrected RSDS25 -7 data in Family Timing Adders table.                                                                                                             |
|               |         |                                     | Added footnotes 10-12 to DDR data information in the External Switch-<br>ing Characteristics table.                                                                 |
|               |         |                                     | Corrected titles for Figures 3-7 (DDR/DDR2/DDR3 Parameters) and 3-8 (Generic DDR/DDRX2 Parameters).                                                                 |
|               |         |                                     | Updated titles for Figures 3-5 (MLVDS25 (Multipoint Low Voltage Differ-<br>ential Signaling)) and 3-6 (Generic DDRX1/DDRX2 (With Clock and<br>Data Edges Aligned)). |
|               |         |                                     | Updated Supply Current table.                                                                                                                                       |
|               |         |                                     | Added GDDR interface information to the External Switching and Characteristics table.                                                                               |
|               |         |                                     | Added footnote to sysIO Recommended Operating Conditions table.                                                                                                     |
|               |         |                                     | Added footnote to LVDS25 table.                                                                                                                                     |
|               |         |                                     | Corrected DDR section footnotes and references.                                                                                                                     |
|               |         |                                     | Corrected Hot Socketing support from "top and bottom banks" to "top and bottom I/O pins".                                                                           |
|               |         | Pinout Information                  | Updated description for VTTx.                                                                                                                                       |