# E. Lattice Semiconductor Corporation - <u>LFE3-95EA-8LFN484C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 11500                                                                         |
| Number of Logic Elements/Cells | 92000                                                                         |
| Total RAM Bits                 | 4526080                                                                       |
| Number of I/O                  | 295                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                 |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                               |
| Package / Case                 | 484-BBGA                                                                      |
| Supplier Device Package        | 484-FPBGA (23x23)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe3-95ea-8lfn484c |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# LatticeECP3 Family Data Sheet Introduction

#### February 2012

### **Features**

- Higher Logic Density for Increased System Integration
  - 17K to 149K LUTs
  - 116 to 586 I/Os
- Embedded SERDES
  - 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes
  - Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols
  - Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO

### ■ sysDSP<sup>™</sup>

- Fully cascadable slice architecture
- 12 to 160 slices for high performance multiply and accumulate
- Powerful 54-bit ALU operations
- Time Division Multiplexing MAC Sharing
- Rounding and truncation
- Each slice supports
  - -Half 36x36, two 18x18 or four 9x9 multipliers
  - Advanced 18x36 MAC and 18x18 Multiply-
  - Multiply-Accumulate (MMAC) operations

### ■ Flexible Memory Resources

- Up to 6.85Mbits sysMEM<sup>™</sup> Embedded Block RAM (EBR)
- 36K to 303K bits distributed RAM
- sysCLOCK Analog PLLs and DLLs
   Two DLLs and up to ten PLLs per device
- Pre-Engineered Source Synchronous I/O
  - DDR registers in I/O cells

#### Table 1-1. LatticeECP3™ Family Selection Guide

• Dedicated read/write levelling functionality

Data Sheet DS1021

- Dedicated gearing logic
- Source synchronous standards support
   ADC/DAC, 7:1 LVDS, XGMII
   Link Speed ADC/DAC devices
  - -High Speed ADC/DAC devices
- Dedicated DDR/DDR2/DDR3 memory with DQS support
- Optional Inter-Symbol Interference (ISI) correction on outputs
- Programmable sysl/O<sup>TM</sup> Buffer Supports Wide Range of Interfaces
  - On-chip termination
  - Optional equalization filter on inputs
  - LVTTL and LVCMOS 33/25/18/15/12
  - SSTL 33/25/18/15 I, II
  - HSTL15 I and HSTL18 I, II
  - PCI and Differential HSTL, SSTL
  - LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS
- Flexible Device Configuration
  - Dedicated bank for configuration I/Os
  - SPI boot flash interface
  - Dual-boot images supported
  - Slave SPI
  - TransFR™ I/O for simple field updates
  - Soft Error Detect embedded macro

#### System Level Support

- IEEE 1149.1 and IEEE 1532 compliant
- Reveal Logic Analyzer
- ORCAstra FPGA configuration utility
- · On-chip oscillator for initialization & general use
- 1.2 V core power supply

| ECP3-17            | ECP3-35                                                                               | ECP3-70                                                                                                                                                                                                                                                                  | ECP3-95                                               | ECP3-150                                              |
|--------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| 17                 | 33                                                                                    | 67                                                                                                                                                                                                                                                                       | 92                                                    | 149                                                   |
| 38                 | 72                                                                                    | 240                                                                                                                                                                                                                                                                      | 240                                                   | 372                                                   |
| 700                | 1327                                                                                  | 4420                                                                                                                                                                                                                                                                     | 4420                                                  | 6850                                                  |
| 36                 | 68                                                                                    | 145                                                                                                                                                                                                                                                                      | 188                                                   | 303                                                   |
| 24                 | 64                                                                                    | 128                                                                                                                                                                                                                                                                      | 128                                                   | 320                                                   |
| 1                  | 1                                                                                     | 3                                                                                                                                                                                                                                                                        | 3                                                     | 4                                                     |
| 2/2                | 4/2                                                                                   | 10/2                                                                                                                                                                                                                                                                     | 10 / 2                                                | 10/2                                                  |
| ls/ I/O Combinatio | ns                                                                                    | •                                                                                                                                                                                                                                                                        |                                                       | •                                                     |
| 2/116              |                                                                                       |                                                                                                                                                                                                                                                                          |                                                       |                                                       |
| 4 / 133            | 4 / 133                                                                               |                                                                                                                                                                                                                                                                          |                                                       |                                                       |
| 4 / 222            | 4 / 295                                                                               | 4 / 295                                                                                                                                                                                                                                                                  | 4 / 295                                               |                                                       |
|                    | 4 / 310                                                                               | 8 / 380                                                                                                                                                                                                                                                                  | 8 / 380                                               | 8 / 380                                               |
|                    |                                                                                       | 12 / 490                                                                                                                                                                                                                                                                 | 12 / 490                                              | 16 / 586                                              |
|                    | 17<br>38<br>700<br>36<br>24<br>1<br>2 / 2<br>Is/ I/O Combinatio<br>2 / 116<br>4 / 133 | 17         33           38         72           700         1327           36         68           24         64           1         1           2/2         4/2           Is/I/O Combinations         2/116           4/133         4/133           4/222         4/295 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

© 2012 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### Introduction

The LatticeECP3<sup>™</sup> (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65 nm technology making the devices suitable for high-volume, high-speed, low-cost applications.

The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 586 user I/Os. The LatticeECP3 device family also offers up to 320 18 x 18 multipliers and a wide range of parallel I/O standards.

The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities.

The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS.

The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-emphasis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.

The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features.

The Lattice Diamond<sup>™</sup> and ispLEVER<sup>®</sup> design software allows large complex designs to be efficiently implemented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. Diamond and ispLEVER tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.







Note: There is no Bank 4 or Bank 5 in LatticeECP3 devices.

### **PFU Blocks**

The core of the LatticeECP3 device consists of PFU blocks, which are provided in two forms, the PFU and PFF. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic and ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2-2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.



Figure 2-4. General Purpose PLL Diagram



Table 2-4 provides a description of the signals in the PLL blocks.

Table 2-4. PLL Blocks Signal Descriptions

| Signal     | I/O | Description                                                               |
|------------|-----|---------------------------------------------------------------------------|
| CLKI       | I   | Clock input from external pin or routing                                  |
| CLKFB      | I   | PLL feedback input from CLKOP, CLKOS, or from a user clock (pin or logic) |
| RST        | I   | "1" to reset PLL counters, VCO, charge pumps and M-dividers               |
| RSTK       | I   | "1" to reset K-divider                                                    |
| WRDEL      | I   | DPA Fine Delay Adjust input                                               |
| CLKOS      | 0   | PLL output to clock tree (phase shifted/duty cycle changed)               |
| CLKOP      | 0   | PLL output to clock tree (no phase shift)                                 |
| CLKOK      | 0   | PLL output to clock tree through secondary clock divider                  |
| CLKOK2     | 0   | PLL output to clock tree (CLKOP divided by 3)                             |
| LOCK       | 0   | "1" indicates PLL LOCK to CLKI                                            |
| FDA [3:0]  | I   | Dynamic fine delay adjustment on CLKOS output                             |
| DRPAI[3:0] | I   | Dynamic coarse phase shift, rising edge setting                           |
| DFPAI[3:0] | I   | Dynamic coarse phase shift, falling edge setting                          |

### Delay Locked Loops (DLL)

In addition to PLLs, the LatticeECP3 family of devices has two DLLs per device.

CLKI is the input frequency (generated either from the pin or routing) for the DLL. CLKI feeds into the output muxes block to bypass the DLL, directly to the DELAY CHAIN block and (directly or through divider circuit) to the reference input of the Phase Detector (PD) input mux. The reference signal for the PD can also be generated from the Delay Chain signals. The feedback input to the PD is generated from the CLKFB pin or from a tapped signal from the Delay chain.

The PD produces a binary number proportional to the phase and frequency difference between the reference and feedback signals. Based on these inputs, the ALU determines the correct digital control codes to send to the delay



### **On-Chip Programmable Termination**

The LatticeECP3 supports a variety of programmable on-chip terminations options, including:

- Dynamically switchable Single-Ended Termination with programmable resistor values of 40, 50, or 60 Ohms. External termination to Vtt should be used for DDR2 and DDR3 memory controller implementation.
- Common mode termination of 80, 100, 120 Ohms for differential inputs

### Figure 2-39. On-Chip Termination



Programmable resistance (40, 50 and 60 Ohms)
Parallel Single-Ended Input

Differential Input

See Table 2-12 for termination options for input modes.

#### Table 2-12. On-Chip Termination Options for Input Modes

| IO_TYPE    | TERMINATE to VTT <sup>1, 2</sup> | DIFFERENTIAL TERMINATION RESISTOR <sup>1</sup> |
|------------|----------------------------------|------------------------------------------------|
| LVDS25     | þ                                | 80, 100, 120                                   |
| BLVDS25    | þ                                | 80, 100, 120                                   |
| MLVDS      | þ                                | 80, 100, 120                                   |
| HSTL18_I   | 40, 50, 60                       | þ                                              |
| HSTL18_II  | 40, 50, 60                       | þ                                              |
| HSTL18D_I  | 40, 50, 60                       | þ                                              |
| HSTL18D_II | 40, 50, 60                       | þ                                              |
| HSTL15_I   | 40, 50, 60                       | þ                                              |
| HSTL15D_I  | 40, 50, 60                       | þ                                              |
| SSTL25_I   | 40, 50, 60                       | þ                                              |
| SSTL25_II  | 40, 50, 60                       | þ                                              |
| SSTL25D_I  | 40, 50, 60                       | þ                                              |
| SSTL25D_II | 40, 50, 60                       | þ                                              |
| SSTL18_I   | 40, 50, 60                       | þ                                              |
| SSTL18_II  | 40, 50, 60                       | þ                                              |
| SSTL18D_I  | 40, 50, 60                       | þ                                              |
| SSTL18D_II | 40, 50, 60                       | þ                                              |
| SSTL15     | 40, 50, 60                       | þ                                              |
| SSTL15D    | 40, 50, 60                       |                                                |

1. TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature. Use of TERMINATE to VTT and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in

an I/O bank.

On-chip termination tolerance +/- 20%

2. External termination to VTT should be used when implementing DDR2 and DDR3 memory controller.

There are some restrictions to be aware of when using spread spectrum. When a quad shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the quad is compatible with all protocols within the quad. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements.

While the LatticeECP3 architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, Serial RapidIO or SGMII channel within the same quad, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, Serial RapidIO and SGMII transmit jitter specifications.

For further information on SERDES, please see TN1176, LatticeECP3 SERDES/PCS Usage Guide.

### IEEE 1149.1-Compliant Boundary Scan Testability

All LatticeECP3 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port has its own supply voltage  $V_{CCJ}$  and can operate with LVCMOS3.3, 2.5, 1.8, 1.5 and 1.2 standards.

For more information, please see TN1169, LatticeECP3 sysCONFIG Usage Guide.

### **Device Configuration**

All LatticeECP3 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. The sysCONFIG port includes seven I/Os used as dedicated pins with the remaining pins used as dual-use pins. See TN1169, LatticeECP3 sysCONFIG Usage Guide for more information about using the dual-use pins as general purpose I/Os.

There are various ways to configure a LatticeECP3 device:

- 1. JTAG
- 2. Standard Serial Peripheral Interface (SPI and SPIm modes) interface to boot PROM memory
- 3. System microprocessor to drive a x8 CPU port (PCM mode)
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Generic byte wide flash with a MachXO<sup>™</sup> device, providing control and addressing

On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port.

LatticeECP3 devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations.



### **Enhanced Configuration Options**

LatticeECP3 devices have enhanced configuration features such as: decryption support, TransFR™ I/O and dualboot image support.

#### 1. TransFR (Transparent Field Reconfiguration)

TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. See TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.

#### 2. Dual-Boot Image Support

Dual-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the LatticeECP3 can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the LatticeECP3 device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, please see TN1169, LatticeECP3 sysCONFIG Usage Guide.

### Soft Error Detect (SED) Support

LatticeECP3 devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the LatticeECP3 device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal.

For further information on SED support, please see TN1184, LatticeECP3 Soft Error Detection (SED) Usage Guide.

### **External Resistor**

LatticeECP3 devices require a single external, 10 kOhm  $\pm$ 1% value between the XRES pin and ground. Device configuration will not be completed if this resistor is missing. There is no boundary scan register on the external resistor pad.

### **On-Chip Oscillator**

Every LatticeECP3 device has an internal CMOS oscillator which is used to derive a Master Clock (MCCLK) for configuration. The oscillator and the MCCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCCLK is nominally 2.5 MHz. Table 2-16 lists all the available MCCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal Master Clock frequency of 3.1 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCCLK frequency of 2.5 MHz.

This internal 130 MHz +/- 15% CMOS oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, please see TN1169, LatticeECP3 sysCONFIG Usage Guide.



## Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol                                        | Parameter                                 | Condition                        | Min. | Тур. | Max. | Units |
|-----------------------------------------------|-------------------------------------------|----------------------------------|------|------|------|-------|
| IDK_HS⁴                                       | Input or I/O Leakage Current              | $0 \le V_{IN} \le V_{IH}$ (Max.) | -    |      | +/-1 | mA    |
| IDK <sup>°</sup> Input or I/O Leakage Current | $0 \le V_{IN} < V_{CCIO}$                 | -                                |      | +/-1 | mA   |       |
|                                               | $V_{CCIO} \le V_{IN} \le V_{CCIO} + 0.5V$ | _                                | 18   | _    | mA   |       |

1.  $V_{CC},\,V_{CCAUX}$  and  $V_{CCIO}$  should rise/fall monotonically.

2.  $I_{DK}$  is additive to  $I_{PU}$ ,  $I_{PD}$  or  $I_{BH}$ .

3. LVCMOS and LVTTL only.

4. Applicable to general purpose I/O pins located on the top and bottom sides of the device.

5. Applicable to general purpose I/O pins located on the left and right sides of the device.

### Hot Socketing Requirements<sup>1, 2</sup>

| Description                                                                     | Min. | Тур. | Max. | Units |
|---------------------------------------------------------------------------------|------|------|------|-------|
| Input current per SERDES I/O pin when device is powered down and inputs driven. | _    | -    | 8    | mA    |

1. Assumes the device is powered down, all supplies grounded, both P and N inputs driven by CML driver with maximum allowed VCCOB (1.575 V), 8b10b data, internal AC coupling.

2. Each P and N input must have less than the specified maximum input current. For a 16-channel device, the total input current would be 8 mA\*16 channels \*2 input pins per channel = 256 mA

### **ESD** Performance

Please refer to the LatticeECP3 Product Family Qualification Summary for complete qualification data, including ESD performance.



# LatticeECP3 Supply Current (Standby)<sup>1, 2, 3, 4, 5, 6</sup>

|                    |                                                                   | Device      | Турі          |            |       |
|--------------------|-------------------------------------------------------------------|-------------|---------------|------------|-------|
| Symbol             | Parameter                                                         |             | -6L, -7L, -8L | -6, -7, -8 | Units |
|                    |                                                                   | ECP-17EA    | 29.8          | 49.4       | mA    |
|                    |                                                                   | ECP3-35EA   | 53.7          | 89.4       | mA    |
| I <sub>CC</sub>    | Core Power Supply Current                                         | ECP3-70EA   | 137.3         | 230.7      | mA    |
|                    |                                                                   | ECP3-95EA   | 137.3         | 230.7      | mA    |
|                    |                                                                   | ECP3-150EA  | 219.5         | 370.9      | mA    |
|                    |                                                                   | ECP-17EA    | 18.3          | 19.4       | mA    |
|                    |                                                                   | ECP3-35EA   | 19.6          | 23.1       | mA    |
| I <sub>CCAUX</sub> | Auxiliary Power Supply Current                                    | ECP3-70EA   | 26.5          | 32.4       | mA    |
|                    |                                                                   | ECP3-95EA   | 26.5          | 32.4       | mA    |
|                    |                                                                   | ECP3-150EA  | 37.0          | 45.7       | mA    |
|                    |                                                                   | ECP-17EA    | 0.0           | 0.0        | mA    |
|                    | PLL Power Supply Current (Per PLL)                                | ECP3-35EA   | 0.1           | 0.1        | mA    |
| I <sub>CCPLL</sub> |                                                                   | ECP3-70EA   | 0.1           | 0.1        | mA    |
|                    |                                                                   | ECP3-95EA   | 0.1           | 0.1        | mA    |
|                    |                                                                   | ECP3-150EA  | 0.1           | 0.1        | mA    |
|                    |                                                                   | ECP-17EA    | 1.3           | 1.4        | mA    |
|                    |                                                                   | ECP3-35EA   | 1.3           | 1.4        | mA    |
| I <sub>CCIO</sub>  | Bank Power Supply Current (Per Bank)                              | ECP3-70EA   | 1.4           | 1.5        | mA    |
|                    |                                                                   | ECP3-95EA   | 1.4           | 1.5        | mA    |
|                    |                                                                   | ECP3-150EA  | 1.4           | 1.5        | mA    |
| I <sub>CCJ</sub>   | JTAG Power Supply Current                                         | All Devices | 2.5           | 2.5        | mA    |
|                    |                                                                   | ECP-17EA    | 6.1           | 6.1        | mA    |
|                    |                                                                   | ECP3-35EA   | 6.1           | 6.1        | mA    |
| I <sub>CCA</sub>   | Transmit, Receive, PLL and<br>Reference Clock Buffer Power Supply | ECP3-70EA   | 18.3          | 18.3       | mA    |
|                    |                                                                   | ECP3-95EA   | 18.3          | 18.3       | mA    |
|                    |                                                                   | ECP3-150EA  | 24.4          | 24.4       | mA    |

### **Over Recommended Operating Conditions**

1. For further information on supply current, please see the list of technical documentation at the end of this data sheet.

2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the  $V_{\mbox{CCIO}}$  or GND.

3. Frequency 0 MHz.

4. Pattern represents a "blank" configuration data file.

5.  $T_J = 85$  °C, power supplies at nominal voltage.

6. To determine the LatticeECP3 peak start-up current data, use the Power Calculator tool.



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                       |                                 |                          | -        | -8                   | -7      |                       | -6     |          |       |
|-----------------------|---------------------------------|--------------------------|----------|----------------------|---------|-----------------------|--------|----------|-------|
| Parameter             | Description                     | Device                   | Min.     | Max.                 | Min.    | Max.                  | Min.   | Max.     | Units |
| fMAX_GDDR             | DDRX1 Clock Frequency           | ECP3-70EA/95EA           | _        | 250                  |         | 250                   |        | 250      | MHz   |
|                       | Data Valid Before CLK           | ECP3-35EA                | 683      | _                    | 688     | <u> </u>              | 690    | _        | ps    |
|                       | Data Valid After CLK            | ECP3-35EA                | 683      | _                    | 688     | —                     | 690    | —        | ps    |
| fMAX GDDR             | DDRX1 Clock Frequency           | ECP3-35EA                |          | 250                  | —       | 250                   | —      | 250      | MHz   |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK           | ECP3-17EA                | 683      | —                    | 688     | —                     | 690    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK            | ECP3-17EA                | 683      | —                    | 688     | —                     | 690    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-17EA                | —        | 250                  | —       | 250                   | —      | 250      | MHz   |
| Generic DDRX1 (       | Dutput with Clock and Data Alig | ned at Pin (GDDRX1_TX.   | SCLK.AI  | igned) <sup>10</sup> |         |                       |        |          |       |
| t <sub>DIBGDDR</sub>  | Data Invalid Before Clock       | ECP3-150EA               | —        | 335                  | —       | 338                   | —      | 341      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock        | ECP3-150EA               |          | 335                  | —       | 338                   | —      | 341      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-150EA               |          | 250                  | —       | 250                   | —      | 250      | MHz   |
|                       | Data Invalid Before Clock       | ECP3-70EA/95EA           | —        | 339                  | —       | 343                   | —      | 347      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock        | ECP3-70EA/95EA           | —        | 339                  | —       | 343                   | -      | 347      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-70EA/95EA           |          | 250                  | —       | 250                   | —      | 250      | MHz   |
|                       | Data Invalid Before Clock       | ECP3-35EA                | —        | 322                  | —       | 320                   | —      | 321      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock        | ECP3-35EA                |          | 322                  | —       | 320                   | —      | 321      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-35EA                |          | 250                  | —       | 250                   | —      | 250      | MHz   |
|                       | Data Invalid Before Clock       | ECP3-17EA                | _        | 322                  | —       | 320                   | —      | 321      | ps    |
| t <sub>DIAGDDR</sub>  | Data Invalid After Clock        | ECP3-17EA                |          | 322                  | —       | 320                   | —      | 321      | ps    |
| fMAX GDDR             | DDRX1 Clock Frequency           | ECP3-17EA                |          | 250                  | —       | 250                   | —      | 250      | MHz   |
| Generic DDRX1 (       | Dutput with Clock and Data (<10 | Bits Wide) Centered at F | Pin (GDD | RX1_TX.              | DQS.Cer | ntered) <sup>10</sup> |        |          |       |
| Left and Right Si     | des                             |                          |          |                      |         |                       |        |          |       |
| t <sub>DVBGDDR</sub>  | Data Valid Before CLK           | ECP3-150EA               | 670      | _                    | 670     | _                     | 670    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK            | ECP3-150EA               | 670      | _                    | 670     | _                     | 670    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-150EA               |          | 250                  | —       | 250                   | —      | 250      | MHz   |
|                       | Data Valid Before CLK           | ECP3-70EA/95EA           | 657      | _                    | 652     | _                     | 650    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK            | ECP3-70EA/95EA           | 657      | _                    | 652     | _                     | 650    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-70EA/95EA           |          | 250                  | —       | 250                   | —      | 250      | MHz   |
|                       | Data Valid Before CLK           | ECP3-35EA                | 670      | _                    | 675     | _                     | 676    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK            | ECP3-35EA                | 670      | _                    | 675     | _                     | 676    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX1 Clock Frequency           | ECP3-35EA                |          | 250                  | —       | 250                   | —      | 250      | MHz   |
|                       | Data Valid Before CLK           | ECP3-17EA                | 670      | _                    | 670     | _                     | 670    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK            | ECP3-17EA                | 670      | _                    | 670     | _                     | 670    | —        | ps    |
| f <sub>MAX GDDR</sub> | DDRX1 Clock Frequency           | ECP3-17EA                |          | 250                  | —       | 250                   | —      | 250      | MHz   |
| Generic DDRX2 (       | Dutput with Clock and Data (>10 | Bits Wide) Aligned at Pi | n (GDDR  | X2_TX.A              | ligned) |                       |        |          |       |
| Left and Right Si     | des                             |                          |          |                      |         |                       |        |          |       |
|                       | Data Invalid Before Clock       | All ECP3EA Devices       |          | 200                  | —       | 210                   | —      | 220      | ps    |
| tDIAGDDR              | Data Invalid After Clock        | All ECP3EA Devices       | _        | 200                  | —       | 210                   | —      | 220      | ps    |
| f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency           | All ECP3EA Devices       | —        | 500                  | —       | 420                   | —      | 375      | MHz   |
| _                     | Output with Clock and Data (>10 | Bits Wide) Centered at F | in Usin  | g DQSDL              | L (GDDF | X2_TX.C               | QSDLL. | Centered | )11   |
| Left and Right Si     | des                             |                          |          |                      |         |                       |        |          |       |
|                       | Data Valid Before CLK           | All ECP3EA Devices       | 400      | _                    | 400     | _                     | 431    | —        | ps    |
| t <sub>DVAGDDR</sub>  | Data Valid After CLK            | All ECP3EA Devices       | 400      | _                    | 400     | —                     | 432    | —        | ps    |
| f <sub>MAX_GDDR</sub> | DDRX2 Clock Frequency           | All ECP3EA Devices       | _        | 400                  | _       | 400                   | _      | 375      | MHz   |

### **Over Recommended Commercial Operating Conditions**



# LatticeECP3 External Switching Characteristics (Continued)<sup>1, 2, 3, 13</sup>

|                                          |                                                                    |                       | -         | -8        | -7      |          | -6        |       |       |
|------------------------------------------|--------------------------------------------------------------------|-----------------------|-----------|-----------|---------|----------|-----------|-------|-------|
| Parameter                                | Description                                                        | Device                | Min.      | Max.      | Min.    | Max.     | Min.      | Max.  | Units |
| Generic DDRX2 (                          | Output with Clock and Data (>10 Bits                               | Wide) Centered at Pir | N Using   | PLL (GDI  | DRX2_TX | .PLL.Cer | ntered)10 | •     | •     |
| Left and Right Si                        | des                                                                |                       |           |           |         |          |           |       |       |
| t <sub>DVBGDDR</sub>                     | Data Valid Before CLK                                              | All ECP3EA Devices    | 285       |           | 370     |          | 431       | _     | ps    |
| t <sub>DVAGDDR</sub>                     | Data Valid After CLK                                               | All ECP3EA Devices    | 285       |           | 370     |          | 432       |       | ps    |
| f <sub>MAX_GDDR</sub>                    | DDRX2 Clock Frequency                                              | All ECP3EA Devices    | _         | 500       | _       | 420      | _         | 375   | MHz   |
| Memory Interface                         | 9                                                                  |                       |           |           |         |          |           |       |       |
| DDR/DDR2 I/O Pi                          | n Parameters (Input Data are Strobe                                | Edge Aligned, Output  | ut Strobe | e Edge is | Data Ce | ntered)4 |           |       |       |
| t <sub>DVADQ</sub>                       | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices      | _         | 0.225     | —       | 0.225    | —         | 0.225 | UI    |
| t <sub>DVEDQ</sub>                       | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices      | 0.64      | —         | 0.64    | _        | 0.64      | _     | UI    |
| t <sub>DQVBS</sub>                       | Data Valid Before DQS                                              | All ECP3 Devices      | 0.25      | —         | 0.25    | _        | 0.25      | —     | UI    |
| t <sub>DQVAS</sub>                       | Data Valid After DQS                                               | All ECP3 Devices      | 0.25      | —         | 0.25    | —        | 0.25      | —     | UI    |
| f <sub>MAX_DDR</sub>                     | DDR Clock Frequency                                                | All ECP3 Devices      | 95        | 200       | 95      | 200      | 95        | 166   | MHz   |
| f <sub>MAX_DDR2</sub>                    | DDR2 clock frequency                                               | All ECP3 Devices      | 125       | 266       | 125     | 200      | 125       | 166   | MHz   |
| DDR3 (Using PLI                          | for SCLK) I/O Pin Parameters                                       |                       |           |           |         |          |           |       | •     |
| t <sub>DVADQ</sub>                       | Data Valid After DQS (DDR Read)                                    | All ECP3 Devices      |           | 0.225     |         | 0.225    |           | 0.225 | UI    |
| t <sub>DVEDQ</sub>                       | Data Hold After DQS (DDR Read)                                     | All ECP3 Devices      | 0.64      |           | 0.64    |          | 0.64      |       | UI    |
| t <sub>DQVBS</sub>                       | Data Valid Before DQS                                              | All ECP3 Devices      | 0.25      |           | 0.25    |          | 0.25      |       | UI    |
| t <sub>DQVAS</sub>                       | Data Valid After DQS                                               | All ECP3 Devices      | 0.25      |           | 0.25    |          | 0.25      |       | UI    |
| f <sub>MAX_DDR3</sub>                    | DDR3 clock frequency                                               | All ECP3 Devices      | 300       | 400       | 266     | 333      | 266       | 300   | MHz   |
| DDR3 Clock Timi                          | ing                                                                |                       |           | •         |         | •        |           | •     | •     |
| t <sub>CH</sub> (avg) <sup>9</sup>       | Average High Pulse Width                                           | All ECP3 Devices      | 0.47      | 0.53      | 0.47    | 0.53     | 0.47      | 0.53  | UI    |
| t <sub>CL</sub> (avg) <sup>9</sup>       | Average Low Pulse Width                                            | All ECP3 Devices      | 0.47      | 0.53      | 0.47    | 0.53     | 0.47      | 0.53  | UI    |
| t <sub>JIT</sub> (per, lck) <sup>9</sup> | Output Clock Period Jitter During<br>DLL Locking Period            | All ECP3 Devices      | -90       | 90        | -90     | 90       | -90       | 90    | ps    |
| t <sub>JIT</sub> (cc, lck) <sup>9</sup>  | Output Cycle-to-Cycle Period Jit-<br>ter During DLL Locking Period | All ECP3 Devices      | _         | 180       | _       | 180      | _         | 180   | ps    |

1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Diamond or ispLEVER software.

2. General I/O timing numbers based on LVCMOS 2.5, 12mA, Fast Slew Rate, 0pf load.

3. Generic DDR timing numbers based on LVDS I/O.

4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18.

5. DDR3 timing numbers based on SSTL15.

6. Uses LVDS I/O standard.

7. The current version of software does not support per bank skew numbers; this will be supported in a future release.

8. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment.

9. Using settings generated by IPexpress.

10. These numbers are generated using best case PLL located in the center of the device.

11. Uses SSTL25 Class II Differential I/O Standard.

12. All numbers are generated with ispLEVER 8.1 software.

13. For details on -9 speed grade devices, please contact your Lattice Sales Representative.







Note: Input data and address are registered at the positive edge of the clock and output data appears after the positive edge of the clock.



### Figure 3-14. Jitter Transfer – 3.125 Gbps



Figure 3-15. Jitter Transfer – 2.5 Gbps





### Serial Rapid I/O Type 2/CPRI LV E.24 Electrical and Timing Characteristics

### **AC and DC Characteristics**

### Table 3-15. Transmit

| Symbol                                   | Description                      | Test Conditions | Min. | Тур. | Max. | Units |
|------------------------------------------|----------------------------------|-----------------|------|------|------|-------|
| T <sub>RF</sub> <sup>1</sup>             | Differential rise/fall time      | 20%-80%         |      | 80   | —    | ps    |
| Z <sub>TX_DIFF_DC</sub>                  | Differential impedance           |                 | 80   | 100  | 120  | Ohms  |
| J <sub>TX_DDJ</sub> <sup>3, 4, 5</sup>   | Output data deterministic jitter |                 |      | —    | 0.17 | UI    |
| J <sub>TX_TJ</sub> <sup>2, 3, 4, 5</sup> | Total output data jitter         |                 | _    | —    | 0.35 | UI    |

1. Rise and Fall times measured with board trace, connector and approximately 2.5pf load.

2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.

3. Jitter values are measured with each CML output AC coupled into a 50-Ohm impedance (100-Ohm differential impedance).

4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

5. Values are measured at 2.5 Gbps.

#### Table 3-16. Receive and Jitter Tolerance

| Symbol                                      | Description                                   | Test Conditions         | Min. | Тур. | Max. | Units |
|---------------------------------------------|-----------------------------------------------|-------------------------|------|------|------|-------|
| RL <sub>RX_DIFF</sub>                       | Differential return loss                      | From 100 MHz to 2.5 GHz | 10   | _    | _    | dB    |
| RL <sub>RX_CM</sub>                         | Common mode return loss                       | From 100 MHz to 2.5 GHz | 6    | _    | _    | dB    |
| Z <sub>RX_DIFF</sub>                        | Differential termination resistance           |                         | 80   | 100  | 120  | Ohms  |
| J <sub>RX_DJ</sub> <sup>2, 3, 4, 5</sup>    | Deterministic jitter tolerance (peak-to-peak) |                         | _    | _    | 0.37 | UI    |
| J <sub>RX_RJ</sub> <sup>2, 3, 4, 5</sup>    | Random jitter tolerance (peak-to-peak)        |                         | _    | _    | 0.18 | UI    |
| J <sub>RX_SJ</sub> <sup>2, 3, 4, 5</sup>    | Sinusoidal jitter tolerance (peak-to-peak)    |                         | _    | _    | 0.10 | UI    |
| J <sub>RX_TJ</sub> <sup>1, 2, 3, 4, 5</sup> | Total jitter tolerance (peak-to-peak)         |                         | _    | —    | 0.65 | UI    |
| T <sub>RX_EYE</sub>                         | Receiver eye opening                          |                         | 0.35 | _    | —    | UI    |

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. The sinusoidal jitter tolerance mask is shown in Figure 3-18.

2. Jitter values are measured with each high-speed input AC coupled into a 50-Ohm impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled.

5. Values are measured at 2.5 Gbps.



### LatticeECP3 sysCONFIG Port Timing Specifications (Continued)

**Over Recommended Operating Conditions** 

| Parameter         | Description                              | Min. | Max. | Units |  |  |  |  |
|-------------------|------------------------------------------|------|------|-------|--|--|--|--|
| t <sub>SSCL</sub> | CCLK Minimum Low Pulse                   | 5    | _    | ns    |  |  |  |  |
| t <sub>HLCH</sub> | HOLDN Low Setup Time (Relative to CCLK)  | 5    | _    | ns    |  |  |  |  |
| t <sub>CHHH</sub> | HOLDN Low Hold Time (Relative to CCLK)   | 5    | _    | ns    |  |  |  |  |
| Master and        | Master and Slave SPI (Continued)         |      |      |       |  |  |  |  |
| t <sub>CHHL</sub> | HOLDN High Hold Time (Relative to CCLK)  | 5    | _    | ns    |  |  |  |  |
| t <sub>HHCH</sub> | HOLDN High Setup Time (Relative to CCLK) | 5    | _    | ns    |  |  |  |  |
| t <sub>HLQZ</sub> | HOLDN to Output High-Z                   | —    | 9    | ns    |  |  |  |  |
| t <sub>HHQX</sub> | HOLDN to Output Low-Z                    | —    | 9    | ns    |  |  |  |  |

1. Re-toggling the PROGRAMN pin is not permitted until the INITN pin is high. Avoid consecutive toggling of the PROGRAMN.

| Parameter              | Min.                 | Max.                 | Units |
|------------------------|----------------------|----------------------|-------|
| Master Clock Frequency | Selected value - 15% | Selected value + 15% | MHz   |
| Duty Cycle             | 40                   | 60                   | %     |

### Figure 3-20. sysCONFIG Parallel Port Read Cycle





### Figure 3-26. Configuration from PROGRAMN Timing



1. The CFG pins are normally static (hard wired)

### Figure 3-27. Wake-Up Timing





### Point-to-Point LVDS (PPLVDS)

#### Over Recommended Operating Conditions

| Description                   | Min. | Тур. | Max. | Units |
|-------------------------------|------|------|------|-------|
| Output driver supply (+/- 5%) | 3.14 | 3.3  | 3.47 | V     |
|                               | 2.25 | 2.5  | 2.75 | V     |
| Input differential voltage    | 100  | —    | 400  | mV    |
| Input common mode voltage     | 0.2  | —    | 2.3  | V     |
| Output differential voltage   | 130  | —    | 400  | mV    |
| Output common mode voltage    | 0.5  | 0.8  | 1.4  | V     |

### RSDS

#### **Over Recommended Operating Conditions**

| Parameter Symbol                | Description                                             | Min. | Тур. | Max. | Units |
|---------------------------------|---------------------------------------------------------|------|------|------|-------|
| V <sub>OD</sub>                 | Output voltage, differential, R <sub>T</sub> = 100 Ohms | 100  | 200  | 600  | mV    |
| V <sub>OS</sub>                 | Output voltage, common mode                             | 0.5  | 1.2  | 1.5  | V     |
| I <sub>RSDS</sub>               | Differential driver output current                      | 1    | 2    | 6    | mA    |
| V <sub>THD</sub>                | Input voltage differential                              | 100  | —    | —    | mV    |
| V <sub>CM</sub>                 | Input common mode voltage                               | 0.3  | —    | 1.5  | V     |
| T <sub>R</sub> , T <sub>F</sub> | Output rise and fall times, 20% to 80%                  | —    | 500  | —    | ps    |
| T <sub>ODUTY</sub>              | Output clock duty cycle                                 | 35   | 50   | 65   | %     |

Note: Data is for 2 mA drive. Other differential driver current options are available.



### PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated with<br>DQS Strobe     | PIO Within PIC | DDR Strobe (DQS) and<br>Data (DQ) Pins |  |  |  |  |  |  |
|----------------------------------------|----------------|----------------------------------------|--|--|--|--|--|--|
| For Left and Right Edges of the Device |                |                                        |  |  |  |  |  |  |
| P[Edge] [n-3]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n-2]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n-1]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n]                            | А              | [Edge]DQSn                             |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n+1]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n+2]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| For Top Edge of the Devic              | e              | ·                                      |  |  |  |  |  |  |
| D[Edga] [n 2]                          | А              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n-3]                          | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n-2]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n-1]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| D[Edga] [n]                            | А              | [Edge]DQSn                             |  |  |  |  |  |  |
| P[Edge] [n]                            | В              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n+1]                          | А              | DQ                                     |  |  |  |  |  |  |
|                                        | В              | DQ                                     |  |  |  |  |  |  |
| D[Edgo] [n   2]                        | А              | DQ                                     |  |  |  |  |  |  |
| P[Edge] [n+2]                          | В              | DQ                                     |  |  |  |  |  |  |

Note: "n" is a row PIC number.



### **Package Pinout Information**

Package pinout information can be found under "Data Sheets" on the LatticeECP3 product pages on the Lattice website at http://www.latticesemi.com/Products/FPGAandCPLD/LatticeECP3 and in the Diamond or ispLEVER software tools. To create pinout information from within ispLEVER Design Planner, select **Tools > Spreadsheet View**. Then select **Select File > Export** and choose a type of output file. To create a pin information file from within Diamond select **Tools > Spreadsheet View** or **Tools >Package View**; then, select **File > Export** and choose a type of output file. See Diamond or ispLEVER Help for more information.

### **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Designers must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

### For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1181, Power Consumption and Management for LatticeECP3 Devices
- Power Calculator tool included with the Diamond and ispLEVER design tools, or as a standalone download from www.latticesemi.com/software



### LatticeECP3 Devices, Green and Lead-Free Packaging

The following devices may have associated errata. Specific devices with associated errata will be notated with a footnote.

| Part Number         | Voltage | Grade | Power | Package <sup>1</sup> | Pins | Temp. | LUTs (K) |
|---------------------|---------|-------|-------|----------------------|------|-------|----------|
| LFE3-17EA-6FTN256C  | 1.2 V   | -6    | STD   | Lead-Free ftBGA      | 256  | СОМ   | 17       |
| LFE3-17EA-7FTN256C  | 1.2 V   | -7    | STD   | Lead-Free ftBGA      | 256  | СОМ   | 17       |
| LFE3-17EA-8FTN256C  | 1.2 V   | -8    | STD   | Lead-Free ftBGA      | 256  | COM   | 17       |
| LFE3-17EA-6LFTN256C | 1.2 V   | -6    | LOW   | Lead-Free ftBGA      | 256  | COM   | 17       |
| LFE3-17EA-7LFTN256C | 1.2 V   | -7    | LOW   | Lead-Free ftBGA      | 256  | COM   | 17       |
| LFE3-17EA-8LFTN256C | 1.2 V   | -8    | LOW   | Lead-Free ftBGA      | 256  | COM   | 17       |
| LFE3-17EA-6MG328C   | 1.2 V   | -6    | STD   | Green csBGA          | 328  | COM   | 17       |
| LFE3-17EA-7MG328C   | 1.2 V   | -7    | STD   | Green csBGA          | 328  | COM   | 17       |
| LFE3-17EA-8MG328C   | 1.2 V   | -8    | STD   | Green csBGA          | 328  | COM   | 17       |
| LFE3-17EA-6LMG328C  | 1.2 V   | -6    | LOW   | Green csBGA          | 328  | COM   | 17       |
| LFE3-17EA-7LMG328C  | 1.2 V   | -7    | LOW   | Green csBGA          | 328  | COM   | 17       |
| LFE3-17EA-8LMG328C  | 1.2 V   | -8    | LOW   | Green csBGA          | 328  | COM   | 17       |
| LFE3-17EA-6FN484C   | 1.2 V   | -6    | STD   | Lead-Free fpBGA      | 484  | COM   | 17       |
| LFE3-17EA-7FN484C   | 1.2 V   | -7    | STD   | Lead-Free fpBGA      | 484  | COM   | 17       |
| LFE3-17EA-8FN484C   | 1.2 V   | -8    | STD   | Lead-Free fpBGA      | 484  | COM   | 17       |
| LFE3-17EA-6LFN484C  | 1.2 V   | -6    | LOW   | Lead-Free fpBGA      | 484  | COM   | 17       |
| LFE3-17EA-7LFN484C  | 1.2 V   | -7    | LOW   | Lead-Free fpBGA      | 484  | COM   | 17       |
| LFE3-17EA-8LFN484C  | 1.2 V   | -8    | LOW   | Lead-Free fpBGA      | 484  | COM   | 17       |

Commercial

1. Green = Halogen free and lead free.

| Part Number         | Voltage | Grade <sup>1</sup> | Power | Package         | Pins | Temp. | LUTs (K) |
|---------------------|---------|--------------------|-------|-----------------|------|-------|----------|
| LFE3-35EA-6FTN256C  | 1.2 V   | -6                 | STD   | Lead-Free ftBGA | 256  | COM   | 33       |
| LFE3-35EA-7FTN256C  | 1.2 V   | -7                 | STD   | Lead-Free ftBGA | 256  | COM   | 33       |
| LFE3-35EA-8FTN256C  | 1.2 V   | -8                 | STD   | Lead-Free ftBGA | 256  | COM   | 33       |
| LFE3-35EA-6LFTN256C | 1.2 V   | -6                 | LOW   | Lead-Free ftBGA | 256  | COM   | 33       |
| LFE3-35EA-7LFTN256C | 1.2 V   | -7                 | LOW   | Lead-Free ftBGA | 256  | COM   | 33       |
| LFE3-35EA-8LFTN256C | 1.2 V   | -8                 | LOW   | Lead-Free ftBGA | 256  | COM   | 33       |
| LFE3-35EA-6FN484C   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 484  | COM   | 33       |
| LFE3-35EA-7FN484C   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 484  | COM   | 33       |
| LFE3-35EA-8FN484C   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 484  | COM   | 33       |
| LFE3-35EA-6LFN484C  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 484  | COM   | 33       |
| LFE3-35EA-7LFN484C  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 484  | COM   | 33       |
| LFE3-35EA-8LFN484C  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 484  | COM   | 33       |
| LFE3-35EA-6FN672C   | 1.2 V   | -6                 | STD   | Lead-Free fpBGA | 672  | COM   | 33       |
| LFE3-35EA-7FN672C   | 1.2 V   | -7                 | STD   | Lead-Free fpBGA | 672  | COM   | 33       |
| LFE3-35EA-8FN672C   | 1.2 V   | -8                 | STD   | Lead-Free fpBGA | 672  | COM   | 33       |
| LFE3-35EA-6LFN672C  | 1.2 V   | -6                 | LOW   | Lead-Free fpBGA | 672  | COM   | 33       |
| LFE3-35EA-7LFN672C  | 1.2 V   | -7                 | LOW   | Lead-Free fpBGA | 672  | COM   | 33       |
| LFE3-35EA-8LFN672C  | 1.2 V   | -8                 | LOW   | Lead-Free fpBGA | 672  | COM   | 33       |

1. For ordering information on -9 speed grade devices, please contact your Lattice Sales Representative.