# E·XFL

#### NXP USA Inc. - MK10DX128VLL7 Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SPI, UART/USART              |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 70                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 37x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 100-LQFP                                                              |
| Supplier Device Package    | 100-LQFP (14x14)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dx128vll7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.1.1 Example

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

#### K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

### 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | Ο°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

General

| Symbol           | Description                                                    | Min.                  | Max.                  | Unit |
|------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| I <sub>DD</sub>  | Digital supply current                                         | —                     | 185                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  | 5.5                   | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

#### Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have  $C_L=30$  pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)

### 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements

| Symbol              | Description                                                                              | Min.                  | Max.                 | Unit | Notes |
|---------------------|------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage                                                                           | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                                                    | 1.71                  | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>    | RTC battery supply voltage                                                               | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>     | Input high voltage                                                                       |                       |                      |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | $0.7 \times V_{DD}$   | _                    | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$  | _                    | V    |       |
| V <sub>IL</sub>     | Input low voltage                                                                        |                       |                      |      |       |
|                     | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                              | _                     | $0.35 \times V_{DD}$ | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                         | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin                                   |                       |                      |      | 1     |
|                     | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                | -5                    | _                    | mA   |       |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current —                         |                       |                      |      | 3     |
|                     | single pin                                                                               |                       |                      | mA   |       |
|                     | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> | -5                    | _                    |      |       |
|                     | • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection)                   |                       | +5                   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit,                                     |                       |                      |      |       |
|                     | positive injection currents of 16 contiguous pins                                        |                       |                      |      |       |
|                     | Negative current injection                                                               | -25                   | _                    | mA   |       |
|                     | Positive current injection                                                               | —                     | +25                  |      |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                           | 1.2                   |                      | V    |       |
| V <sub>RFVBAT</sub> | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                       | V <sub>POR_VBAT</sub> |                      | V    |       |

- 1. All 5 V tolerant digital I/O pins are internally clamped to  $V_{SS}$  through a ESD protection diode. There is no diode connection to  $V_{DD}$ . If  $V_{IN}$  greater than  $V_{DIO\_MIN}$  (= $V_{SS}$ -0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=( $V_{DIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
- 3. All analog pins are internally clamped to  $V_{SS}$  and  $V_{DD}$  through ESD protection diodes. If  $V_{IN}$  is greater than  $V_{AIO\_MIN}$  (= $V_{SS}$ -0.3V) and  $V_{IN}$  is less than  $V_{AIO\_MAX}$ (= $V_{DD}$ +0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=( $V_{AIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=( $V_{AIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=( $V_{IN}$ - $V_{AIO\_MAX}$ )/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

# 5.2.2 LVD and POR operating requirements

 Table 2.
 V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | v    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | —    | ±80  |      | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | <ul> <li>Level 3 falling (LVWV=10)</li> </ul>               | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | v    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | —    | ±60  |      | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

1. Rising thresholds are falling threshold + hysteresis voltage

### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |



Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.7 Capacitance attributes

Table 7. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 16   | _    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | —    | ns                  | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | _    | Bus clock<br>cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |

#### Table 9. General switching specifications (continued)

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75pF load
- 5. 15pF load

# 5.4 Thermal specifications

### 5.4.1 Thermal operating requirements

Table 10. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | ٦°   |

## 6.1.2 JTAG electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 25   |      |
|        | Serial Wire Debug                                  | 0    | 50   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | —    | ns   |
|        | JTAG and CJTAG                                     | 20   | —    | ns   |
|        | Serial Wire Debug                                  | 10   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | —    | ns   |
| J7     | TCLK low to boundary scan output data valid        | —    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | —    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             | —    | 17   | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |

Table 13. JTAG full voltage range electricals

| Symbol | Description                 | Min. | Max. | Unit |
|--------|-----------------------------|------|------|------|
|        | Operating voltage           | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation |      |      | MHz  |
|        | Boundary Scan               | 0    | 10   |      |
|        | JTAG and CJTAG              | 0    | 20   |      |
|        | Serial Wire Debug           | 0    | 40   |      |
| J2     | TCLK cycle period           | 1/J1 | —    | ns   |
| J3     | TCLK clock pulse width      |      |      |      |
|        | Boundary Scan               | 50   | —    | ns   |
|        | JTAG and CJTAG              | 25   | —    | ns   |
|        | Serial Wire Debug           | 12.5 |      | ns   |
| J4     | TCLK rise and fall times    |      | 3    | ns   |

Table continues on the next page...

#### Peripheral operating requirements and behaviors

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    |      | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  |      | ns   |
| J11    | TCLK low to TDO data valid                         |      | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |

### Table 13. JTAG full voltage range electricals (continued)



Figure 6. Test clock input timing



### Figure 7. Boundary scan (JTAG) timing



Figure 8. Test Access Port timing





### 6.2 System modules

There are no specifications necessary for the device's system modules.

### 6.3 Clock modules

| Symbol                   | Description                                                                                                                    | Min.   | Тур. | Max.                                        | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------------|------|-------|
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                              | _      | 180  | _                                           | ps   |       |
|                          | <ul> <li>f<sub>VCO</sub> = 48 MHz</li> <li>f<sub>VCO</sub> = 98 MHz</li> </ul>                                                 | _      | 150  | _                                           |      |       |
| t <sub>fll_acquire</sub> | FLL target frequency acquisition time                                                                                          | _      | _    | 1                                           | ms   | 6     |
|                          | PI                                                                                                                             | LL     |      |                                             |      |       |
| f <sub>vco</sub>         | VCO operating frequency                                                                                                        | 48.0   | _    | 100                                         | MHz  |       |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 96 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 48) | _      | 1060 | _                                           | μA   | 7     |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 24) | _      | 600  | _                                           | μA   | 7     |
| f <sub>pll_ref</sub>     | PLL reference frequency range                                                                                                  | 2.0    | —    | 4.0                                         | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (RMS)                                                                                                        |        |      |                                             |      | 8     |
|                          | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 120  | —                                           | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                                                                   |        | 50   | —                                           | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated jitter over 1µs (RMS)                                                                                          |        |      |                                             |      | 8     |
|                          | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 1350 | _                                           | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                                                                   |        | 600  | —                                           | ps   |       |
| D <sub>lock</sub>        | Lock entry frequency tolerance                                                                                                 | ± 1.49 | _    | ± 2.98                                      | %    |       |
| D <sub>unl</sub>         | Lock exit frequency tolerance                                                                                                  | ± 4.47 | —    | ± 5.97                                      | %    |       |
| t <sub>pll_lock</sub>    | Lock detector detection time                                                                                                   | _      | _    | $150 \times 10^{-6} + 1075(1/ f_{pll_ref})$ | S    | 9     |

Table 14. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

- 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

#### K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

#### Peripheral operating requirements and behaviors

| Symbol                                     | Description                                              | Min.       | Тур.         | Max.     | Unit | Notes |  |
|--------------------------------------------|----------------------------------------------------------|------------|--------------|----------|------|-------|--|
| t <sub>vfykey</sub>                        | Verify Backdoor Access Key execution time                | —          | —            | 30       | μs   | 1     |  |
|                                            | Swap Control execution time                              |            |              |          |      |       |  |
| t <sub>swapx01</sub>                       | control code 0x01                                        | _          | 200          | _        | μs   |       |  |
| t <sub>swapx02</sub>                       | control code 0x02                                        | _          | 70           | 150      | μs   |       |  |
| t <sub>swapx04</sub>                       | control code 0x04                                        | _          | 70           | 150      | μs   |       |  |
| t <sub>swapx08</sub>                       | control code 0x08                                        | _          | —            | 30       | μs   |       |  |
|                                            | Program Partition for EEPROM execution time              |            |              |          |      |       |  |
| t <sub>pgmpart32k</sub>                    | • 32 KB FlexNVM                                          | _          | 70           |          | ms   |       |  |
|                                            | Set FlexRAM Function execution time:                     |            |              |          |      |       |  |
| t <sub>setramff</sub>                      | Control Code 0xFF                                        | _          | 50           | _        | μs   |       |  |
| t <sub>setram8k</sub>                      | 8 KB EEPROM backup                                       | _          | 0.3          | 0.5      | ms   |       |  |
| t <sub>setram32k</sub>                     | 32 KB EEPROM backup                                      | _          | 0.7          | 1.0      | ms   |       |  |
| Byte-write to FlexRAM for EEPROM operation |                                                          |            |              |          |      |       |  |
| t <sub>eewr8bers</sub>                     | Byte-write to erased FlexRAM location execution time     | _          | 175          | 260      | μs   | 3     |  |
|                                            | Byte-write to FlexRAM execution time:                    |            |              |          |      |       |  |
| t <sub>eewr8b8k</sub>                      | 8 KB EEPROM backup                                       | _          | 340          | 1700     | μs   |       |  |
| t <sub>eewr8b16k</sub>                     | 16 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |  |
| t <sub>eewr8b32k</sub>                     | 32 KB EEPROM backup                                      | _          | 475          | 2000     | μs   |       |  |
|                                            | Word-write to FlexRAM                                    | for EEPRON | I operation  | I        | 1    | 1     |  |
| t <sub>eewr16bers</sub>                    | Word-write to erased FlexRAM location execution time     | _          | 175          | 260      | μs   |       |  |
|                                            | Word-write to FlexRAM execution time:                    |            |              |          |      |       |  |
| t <sub>eewr16b8k</sub>                     | 8 KB EEPROM backup                                       | _          | 340          | 1700     | μs   |       |  |
| t <sub>eewr16b16k</sub>                    | 16 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |  |
| t <sub>eewr16b32k</sub>                    | 32 KB EEPROM backup                                      | _          | 475          | 2000     | μs   |       |  |
|                                            | Longword-write to FlexRA                                 | M for EEPR | OM operation | <u>ו</u> |      | 1     |  |
| t <sub>eewr32bers</sub>                    | Longword-write to erased FlexRAM location execution time |            | 360          | 540      | μs   |       |  |
|                                            | Longword-write to FlexRAM execution time:                |            |              |          |      |       |  |
| t <sub>eewr32b8k</sub>                     | 8 KB EEPROM backup                                       | _          | 545          | 1950     | μs   |       |  |
| t <sub>eewr32b16k</sub>                    | 16 KB EEPROM backup                                      | _          | 630          | 2050     | μs   |       |  |
| t <sub>eewr32b32k</sub>                    | 32 KB EEPROM backup                                      | _          | 810          | 2250     | μs   |       |  |

### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

Peripheral operating requirements and behaviors



Figure 10. EEPROM backup writes to FlexRAM

### 6.4.2 EzPort Switching Specifications Table 23. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | —                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> |                     | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       |                     | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       |                     | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       |                     | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       |                     | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | —                       | 16                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | —                       | 12                  | ns   |

| Symbol              | Description            | Conditions <sup>1</sup>                         | Min. | Typ. <sup>2</sup>                 | Max. | Unit  | Notes                                                                                                                |
|---------------------|------------------------|-------------------------------------------------|------|-----------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------|
| E <sub>IL</sub>     | Input leakage<br>error |                                                 |      | I <sub>In</sub> × R <sub>AS</sub> |      | mV    | I <sub>In</sub> =<br>leakage<br>current<br>(refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor<br>slope   | Across the full temperature range of the device |      | 1.715                             |      | mV/°C |                                                                                                                      |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage | 25 °C                                           | _    | 719                               | _    | mV    |                                                                                                                      |

### Table 27. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and the ADLPC bit (low power). For lowest power operation the ADLPC bit must be set, the HSC bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.







### 6.6.3.2 12-bit DAC operating behaviors Table 32. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                         | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub>      | Supply current — low-power mode                                                     | —                         | —        | 150               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                    | —                         | —        | 700               | μΑ     |       |
| tDACLP                     | Full-scale settling time (0x080 to 0xF7F) —<br>low-power mode                       | —                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                         |                           | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)<br>— low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000           | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF      | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                      | —                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                       | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                     | —                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                        | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                          | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 \text{ V}$                           | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                              | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                                  | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance load = $3 \text{ k}\Omega$                                        | —                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                 |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 1.2                       | 1.7      | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 0.05                      | 0.12     | —                 |        |       |
| СТ                         | Channel to channel cross talk                                                       | —                         | —        | -80               | dB     |       |
| BW                         | 3dB bandwidth                                                                       |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 550                       | _        | —                 |        |       |
|                            | <ul> <li>Low power (SP<sub>LP</sub>)</li> </ul>                                     | 40                        | _        | —                 |        |       |

1. Settling within ±1 LSB

- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to V\_{DACR} –100 mV with V\_{DDA} > 2.4 V
- 5. Calculated by a best fit curve from V\_{SS} + 100 mV to V\_{DACR} 100 mV
- V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device

| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | —     | 1.2376 | V    |       |
| V <sub>out</sub>    | Voltage reference output — user trim                                                       | 1.193  | _     | 1.197  | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                                                | —      | 0.5   | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | _      | —     | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                                                       | —      | —     | 80     | μA   | 1     |
| I <sub>lp</sub>     | Low-power buffer current                                                                   | —      | —     | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                                                  | —      | _     | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                                            |        |       |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                                                       | _      | 200   |        |      |       |
| T <sub>stup</sub>   | Buffer startup time                                                                        | _      |       | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                                   | —      | 2     | —      | mV   | 1     |

Table 34. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 35. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

#### Table 36. VREF limited-range operating behaviors

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

### 6.7 Timers

See General switching specifications.

### 6.8 Communication interfaces

#### Peripheral operating requirements and behaviors

| Num | Description                         | Min.                          | Max.                     | Unit | Notes |
|-----|-------------------------------------|-------------------------------|--------------------------|------|-------|
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | —                        | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | —                             | 10                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -4.5                          | —                        | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 20.5                          | —                        | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             |                          | ns   |       |

 Table 39.
 Master mode DSPI timing (full voltage range) (continued)

- 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.
- 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



#### Figure 23. DSPI classic SPI timing — master mode

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   |                           | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              |                           | 20                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 19                       | ns   |

#### Pinout

| 121<br>MAP | 100<br>LQFP | Pin Name                                         | Default                                          | ALTO                                             | ALT1             | ALT2                                | ALT3            | ALT4 | ALT5 | ALT6       | ALT7                   | EzPort   |
|------------|-------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------|-------------------------------------|-----------------|------|------|------------|------------------------|----------|
| DOA<br>12  | 17          |                                                  |                                                  |                                                  |                  |                                     |                 |      |      |            |                        |          |
| K1         | 18          | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3                | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3                | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3                |                  |                                     |                 |      |      |            |                        |          |
| K2         | 19          | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3                | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3                | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3                |                  |                                     |                 |      |      |            |                        |          |
| L1         | 20          | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3                | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3                | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3                |                  |                                     |                 |      |      |            |                        |          |
| L2         | 21          | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3                | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3                | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3                |                  |                                     |                 |      |      |            |                        |          |
| F5         | 22          | VDDA                                             | VDDA                                             | VDDA                                             |                  |                                     |                 |      |      |            |                        |          |
| G5         | 23          | VREFH                                            | VREFH                                            | VREFH                                            |                  |                                     |                 |      |      |            |                        |          |
| G6         | 24          | VREFL                                            | VREFL                                            | VREFL                                            |                  |                                     |                 |      |      |            |                        |          |
| F6         | 25          | VSSA                                             | VSSA                                             | VSSA                                             |                  |                                     |                 |      |      |            |                        |          |
| L3         | 26          | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 |                  |                                     |                 |      |      |            |                        |          |
| K5         | 27          | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              |                  |                                     |                 |      |      |            |                        |          |
| L7         | -           | RTC_<br>WAKEUP_B                                 | RTC_<br>WAKEUP_B                                 | RTC_<br>WAKEUP_B                                 |                  |                                     |                 |      |      |            |                        |          |
| L4         | 28          | XTAL32                                           | XTAL32                                           | XTAL32                                           |                  |                                     |                 |      |      |            |                        |          |
| L5         | 29          | EXTAL32                                          | EXTAL32                                          | EXTAL32                                          |                  |                                     |                 |      |      |            |                        |          |
| K6         | 30          | VBAT                                             | VBAT                                             | VBAT                                             |                  |                                     |                 |      |      |            |                        |          |
| H5         | 31          | PTE24                                            | ADC0_SE17                                        | ADC0_SE17                                        | PTE24            |                                     | UART4_TX        |      |      | EWM_OUT_b  |                        |          |
| J5         | 32          | PTE25                                            | ADC0_SE18                                        | ADC0_SE18                                        | PTE25            |                                     | UART4_RX        |      |      | EWM_IN     |                        |          |
| H6         | 33          | PTE26                                            | DISABLED                                         |                                                  | PTE26            |                                     | UART4_CTS_<br>b |      |      | RTC_CLKOUT |                        |          |
| J6         | 34          | PTA0                                             | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK                | TSI0_CH1                                         | PTAO             | UART0_CTS_<br>b/<br>UART0_COL_<br>b | FTM0_CH5        |      |      |            | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| H8         | 35          | PTA1                                             | JTAG_TDI/<br>EZP_DI                              | TSI0_CH2                                         | PTA1             | UART0_RX                            | FTM0_CH6        |      |      |            | JTAG_TDI               | EZP_DI   |
| J7         | 36          | PTA2                                             | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO                | TSI0_CH3                                         | PTA2             | UARTO_TX                            | FTM0_CH7        |      |      |            | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| H9         | 37          | PTA3                                             | JTAG_TMS/<br>SWD_DIO                             | TSI0_CH4                                         | PTA3             | UARTO_RTS_<br>b                     | FTM0_CH0        |      |      |            | JTAG_TMS/<br>SWD_DIO   |          |
| J8         | 38          | PTA4/<br>LLWU_P3                                 | NMI_b/<br>EZP_CS_b                               | TSI0_CH5                                         | PTA4/<br>LLWU_P3 |                                     | FTM0_CH1        |      |      |            | NMI_b                  | EZP_CS_b |

Pinout

## 8.2 K10 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.