

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SPI, UART/USART              |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 74                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 39x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 121-LFBGA                                                             |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dx128vmc7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.freescale.com and perform a part number search for the following device numbers: PK10 and MK10.

# 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K10                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...

General

| Symbol           | Description                                                    | Min.           | Max.                  | Unit |
|------------------|----------------------------------------------------------------|----------------|-----------------------|------|
| I <sub>DD</sub>  | Digital supply current                                         | —              | 185                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3           | 5.5                   | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3           | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25            | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                          | $V_{DD} - 0.3$ | V <sub>DD</sub> + 0.3 | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                     | -0.3           | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

# 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

#### Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have  $C_L=30$  pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)

## 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements

| Symbol              | Description                                                                              | Min.                  | Max.                 | Unit | Notes |
|---------------------|------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage                                                                           | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                                                    | 1.71                  | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>    | RTC battery supply voltage                                                               | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>     | Input high voltage                                                                       |                       |                      |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | $0.7 \times V_{DD}$   | _                    | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$  | _                    | V    |       |
| V <sub>IL</sub>     | Input low voltage                                                                        |                       |                      |      |       |
|                     | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                              | _                     | $0.35 \times V_{DD}$ | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                         | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin                                   |                       |                      |      | 1     |
|                     | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                | -5                    | _                    | mA   |       |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current —                         |                       |                      |      | 3     |
|                     | single pin                                                                               |                       |                      | mA   |       |
|                     | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> | -5                    | _                    |      |       |
|                     | • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection)                   |                       | +5                   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit,                                     |                       |                      |      |       |
|                     | positive injection currents of 16 contiguous pins                                        |                       |                      |      |       |
|                     | Negative current injection                                                               | -25                   | _                    | mA   |       |
|                     | Positive current injection                                                               | —                     | +25                  |      |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                           | 1.2                   |                      | V    |       |
| V <sub>RFVBAT</sub> | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                       | V <sub>POR_VBAT</sub> |                      | V    |       |

- 1. All 5 V tolerant digital I/O pins are internally clamped to  $V_{SS}$  through a ESD protection diode. There is no diode connection to  $V_{DD}$ . If  $V_{IN}$  greater than  $V_{DIO\_MIN}$  (= $V_{SS}$ -0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=( $V_{DIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
- 3. All analog pins are internally clamped to  $V_{SS}$  and  $V_{DD}$  through ESD protection diodes. If  $V_{IN}$  is greater than  $V_{AIO\_MIN}$  (= $V_{SS}$ -0.3V) and  $V_{IN}$  is less than  $V_{AIO\_MAX}$ (= $V_{DD}$ +0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=( $V_{AIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=( $V_{AIO\_MIN}$ - $V_{IN}$ )/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=( $V_{IN}$ - $V_{AIO\_MAX}$ )/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

# 5.2.3 Voltage and current operating behaviors

| Symbol           | Description                                                                                           | Min.                  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                             |                       |       |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -9mA                                   | V <sub>DD</sub> – 0.5 | —     | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -3\text{mA}$    | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | Output high voltage — low drive strength                                                              |                       |       |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2mA                                   | V <sub>DD</sub> – 0.5 | —     | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -0.6 \text{mA}$ | V <sub>DD</sub> – 0.5 | _     | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                               | _                     | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                              |                       |       |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9mA                                    | _                     | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 3\text{mA}$     | —                     | 0.5   | V    |       |
|                  | Output low voltage — low drive strength                                                               |                       |       |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2mA                                    | _                     | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 0.6 \text{mA}$  | -                     | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                | _                     | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                            | -                     | 1     | μA   | 1     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25°C                                                               | —                     | 0.025 | μΑ   | 1     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                            | —                     | 1     | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                             | 20                    | 50    | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                           | 20                    | 50    | kΩ   | 3     |

 Table 4. Voltage and current operating behaviors

1. Measured at VDD=3.6V

2. Measured at  $V_{\text{DD}}$  supply voltage =  $V_{\text{DD}}$  min and Vinput =  $V_{\text{SS}}$ 

3. Measured at  $V_{\text{DD}}$  supply voltage =  $V_{\text{DD}}$  min and Vinput =  $V_{\text{DD}}$ 

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 72 MHz
- Bus clock = 36 MHz
- FlexBus clock = 36 MHz
- Flash clock = 24 MHz

| Symbol           | Description                                                                                                                                                        | Min. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _    | 300  | μs   | 1     |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 112  | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                        | _    | 74   | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    | 73   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 5.9  | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       | _    | 5.8  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 4.2  | μs   |       |

### Table 5. Power mode transition operating behaviors

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

### 5.2.5 Power consumption operating behaviors Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                   | Min. | Тур.  | Max.     | Unit | Notes |
|----------------------|-------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>     | Analog supply current                                                         | —    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks disabled, code executing from flash  |      |       |          |      | 2     |
|                      | • @ 1.8V                                                                      | _    | 21.5  | 25       | mA   |       |
|                      | • @ 3.0V                                                                      | _    | 21.5  | 30       | mA   |       |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks enabled, code executing from flash   |      |       |          |      | 3, 4  |
|                      | • @ 1.8V                                                                      | _    | 31    | 34       | mA   |       |
|                      | • @ 3.0V                                                                      |      | _     | _        |      |       |
|                      | • @ 25°C                                                                      | _    | 31    | 34       | mA   |       |
|                      | • @ 125°C                                                                     | _    | 32    | 39       | mA   |       |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled    |      | 12.5  |          | mA   | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled |      | 7.2   |          | mA   | 5     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 0.996 | _        | mA   | 6     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.46  | _        | mA   | 7     |

Table continues on the next page ...

K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

# 6.1.2 JTAG electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 25   |      |
|        | Serial Wire Debug                                  | 0    | 50   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | —    | ns   |
|        | JTAG and CJTAG                                     | 20   | —    | ns   |
|        | Serial Wire Debug                                  | 10   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | —    | ns   |
| J7     | TCLK low to boundary scan output data valid        | —    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | —    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             | —    | 17   | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |

Table 13. JTAG full voltage range electricals

| Symbol | Description                 | Min. | Max. | Unit |
|--------|-----------------------------|------|------|------|
|        | Operating voltage           | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation |      |      | MHz  |
|        | Boundary Scan               | 0    | 10   |      |
|        | JTAG and CJTAG              | 0    | 20   |      |
|        | Serial Wire Debug           | 0    | 40   |      |
| J2     | TCLK cycle period           | 1/J1 | —    | ns   |
| J3     | TCLK clock pulse width      |      |      |      |
|        | Boundary Scan               | 50   | —    | ns   |
|        | JTAG and CJTAG              | 25   | —    | ns   |
|        | Serial Wire Debug           | 12.5 |      | ns   |
| J4     | TCLK rise and fall times    | —    | 3    | ns   |

Table continues on the next page...

#### Peripheral operating requirements and behaviors

| Symbol | Description                                        | Min.   | Max. | Unit |
|--------|----------------------------------------------------|--------|------|------|
| J5     | Boundary scan input data setup time to TCLK rise   | 20     | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0      |      | ns   |
| J7     | TCLK low to boundary scan output data valid        |        | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |        | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8      |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4    |      | ns   |
| J11    | TCLK low to TDO data valid                         | — 22.1 |      | ns   |
| J12    | TCLK low to TDO high-Z                             |        | 22.1 | ns   |
| J13    | TRST assert time                                   | 100    |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8      |      | ns   |

### Table 13. JTAG full voltage range electricals (continued)



Figure 6. Test clock input timing



### Figure 7. Boundary scan (JTAG) timing

| Symbol                   | Description                                                                                                                    | Min.   | Тур. | Max.                                        | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------------|------|-------|
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                              | _      | 180  | _                                           | ps   |       |
|                          | <ul> <li>f<sub>VCO</sub> = 48 MHz</li> <li>f<sub>VCO</sub> = 98 MHz</li> </ul>                                                 | _      | 150  | _                                           |      |       |
| t <sub>fll_acquire</sub> | FLL target frequency acquisition time                                                                                          | _      | —    | 1                                           | ms   | 6     |
|                          | PI                                                                                                                             | LL     |      |                                             |      |       |
| f <sub>vco</sub>         | VCO operating frequency                                                                                                        | 48.0   | _    | 100                                         | MHz  |       |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 96 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 48) | _      | 1060 | _                                           | μA   | 7     |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>2 MHz, VDIV multiplier = 24) | _      | 600  | _                                           | μA   | 7     |
| f <sub>pll_ref</sub>     | PLL reference frequency range                                                                                                  | 2.0    | —    | 4.0                                         | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (RMS)                                                                                                        |        |      |                                             |      | 8     |
|                          | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 120  | —                                           | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                                                                   |        | 50   | —                                           | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated jitter over 1µs (RMS)                                                                                          |        |      |                                             |      | 8     |
|                          | • f <sub>vco</sub> = 48 MHz                                                                                                    | _      | 1350 | _                                           | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                                                                   |        | 600  | —                                           | ps   |       |
| D <sub>lock</sub>        | Lock entry frequency tolerance                                                                                                 | ± 1.49 | _    | ± 2.98                                      | %    |       |
| D <sub>unl</sub>         | Lock exit frequency tolerance                                                                                                  | ± 4.47 | —    | ± 5.97                                      | %    |       |
| t <sub>pll_lock</sub>    | Lock detector detection time                                                                                                   | _      | _    | $150 \times 10^{-6} + 1075(1/ f_{pll_ref})$ | S    | 9     |

Table 14. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

- 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 7. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

#### K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                              | 1.71 | —    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0)                     |      |      |      |      | 1     |
|                    | • 32 kHz                                                    | —    | 500  | —    | nA   |       |
|                    | • 4 MHz                                                     | _    | 200  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                                          | _    | 300  | _    | μΑ   |       |
|                    | • 16 MHz                                                    | _    | 950  | _    | μΑ   |       |
|                    | • 24 MHz                                                    | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                                    | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1)                     |      |      |      |      | 1     |
|                    | • 32 kHz                                                    | _    | 25   | _    | μΑ   |       |
|                    | • 4 MHz                                                     | _    | 400  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                          | _    | 500  | _    | μA   |       |
|                    | • 16 MHz                                                    | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                                    | _    | 3    | _    | mA   |       |
|                    | • 32 MHz                                                    | _    | 4    | _    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                                      | _    | —    | _    |      | 2, 3  |
| Cy                 | XTAL load capacitance                                       |      | —    |      |      | 2, 3  |
| R <sub>F</sub>     | Feedback resistor — low-frequency, low-power mode (HGO=0)   | _    | _    |      | MΩ   | 2, 4  |
|                    | Feedback resistor — low-frequency, high-gain mode (HGO=1)   | _    | 10   | _    | MΩ   |       |
|                    | Feedback resistor — high-frequency, low-power mode (HGO=0)  | _    | _    | _    | MΩ   |       |
|                    | Feedback resistor — high-frequency, high-gain mode (HGO=1)  | _    | 1    |      | MΩ   |       |
| R <sub>S</sub>     | Series resistor — low-frequency, low-power<br>mode (HGO=0)  | _    | _    |      | kΩ   |       |
|                    | Series resistor — low-frequency, high-gain mode (HGO=1)     | —    | 200  | —    | kΩ   |       |
|                    | Series resistor — high-frequency, low-power<br>mode (HGO=0) | _    | —    |      | kΩ   |       |
|                    | Series resistor — high-frequency, high-gain<br>mode (HGO=1) |      |      |      |      |       |
|                    |                                                             | _    | 0    | _    | kΩ   |       |

### 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

Table continues on the next page...

#### Peripheral operating requirements and behaviors

| Symbol                  | Description                                              | Min.       | Тур.         | Max.     | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|----------|------|-------|
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time                | —          | —            | 30       | μs   | 1     |
|                         | Swap Control execution time                              |            |              |          |      |       |
| t <sub>swapx01</sub>    | control code 0x01                                        | _          | 200          | _        | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                                        | _          | 70           | 150      | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                                        | _          | 70           | 150      | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                                        | _          | —            | 30       | μs   |       |
|                         | Program Partition for EEPROM execution time              |            |              |          |      |       |
| t <sub>pgmpart32k</sub> | • 32 KB FlexNVM                                          | _          | 70           |          | ms   |       |
|                         | Set FlexRAM Function execution time:                     |            |              |          |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                        | _          | 50           | _        | μs   |       |
| t <sub>setram8k</sub>   | 8 KB EEPROM backup                                       | _          | 0.3          | 0.5      | ms   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                      | _          | 0.7          | 1.0      | ms   |       |
|                         | Byte-write to FlexRAM                                    | for EEPROM | l operation  |          |      |       |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time     | _          | 175          | 260      | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr8b8k</sub>   | 8 KB EEPROM backup                                       | _          | 340          | 1700     | μs   |       |
| t <sub>eewr8b16k</sub>  | 16 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | _          | 475          | 2000     | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | I operation  | I        | 1    | 1     |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260      | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr16b8k</sub>  | 8 KB EEPROM backup                                       | _          | 340          | 1700     | μs   |       |
| t <sub>eewr16b16k</sub> | 16 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | _          | 475          | 2000     | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | <u>ו</u> |      | 1     |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time |            | 360          | 540      | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |          |      |       |
| t <sub>eewr32b8k</sub>  | 8 KB EEPROM backup                                       | _          | 545          | 1950     | μs   |       |
| t <sub>eewr32b16k</sub> | 16 KB EEPROM backup                                      | _          | 630          | 2050     | μs   |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 810          | 2250     | μs   |       |

### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

#### Peripheral operating requirements and behaviors



Figure 11. EzPort Timing Diagram

### 6.4.3 Flexbus Switching Specifications

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

| Num | Description                             | Min. | Max.   | Unit | Notes |
|-----|-----------------------------------------|------|--------|------|-------|
|     | Operating voltage                       | 2.7  | 3.6    | V    |       |
|     | Frequency of operation                  | _    | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 20   | —      | ns   |       |
| FB2 | Address, data, and control output valid | —    | 11.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0.5  | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 8.5  | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5  | _      | ns   | 2     |

Table 24. Flexbus limited voltage range switching specifications

1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

Peripheral operating requirements and behaviors



Figure 13. FlexBus write timing diagram

# 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

# 6.6 Analog

| Symbol             | Description                  | Conditions <sup>1</sup>              | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
|--------------------|------------------------------|--------------------------------------|--------------|-------------------|--------------|------------------|-------------------------|
|                    | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2          | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                    | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4          | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub> |                              | • ADLPC = 0, ADHSC = 0               | 3.0          | 5.2               | 7.3          | MHz              |                         |
|                    |                              | • ADLPC = 0, ADHSC = 1               | 4.4          | 6.2               | 9.5          | MHz              |                         |
|                    | Sample Time                  | See Reference Manual chapter         | for sample t | imes              |              |                  |                         |
| TUE                | Total unadjusted             | 12-bit modes                         |              | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                    | error                        | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±1.4              | ±2.1         |                  |                         |
| DNL                | Differential non-            | 12-bit modes                         |              | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                    | linearity                    |                                      |              |                   | -0.3 to 0.5  |                  |                         |
|                    |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.2              |              |                  |                         |
| INL                | Integral non-                | 12-bit modes                         |              | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                       |
|                    | linearity                    |                                      |              |                   | -0.7 to +0.5 |                  |                         |
|                    |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.5              |              |                  |                         |
| E <sub>FS</sub>    | Full-scale error             | 12-bit modes                         | —            | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                    |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | -1.4              | -1.8         |                  | V <sub>DDA</sub>        |
| Eo                 | Quantization                 | 16-bit modes                         |              | -1 to 0           |              | LSB <sup>4</sup> |                         |
|                    | error                        | • ≤13-bit modes                      | —            |                   | ±0.5         |                  |                         |
| ENOB               | Effective number             | 16-bit differential mode             |              |                   |              |                  | 6                       |
|                    | of bits                      | • Avg = 32                           | 12.8         | 14.5              | _            | bits             |                         |
|                    |                              | • Avg = 4                            | 11.9         | 13.8              | —            | bits             |                         |
|                    |                              | 16-bit single-ended mode             |              |                   |              |                  |                         |
|                    |                              | • Avg = 32                           | 10.0         | 10.0              |              |                  |                         |
|                    |                              | • Avg = 4                            | 12.2         | 13.9              | _            | bits             |                         |
|                    |                              |                                      | 11.4         | 13.1              | _            | bits             |                         |
| SINAD              | plus distortion              | See ENOB                             | 6.02         | 2 × ENOB +        | 1.76         | dB               |                         |
| THD                | Total harmonic               | 16-bit differential mode             |              |                   |              |                  | 7                       |
|                    | distortion                   | • Avg = 32                           | —            | -94               | —            | dB               |                         |
|                    |                              | 16-bit single-ended mode             |              |                   |              |                  |                         |
|                    |                              | • Avg = 32                           | —            | -85               | _            | dB               |                         |
| SEDB               | Sourious free                | 16-bit differential mode             |              |                   |              |                  | 7                       |
|                    | dynamic range                | • Δvg = 32                           | 82           | 05                |              | dB               | '                       |
|                    | -                            | - Avy = 52                           | 02           | 90                |              | uD               |                         |
|                    |                              | 16-bit single-ended mode             | 70           | 00                |              | AD               |                         |
|                    |                              | • Avg = 32                           | 70           | 30                |              | UD               |                         |

# Table 27. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

Table continues on the next page ...

### 6.6.3.2 12-bit DAC operating behaviors Table 32. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                         | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|-------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub>      | Supply current — low-power mode                                                     | —                         | —        | 150               | μΑ     |       |
| I <sub>DDA_DACH</sub><br>P | Supply current — high-speed mode                                                    | —                         | —        | 700               | μΑ     |       |
| tDACLP                     | Full-scale settling time (0x080 to 0xF7F) —<br>low-power mode                       | —                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                         |                           | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)<br>— low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000           | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF      | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                      | —                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                       | —                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                     | —                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                        | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                          | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 \text{ V}$                           | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                              | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>            | Temperature coefficient gain error                                                  | _                         | 0.000421 | _                 | %FSR/C |       |
| Rop                        | Output resistance load = $3 \text{ k}\Omega$                                        | —                         | —        | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                                 |                           |          |                   | V/µs   |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 1.2                       | 1.7      | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 0.05                      | 0.12     | —                 |        |       |
| СТ                         | Channel to channel cross talk                                                       | —                         | —        | -80               | dB     |       |
| BW                         | 3dB bandwidth                                                                       |                           |          |                   | kHz    |       |
|                            | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul>                                    | 550                       | _        | —                 |        |       |
|                            | Low power (SP <sub>LP</sub> )                                                       | 40                        | _        | —                 |        |       |

1. Settling within ±1 LSB

- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to V\_{DACR} –100 mV with V\_{DDA} > 2.4 V
- 5. Calculated by a best fit curve from V\_{SS} + 100 mV to V\_{DACR} 100 mV
- V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device

| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | —     | 1.2376 | V    |       |
| V <sub>out</sub>    | Voltage reference output — user trim                                                       | 1.193  | _     | 1.197  | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                                                | —      | 0.5   | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | _      | —     | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                                                       | —      | —     | 80     | μA   | 1     |
| I <sub>lp</sub>     | Low-power buffer current                                                                   | —      | —     | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                                                  | —      | _     | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                                            |        |       |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                                                       | _      | 200   |        |      |       |
| T <sub>stup</sub>   | Buffer startup time                                                                        | _      |       | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                                   | —      | 2     | —      | mV   | 1     |

Table 34. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

#### Table 35. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

#### Table 36. VREF limited-range operating behaviors

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

## 6.7 Timers

See General switching specifications.

### 6.8 Communication interfaces

# Table 43. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                                    | Min. | Max. | Unit |
|------|-------------------------------------------------------------------|------|------|------|
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns   |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | —    | ns   |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns   |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 53   |      | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns   |



### Figure 27. I2S/SAI timing — master modes

# Table 44. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 7.6  | —    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 67   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |

Table continues on the next page ...

#### K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

# Table 44. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                                 | Min. | Max. | Unit |
|------|----------------------------------------------------------------|------|------|------|
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 30   | —    | ns   |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 6.5  | —    | ns   |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 72   | ns   |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 28. I2S/SAI timing — slave modes

## 6.9 Human-machine interfaces (HMI)

### 6.9.1 TSI electrical specifications

#### Table 45. TSI electrical specifications

| Symbol              | Description                                                                      | Min. | Тур. | Max. | Unit | Notes |
|---------------------|----------------------------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DDTSI</sub>  | Operating voltage                                                                | 1.71 | —    | 3.6  | V    |       |
| C <sub>ELE</sub>    | Target electrode capacitance range                                               | 1    | 20   | 500  | pF   | 1     |
| f <sub>REFmax</sub> | Reference oscillator frequency                                                   | _    | 8    | 15   | MHz  | 2, 3  |
| f <sub>ELEmax</sub> | Electrode oscillator frequency                                                   | —    | 1    | 1.8  | MHz  | 2, 4  |
| C <sub>REF</sub>    | Internal reference capacitor                                                     | _    | 1    | —    | pF   |       |
| V <sub>DELTA</sub>  | Oscillator delta voltage                                                         | _    | 500  | _    | mV   | 2, 5  |
| I <sub>REF</sub>    | Reference oscillator current source base current<br>• 2 μA setting (REFCHRG = 0) |      | 2    | 3    | μA   | 2, 6  |
|                     | <ul> <li>32 µA setting (REFCHRG = 15)</li> </ul>                                 | _    | 36   | 50   |      |       |

Table continues on the next page...

K10 Sub-Family Data Sheet, Rev. 3, 11/2012.

#### Pinout

| 121<br>MAD | 100  | Pin Name          | Default   | ALT0      | ALT1              | ALT2      | ALT3                                | ALT4     | ALT5                                   | ALT6      | ALT7 | EzPort |
|------------|------|-------------------|-----------|-----------|-------------------|-----------|-------------------------------------|----------|----------------------------------------|-----------|------|--------|
| BGA        | LUFP |                   |           |           |                   |           |                                     |          |                                        |           |      |        |
| C4         | 91   | PTC17             | DISABLED  |           | PTC17             |           | UART3_TX                            |          | FB_CS4_b/<br>FB_TSIZ0/<br>FB_BE31_24_  |           |      |        |
| -          |      |                   |           |           |                   |           |                                     |          | b                                      |           |      |        |
| В4         | 92   | PIC18             | DISABLED  |           | PIC18             |           | DARI3_RIS_<br>b                     |          | FB_IBSI_b/<br>FB_CS2_b/<br>FB_BE15_8_b |           |      |        |
| A4         | -    | PTC19             | DISABLED  |           | PTC19             |           | UART3_CTS_<br>b                     |          | FB_CS3_b/<br>FB_BE7_0_b                | FB_TA_b   |      |        |
| D4         | 93   | PTD0/<br>LLWU_P12 | DISABLED  |           | PTD0/<br>LLWU_P12 | SPI0_PCS0 | UART2_RTS_<br>b                     |          | FB_ALE/<br>FB_CS1_b/<br>FB_TS_b        |           |      |        |
| D3         | 94   | PTD1              | ADC0_SE5b | ADC0_SE5b | PTD1              | SPI0_SCK  | UART2_CTS_<br>b                     |          | FB_CS0_b                               |           |      |        |
| C3         | 95   | PTD2/<br>LLWU_P13 | DISABLED  |           | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX                            |          | FB_AD4                                 |           |      |        |
| B3         | 96   | PTD3              | DISABLED  |           | PTD3              | SPI0_SIN  | UART2_TX                            |          | FB_AD3                                 |           |      |        |
| A3         | 97   | PTD4/<br>LLWU_P14 | DISABLED  |           | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UARTO_RTS_<br>b                     | FTM0_CH4 | FB_AD2                                 | EWM_IN    |      |        |
| A2         | 98   | PTD5              | ADC0_SE6b | ADC0_SE6b | PTD5              | SPI0_PCS2 | UART0_CTS_<br>b/<br>UART0_COL_<br>b | FTM0_CH5 | FB_AD1                                 | EWM_OUT_b |      |        |
| B2         | 99   | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UART0_RX                            | FTM0_CH6 | FB_AD0                                 | FTM0_FLT0 |      |        |
| A1         | 100  | PTD7              | DISABLED  |           | PTD7              | CMT_IRO   | UART0_TX                            | FTM0_CH7 |                                        | FTM0_FLT1 |      |        |
| A11        | —    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| B11        | —    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| C11        | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| K3         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| H4         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| J3         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| H3         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| K4         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| J9         | _    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| J4         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| H11        | _    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| A10        | _    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| A9         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| B1         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| C2         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| C1         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| D2         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| D1         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |
| E1         | -    | NC                | NC        | NC        |                   |           |                                     |          |                                        |           |      |        |

#### **Revision History**

|   | 1                                 | 2                                 | 3                                                | 4                 | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               |   |
|---|-----------------------------------|-----------------------------------|--------------------------------------------------|-------------------|-------------------------------------|-------|-------------------|-------------------|-------|-------|------------------|---|
| A | PTD7                              | PTD5                              | PTD4/<br>LLWU_P14                                | PTC19             | PTC14                               | PTC13 | PTC8              | PTC4/<br>LLWU_P8  | NC    | NC    | NC               | A |
| в | NC                                | PTD6/<br>LLWU_P15                 | PTD3                                             | PTC18             | PTC15                               | PTC12 | PTC7              | PTC3/<br>LLWU_P7  | PTC0  | PTB16 | NC               | В |
| с | NC                                | NC                                | PTD2/<br>LLWU_P13                                | PTC17             | PTC11/<br>LLWU_P11                  | PTC10 | PTC6/<br>LLWU_P10 | PTC2              | PTB19 | PTB11 | NC               | с |
| D | NC                                | NC                                | PTD1                                             | PTD0/<br>LLWU_P12 | PTC16                               | PTC9  | PTC5/<br>LLWU_P9  | PTC1/<br>LLWU_P6  | PTB18 | PTB10 | PTB8             | D |
| E | NC                                | PTE2/<br>LLWU_P1                  | PTE1/<br>LLWU_P0                                 | PTE0              | VDD                                 | VDD   | VDD               | PTB23             | PTB17 | PTB9  | PTB7             | E |
| F | PTE16                             | PTE17                             | PTE6                                             | PTE3              | VDDA                                | VSSA  | VSS               | PTB22             | PTB21 | PTB20 | PTB6             | F |
| G | PTE18                             | PTE19                             | VSS                                              | PTE5              | VREFH                               | VREFL | VSS               | PTB3              | PTB2  | PTB1  | PTB0/<br>LLWU_P5 | G |
| н | ADC0_DP1                          | ADC0_DM1                          | NC                                               | NC                | PTE24                               | PTE26 | PTE4/<br>LLWU_P2  | PTA1              | PTA3  | PTA17 | NC               | н |
| J | ADC1_DP                           | ADC1_DM                           | NC                                               | NC                | PTE25                               | PTA0  | PTA2              | PTA4/<br>LLWU_P3  | NC    | PTA16 | RESET_b          | J |
| к | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | NC                                               | NC                | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | VBAT  | PTA5              | PTA12             | PTA14 | VSS   | PTA19            | к |
| L | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | XTAL32            | EXTAL32                             | VSS   | RTC_<br>WAKEUP_B  | PTA13/<br>LLWU_P4 | PTA15 | VDD   | PTA18            | L |
|   | 1                                 | 2                                 | 3                                                | 4                 | 5                                   | 6     | 7                 | 8                 | q     | 10    | 11               |   |

Figure 30. K10 121 MAPBGA Pinout Diagram

# 9 Revision History

The following table provides a revision history for this document.

Table 46. Revision History

| Rev. No. | Date   | Substantial Changes    |
|----------|--------|------------------------|
| 1        | 3/2012 | Initial public release |

Table continues on the next page...

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:FreescaleTM} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2012 Freescale Semiconductor, Inc.





Document Number: K10P100M72SF1 Rev. 3, 11/2012