## E·XFL

#### Zilog - Z8F3222AR020SC00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | eZ8                                                           |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 20MHz                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                       |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                    |
| Number of I/O              | 46                                                            |
| Program Memory Size        | 32KB (32K x 8)                                                |
| Program Memory Type        | FLASH                                                         |
| EEPROM Size                | -                                                             |
| RAM Size                   | 2K x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                     |
| Data Converters            | A/D 12x10b                                                    |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | 0°C ~ 70°C (TA)                                               |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 64-LQFP                                                       |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f3222ar020sc00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Revision History**

Each instance in the Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages or appropriate links given in the table below.

| Date             | Revision<br>Level | Description                                                                                                                                                                                                | Page<br>No  |
|------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| December<br>2007 | 19                | Updated Zilog logo, Disclaimer section, and implemented<br>style guide. Updated Table 112. Changed Z8 Encore! 64K<br>Series to Z8 Encore! XP 64K Series Flash<br>Microcontrollers throughout the document. | All         |
| December<br>2006 | 18                | Updated Table 110 and Ordering Information.                                                                                                                                                                | 228,<br>270 |
| November<br>2006 | 17                | Updated Part Number Suffix Designations.                                                                                                                                                                   | 275         |
| June 2006        | 16                | Updated Timer 0-3 Control 1 Registers.                                                                                                                                                                     | 94          |
| October<br>2005  | 15                | The paragraph tag for Ordering Information has been changed from H1 Heading to Chapter Title.                                                                                                              | 270         |

## zilog

## **Manual Objectives**

This Product Specification provides detailed operating information for the Flash devices within Zilog's Z8 Encore! XP<sup>®</sup> 64K Series Flash Microcontrollers Microcontroller (MCU) products. Within this document, the Z8F642x, Z8F482x, Z8F322x, Z8F242x, and Z8F162x devices are referred to collectively as the Z8 Encore! XP<sup>®</sup> 64K Series Flash Microcontrollers unless specifically stated otherwise.

#### **About This Manual**

Zilog<sup>®</sup> recommends that you read and understand everything in this manual before setting up and using the product. However, we recognize that there are different styles of learning. Therefore, we have designed this Product Specification to be used either as a *how to* procedural manual or a reference guide to important data.

#### Intended Audience

This document is written for Zilog customers who are experienced at working with microcontrollers, integrated circuits, or printed circuit assemblies.

#### **Manual Conventions**

The following assumptions and conventions are adopted to provide clarity and ease of use:

#### **Courier Typeface**

Commands, code lines and fragments, bits, equations, hexadecimal addresses, and various executable items are distinguished from general text by the use of the Courier typeface. Where the use of the font is not indicated, as in the Index, the name of the entity is presented in upper case.

• Example: FLAGS[1] is smrf.

#### **Hexadecimal Values**

Hexadecimal values are designated by uppercase *H* suffix and appear in the Courier typeface.

• Example: R1 is set to F8H.

#### **Brackets**

The square brackets, [], indicate a register or bus.

• Example: For the register R1[7:0], R1 is an 8-bit register, R1[7] is the most significant bit, and R1[0] is the least significant bit.

#### Z8 Encore! XP<sup>®</sup> 64K Series Flash Microcontrollers Product Specification





34

# zilog

## **GPIO Alternate Functions**

Many of the GPIO port pins can be used as both general-purpose I/O and to provide access to on-chip peripheral functions such as the timers and serial communication devices. The Port A–H Alternate Function sub-registers configure these pins for either general-purpose I/O or alternate function operation. When a pin is configured for alternate function, control of the port pin direction (input/output) is passed from the Port A–H Data Direction registers to the alternate function assigned to this pin. Table 12 lists the alternate functions associated with each port pin.

## Table 12. Port Alternate Function Mapping

| Port   | Pin | Mnemonic   | Alternate Function Description                    |
|--------|-----|------------|---------------------------------------------------|
| Port A | PA0 | TOIN       | Timer 0 Input                                     |
|        | PA1 | TOOUT      | Timer 0 Output                                    |
|        | PA2 | DE0        | UART 0 Driver Enable                              |
|        | PA3 | CTS0       | UART 0 Clear to Send                              |
|        | PA4 | RXD0/IRRX0 | UART 0/IrDA 0 Receive Data                        |
|        | PA5 | TXD0/IRTX0 | UART 0/IrDA 0 Transmit Data                       |
|        | PA6 | SCL        | I <sup>2</sup> C Clock (automatically open-drain) |
|        | PA7 | SDA        | I <sup>2</sup> C Data (automatically open-drain)  |
| Port B | PB0 | ANA0       | ADC Analog Input 0                                |
|        | PB1 | ANA1       | ADC Analog Input 1                                |
|        | PB2 | ANA2       | ADC Analog Input 2                                |
|        | PB3 | ANA3       | ADC Analog Input 3                                |
|        | PB4 | ANA4       | ADC Analog Input 4                                |
|        | PB5 | ANA5       | ADC Analog Input 5                                |
|        | PB6 | ANA6       | ADC Analog Input 6                                |
|        | PB7 | ANA7       | ADC Analog Input 7                                |



## **GPIO Control Register Definitions**

Four registers for each Port provide access to GPIO control, input data, and output data. Table 13 lists these Port registers. Use the Port A–H Address and Control registers together to provide access to sub-registers for Port configuration and control.

| Port Register Mnemonic     | Port Register Name                                              |
|----------------------------|-----------------------------------------------------------------|
| PxADDR                     | Port A–H Address Register<br>(Selects sub-registers)            |
| PxCTL                      | Port A–H Control Register<br>(Provides access to sub-registers) |
| PxIN                       | Port A-H Input Data Register                                    |
| PxOUT                      | Port A–H Output Data Register                                   |
| Port Sub-Register Mnemonic | Port Register Name                                              |
| PxDD                       | Data Direction                                                  |
| PxAF                       | Alternate Function                                              |
| PxOC                       | Output Control (Open-Drain)                                     |
| PxDD                       | High Drive Enable                                               |
| PxSMRE                     | Stop Mode Recovery Source<br>Enable                             |

#### Table 13. GPIO Port Registers and Sub-Registers

#### Port A–H Address Registers

The Port A–H Address registers select the GPIO Port functionality accessible through the Port A–H Control registers. The Port A–H Address and Control registers combine to provide access to all GPIO Port control (Table 14).

| Table 14 | . Port A-H | GPIO | Address | Registers | (PxADDR) |
|----------|------------|------|---------|-----------|----------|
|----------|------------|------|---------|-----------|----------|

| BITS  | 7          | 6   | 5          | 4         | 3           | 2           | 1   | 0 |  |  |  |
|-------|------------|-----|------------|-----------|-------------|-------------|-----|---|--|--|--|
| FIELD | PADDR[7:0] |     |            |           |             |             |     |   |  |  |  |
| RESET | 00H        |     |            |           |             |             |     |   |  |  |  |
| R/W   | R/W        |     |            |           |             |             |     |   |  |  |  |
| ADDR  |            | FD0 | H, FD4H, F | D8H, FDCH | , FE0H, FE4 | H, FE8H, FI | ECH |   |  |  |  |



## Port A–H Data Direction Sub-Registers

The Port A–H Data Direction sub-register is accessed through the Port A–H Control register by writing 01H to the Port A–H Address register (Table 16).

#### Table 16. Port A–H Data Direction Sub-Registers

| BITS  | 7      | 6             | 5           | 4             | 3               | 2           | 1            | 0      |  |  |  |  |
|-------|--------|---------------|-------------|---------------|-----------------|-------------|--------------|--------|--|--|--|--|
| FIELD | DD7    | DD6           | DD5         | DD4           | DD3 DD2 DD1 DD0 |             |              |        |  |  |  |  |
| RESET |        | 1             |             |               |                 |             |              |        |  |  |  |  |
| R/W   |        | R/W           |             |               |                 |             |              |        |  |  |  |  |
| ADDR  | lf 01F | I in Port A–I | H Address R | egister, acce | essible throu   | gh Port A–⊦ | I Control Re | gister |  |  |  |  |

DD[7:0]—Data Direction

These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction register setting.

- 0 = Output. Data in the Port A–H Output Data register is driven onto the port pin.
- 1 = Input. The port pin is sampled and the value written into the Port A–H Input Data Register. The output driver is tri-stated.

### Port A–H Alternate Function Sub-Registers

The Port A–H Alternate Function sub-register (Table 17) is accessed through the Port A–H Control register by writing 02H to the Port A–H Address register. The Port A–H Alternate Function sub-registers select the alternate functions for the selected pins. To determine the alternate function associated with each port pin, see GPIO Alternate Functions on page 59.

**Caution:** Do not enable alternate function for GPIO port pins which do not have an associated alternate function. Failure to follow this guideline may result in unpredictable operation.

### Table 17. Port A–H Alternate Function Sub-Registers

| BITS  | 7      | 6             | 5           | 4             | 3               | 2           | 2 1          |        |  |  |  |
|-------|--------|---------------|-------------|---------------|-----------------|-------------|--------------|--------|--|--|--|
| FIELD | AF7    | AF6           | AF5         | AF4           | AF3 AF2 AF1 AF0 |             |              |        |  |  |  |
| RESET | 0      |               |             |               |                 |             |              |        |  |  |  |
| R/W   | R/W    |               |             |               |                 |             |              |        |  |  |  |
| ADDR  | lf 02⊦ | l in Port A–ł | H Address R | egister, acce | essible throu   | gh Port A–⊦ | I Control Re | gister |  |  |  |

63



## **Interrupt Controller**

#### **Overview**

The interrupt controller on the 64K Series products prioritizes the interrupt requests from the on-chip peripherals and the GPIO port pins. The features of the interrupt controller include the following:

- 24 unique interrupt vectors:
  - 12 GPIO port pin interrupt sources
  - 12 on-chip peripheral interrupt sources
- Flexible GPIO interrupts
  - Eight selectable rising and falling edge GPIO interrupts
  - Four dual-edge interrupts
- Three levels of individually programmable interrupt priority
- Watchdog Timer can be configured to generate an interrupt

Interrupt requests (IRQs) allow peripheral devices to suspend CPU operation in an orderly manner and force the CPU to start an interrupt service routine (ISR). Usually this interrupt service routine is involved with the exchange of data, status information, or control information between the CPU and the interrupting peripheral. When the service routine is completed, the CPU returns to the operation from which it was interrupted.

The eZ8 CPU supports both vectored and polled interrupt handling. For polled interrupts, the interrupt control has no effect on operation. For more information on interrupt servicing by the eZ8 CPU, refer to  $eZ8^{\text{TM}}$  CPU Core User Manual (UM0128) available for download at www.zilog.com.

#### Interrupt Vector Listing

Table 23 lists all of the interrupts available in order of priority. The interrupt vector is stored with the most-significant byte (MSB) at the even Program Memory address and the least-significant byte (LSB) at the following odd Program Memory address.



| Priority | Program Memory<br>Vector Address | Interrupt Source                                 |
|----------|----------------------------------|--------------------------------------------------|
| Highest  | 0002H                            | Reset (not an interrupt)                         |
|          | 0004H                            | Watchdog Timer (see Watchdog Timer on page 97)   |
|          | 0006H                            | Illegal Instruction Trap (not an interrupt)      |
|          | 0008H                            | Timer 2                                          |
|          | 000AH                            | Timer 1                                          |
|          | 000CH                            | Timer 0                                          |
|          | 000EH                            | UART 0 receiver                                  |
|          | 0010H                            | UART 0 transmitter                               |
|          | 0012H                            | l <sup>2</sup> C                                 |
|          | 0014H                            | SPI                                              |
|          | 0016H                            | ADC                                              |
|          | 0018H                            | Port A7 or Port D7, rising or falling input edge |
|          | 001AH                            | Port A6 or Port D6, rising or falling input edge |
|          | 001CH                            | Port A5 or Port D5, rising or falling input edge |
|          | 001EH                            | Port A4 or Port D4, rising or falling input edge |
|          | 0020H                            | Port A3 or Port D3, rising or falling input edge |
|          | 0022H                            | Port A2 or Port D2, rising or falling input edge |
|          | 0024H                            | Port A1 or Port D1, rising or falling input edge |
|          | 0026H                            | Port A0 or Port D0, rising or falling input edge |
|          | 0028H                            | Timer 3 (not available in 44-pin packages)       |
|          | 002AH                            | UART 1 receiver                                  |
|          | 002CH                            | UART 1 transmitter                               |
|          | 002EH                            | DMA                                              |
|          | 0030H                            | Port C3, both input edges                        |
|          | 0032H                            | Port C2, both input edges                        |
|          | 0034H                            | Port C1, both input edges                        |
| Lowest   | 0036H                            | Port C0, both input edges                        |

## Table 23. Interrupt Vectors in Order of Priority

## Z8 Encore! XP<sup>®</sup> 64K Series Flash Microcontrollers Product Specification





Figure 12. Timer Block Diagram

## Operation

The timers are 16-bit up-counters. Minimum time-out delay is set by loading the value 0001H into the Timer Reload High and Low Byte registers and setting the prescale value to 1. Maximum time-out delay is set by loading the value 0000H into the Timer Reload High and Low Byte registers and setting the prescale value to 128. If the Timer reaches FFFFH, the timer rolls over to 0000H and continues counting.

#### **Timer Operating Modes**

The timers can be configured to operate in the following modes:

#### **ONE-SHOT Mode**

In ONE-SHOT mode, the timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the Reload value, the timer generates an interrupt and the count value in the Timer High and Low Byte registers is reset to 0001H. Then, the timer is automatically disabled and stops counting.

Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state for one system clock cycle (from Low to High or from High to Low) upon timer Reload. If it is desired to have the Timer Output make a permanent state change upon

# zilog <sub>11</sub>

#### **Receiver Interrupts**

The receiver generates an interrupt when any of the following occurs:

• A data byte has been received and is available in the UART Receive Data register. This interrupt can be disabled independent of the other receiver interrupt sources. The received data interrupt occurs once the receive character has been received and placed in the Receive Data register. Software must respond to this received data available condition before the next character is completely received to avoid an overrun error.

**Note:** In MULTIPROCESSOR mode (MPEN = 1), the receive data interrupts are dependent on the multiprocessor configuration and the most recent address byte.

- A break is received
- An overrun is detected
- A data framing error is detected

#### **UART Overrun Errors**

When an overrun error condition occurs the UART prevents overwriting of the valid data currently in the Receive Data register. The Break Detect and Overrun status bits are not displayed until after the valid data has been read.

After the valid data has been read, the UART Status 0 register is updated to indicate the overrun condition (and Break Detect, if applicable). The RDA bit is set to 1 to indicate that the Receive Data register contains a data byte. However, because the overrun error occurred, this byte may not contain valid data and should be ignored. The BRKD bit indicates if the overrun was caused by a break condition on the line. After reading the status byte indicating an overrun error, the Receive Data register must be read again to clear the error bits is the UART Status 0 register. Updates to the Receive Data register occur only when the next data word is received.

#### **UART Data and Error Handling Procedure**

Figure 18 on page 113 displays the recommended procedure for use in UART receiver interrupt service routines.



PE—Parity Error

This bit indicates that a parity error has occurred. Reading the UART Receive Data register clears this bit.

0 = No parity error occurred.

1 = A parity error occurred.

OE—Overrun Error

This bit indicates that an overrun error has occurred. An overrun occurs when new data is received and the UART Receive Data register has not been read. If the RDA bit is reset to 0, then reading the UART Receive Data register clears this bit.

0 = No overrun error occurred.

1 = An overrun error occurred.

FE—Framing Error

This bit indicates that a framing error (no Stop bit following data reception) was detected. Reading the UART Receive Data register clears this bit.

0 = No framing error occurred.

1 = A framing error occurred.

#### BRKD—Break Detect

This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and Stop bit(s) are all zeros then this bit is set to 1. Reading the UART Receive Data register clears this bit.

0 = No break occurred.

1 = A break occurred.

TDRE—Transmitter Data Register Empty

This bit indicates that the UART Transmit Data register is empty and ready for additional data. Writing to the UART Transmit Data register resets this bit.

0 = Do not write to the UART Transmit Data register.

1 = The UART Transmit Data register is ready to receive an additional byte to be transmitted.

TXE—Transmitter Empty

This bit indicates that the transmit shift register is empty and character transmission is finished.

0 = Data is currently transmitting.

1 = Transmission is complete.

 $CTS \longrightarrow \overline{CTS}$  signal

When this bit is read it returns the level of the  $\overline{\text{CTS}}$  signal.

#### UART Status 1 Register

This register contains multiprocessor control and status bits.



REN—Receive Enable This bit enables or disables the receiver.

0 = Receiver disabled.

1 =Receiver enabled.

CTSE—CTS Enable

 $0 = \text{The }\overline{\text{CTS}}$  signal has no effect on the transmitter.

1 = The UART recognizes the  $\overline{\text{CTS}}$  signal as an enable control from the transmitter.

PEN—Parity Enable

This bit enables or disables parity. Even or odd is determined by the PSEL bit. It is overridden by the MPEN bit.

0 = Parity is disabled.

1 = The transmitter sends data with an additional parity bit and the receiver receives an additional parity bit.

PSEL—Parity Select

0 = Even parity is transmitted and expected on all received data.

1 = Odd parity is transmitted and expected on all received data.

#### SBRK—Send Break

This bit pauses or breaks data transmission. Sending a break interrupts any transmission in progress, so ensure that the transmitter has finished sending data before setting this bit.

- 0 = No break is sent.
- 1 = The output of the transmitter is zero.

STOP—Stop Bit Select

0 = The transmitter sends one stop bit.

1 = The transmitter sends two stop bits.

LBEN—Loop Back Enable

0 = Normal operation.

1 = All transmitted data is looped back to the receiver.

#### Table 57. UART Control 1 Register (UxCTL1)

| BITS  | 7                                             | 6   | 5 4 3 2 1 |         | 1       | 0 |  |      |  |  |  |
|-------|-----------------------------------------------|-----|-----------|---------|---------|---|--|------|--|--|--|
| FIELD | MPMD[1] MPEN MPMD[0] MPBT DEPOL BRGCTL RDAIRQ |     |           |         |         |   |  | IREN |  |  |  |
| RESET |                                               | 0   |           |         |         |   |  |      |  |  |  |
| R/W   |                                               | R/W |           |         |         |   |  |      |  |  |  |
| ADDR  |                                               |     |           | F43H ar | nd F4BH |   |  |      |  |  |  |

MPMD[1:0]—MULTIPROCESSOR Mode

If MULTIPROCESSOR (9-bit) mode is enabled,

00 = The UART generates an interrupt request on all received bytes (data and address).



repeated. If the incoming data is a logical 1 (no pulse), the Endec returns to the initial state and waits for the next falling edge. As each falling edge is detected, the Endec clock counter is reset, resynchronizing the Endec to the incoming signal. This action allows the Endec to tolerate jitter and baud rate errors in the incoming data stream. Resynchronizing the Endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a Start bit is received.

## Infrared Encoder/Decoder Control Register Definitions

All Infrared Endec configuration and status information is set by the UART control registers as defined in UART Control Register Definitions on page 114.



**Caution:** To prevent spurious signals during IrDA data transmission, set the IREN bit in the UARTx Control 1 register to 1 to enable the Infrared Encoder/Decoder before enabling the GPIO Port alternate function for the corresponding pin.

## Z8 Encore! XP<sup>®</sup> 64K Series Flash Microcontrollers Product Specification





Figure 26. SPI Timing When PHASE is 1

#### **Multi-Master Operation**

In a multi-master SPI system, all SCK pins are tied together, all MOSI pins are tied together and all MISO pins are tied together. All SPI pins must then be configured in OPEN-DRAIN mode to prevent bus contention. At any one time, only one SPI device is configured as the Master and all other SPI devices on the bus are configured as Slaves. The Master enables a single Slave by asserting the  $\overline{SS}$  pin on that Slave only. Then, the single Master drives data out its SCK and MOSI pins to the SCK and MOSI pins on the Slaves (including those which are not enabled). The enabled Slave drives data out its MISO pin to the MISO Master pin.

For a Master device operating in a multi-master system, if the  $\overline{SS}$  pin is configured as an input and is driven Low by another Master, the COL bit is set to 1 in the SPI Status Register. The COL bit indicates the occurrence of a multi-master collision (mode fault error condition).

#### Slave Operation

The SPI block is configured for SLAVE mode operation by setting the SPIEN bit to 1 and the MMEN bit to 0 in the SPICTL register and setting the SSIO bit to 0 in the SPIMODE

## zilog 154

- 4. The  $I^2C$  Controller sends the START condition.
- 5. The  $I^2C$  Controller shifts the address and read bit out the SDA signal.
- 6. If the I<sup>2</sup>C slave acknowledges the address by pulling the SDA signal Low during the next high period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status register. Continue with step 7.

If the slave does not acknowledge, the Not Acknowledge interrupt occurs (NCKI bit is set in the Status register, ACK bit is cleared). Software responds to the Not Acknowledge interrupt by setting the STOP bit and clearing the TXI bit. The  $I^2C$  Controller sends the STOP condition on the bus and clears the STOP and NCKI bits. The transaction is complete (ignore the following steps).

- The I<sup>2</sup>C Controller shifts in the byte of data from the I<sup>2</sup>C slave on the SDA signal. The I<sup>2</sup>C Controller sends a Not Acknowledge to the I<sup>2</sup>C slave if the NAK bit is set (last byte), else it sends an Acknowledge.
- 8. The  $I^2C$  Controller asserts the Receive interrupt (RDRF bit set in the Status register).
- 9. Software responds by reading the I<sup>2</sup>C Data register which clears the RDRF bit. If there is only one more byte to receive, set the NAK bit of the I<sup>2</sup>C Control register.
- 10. If there are more bytes to transfer, return to step 7.
- 11. After the last byte is shifted in, a Not Acknowledge interrupt is generated by the I<sup>2</sup>C Controller.
- 12. Software responds by setting the STOP bit of the  $I^2C$  Control register.
- 13. A STOP condition is sent to the  $I^2C$  slave, the STOP and NCKI bits are cleared.

## Read Transaction with a 10-Bit Address

Figure 33 displays the read transaction format for a 10-bit addressed slave. The shaded regions indicate data transferred from the I<sup>2</sup>C Controller to slaves and unshaded regions indicate data transferred from the slaves to the I<sup>2</sup>C Controller.

| S | Slave Address<br>1st 7 bits | W=0 | A | Slave Address<br>2nd Byte | A | S | Slave Address<br>1st 7 bits | R=1 | A | Data | A | Data | Ā | Ρ |
|---|-----------------------------|-----|---|---------------------------|---|---|-----------------------------|-----|---|------|---|------|---|---|
|---|-----------------------------|-----|---|---------------------------|---|---|-----------------------------|-----|---|------|---|------|---|---|

## Figure 33. Receive Data Format for a 10-Bit Addressed Slave

The first seven bits transmitted in the first byte are 11110xx. The two bits xx are the two most-significant bits of the 10-bit address. The lowest bit of the first byte transferred is the write control bit.

## zilog

192

#### **Flash Sector Protect Register**

The Flash Sector Protect register (Table 95) protects Flash memory sectors from being programmed or erased from user code. The Flash Sector Protect register shares its Register File address with the Page Select register. The Flash Sector protect register can be accessed only after writing the Flash Control register with 5EH.

User code can only write bits in this register to 1 (bits cannot be cleared to 0 by user code).

Table 95. Flash Sector Protect Register (FPROT)

| BITS      | 7              | 6              | 5                                   | 4             | 3              | 2 1            |               | 0   |  |  |  |
|-----------|----------------|----------------|-------------------------------------|---------------|----------------|----------------|---------------|-----|--|--|--|
| FIELD     | SECT7          | SECT6          | SECT6 SECT5 SECT4 SECT3 SECT2 SECT1 |               |                |                |               |     |  |  |  |
| RESET     | 0              |                |                                     |               |                |                |               |     |  |  |  |
| R/W       |                | R/W1           |                                     |               |                |                |               |     |  |  |  |
| ADDR      |                |                |                                     | FF            | 9H             |                |               |     |  |  |  |
| Note: R/W | 1 = Register i | s accessible f | for Read oper                       | ations. Regis | ter can be wri | tten to 1 only | (via user cod | e). |  |  |  |

SECT*n*—Sector Protect

0 = Sector *n* can be programmed or erased from user code.

1 = Sector *n* is protected and cannot be programmed or erased from user code.

\* User code can only write bits from 0 to 1.

### Flash Frequency High and Low Byte Registers

The Flash Frequency High and Low Byte registers (Table 96 and Table 97) combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit Flash Frequency registers must be written with the system clock frequency in kHz for Program and Erase operations. Calculate the Flash Frequency value using the following equation:

 $FFREQ[15:0] = \{FFREQH[7:0], FFREQL[7:0]\} = \frac{System Clock Frequency}{1000}$ 

Caution: Flash programming and erasure is not supported for system clock frequencies below 20 kHz, above 20 MHz, or outside of the valid operating frequency range for the device. The Flash Frequency High and Low Byte registers must be loaded with the correct value to insure proper program and erase times.



| ົ | n | E |
|---|---|---|
| _ | υ | J |

| Debug Command              | Command<br>Byte | Enabled when<br>NOT in DEBUG<br>mode? | Disabled by<br>Read Protect Option Bit                                                                                                                                    |  |  |
|----------------------------|-----------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Write Program Counter      | 06H             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Read Program Counter       | 07H             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Write Register             | 08H             | -                                     | Only writes of the Flash Memory Control<br>registers are allowed. Additionally, only<br>the Mass Erase command is allowed to<br>be written to the Flash Control register. |  |  |
| Read Register              | 09H             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Write Program Memory       | 0AH             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Read Program Memory        | 0BH             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Write Data Memory          | 0CH             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Read Data Memory           | 0DH             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Read Program Memory<br>CRC | 0EH             | -                                     | -                                                                                                                                                                         |  |  |
| Reserved                   | 0FH             | -                                     | -                                                                                                                                                                         |  |  |
| Step Instruction           | 10H             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Stuff Instruction          | 11H             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Execute Instruction        | 12H             | -                                     | Disabled                                                                                                                                                                  |  |  |
| Reserved                   | 13H - FFH       | -                                     | -                                                                                                                                                                         |  |  |

#### Table 101. On-Chip Debugger Commands (Continued)

In the following list of OCD Commands, data and commands sent from the host to the On-Chip Debugger are identified by 'DBG  $\leftarrow$  Command/Data'. Data sent from the On-Chip Debugger back to the host is identified by 'DBG  $\rightarrow$  Data'

• **Read OCD Revision (00H)**—The Read OCD Revision command determines the version of the On-Chip Debugger. If OCD commands are added, removed, or changed, this revision number changes.

DBG  $\leftarrow$  00H DBG  $\rightarrow$  OCDREV[15:8] (Major revision number) DBG  $\rightarrow$  OCDREV[7:0] (Minor revision number)

• **Read OCD Status Register (02H)**—The Read OCD Status Register command reads the OCDSTAT register.

```
DBG \leftarrow 02H
DBG \rightarrow OCDSTAT[7:0]
```



## Table 105. Absolute Maximum Ratings (Continued)

| Parameter                                                                                                                                                      | Minimum | Maximum | Units | Notes |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------|-------|--|--|--|
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub>                                                                                                 |         | 140     | mA    |       |  |  |  |
| 64-Pin LQFP Maximum Ratings at –40 °C to 70 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 1000    | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 275     | mA    |       |  |  |  |
| 64-Pin LQFP Maximum Ratings at 70 °C to 125 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 540     | mW    |       |  |  |  |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub>                                                                                                 |         | 150     | mA    |       |  |  |  |
| 44-Pin PLCC Maximum Ratings at –40 °C to 70 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 750     | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 200     | mA    |       |  |  |  |
| 44-Pin PLCC Maximum Ratings at 70 °C to 125 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 295     | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 83      | mA    |       |  |  |  |
| 44-Pin LQFP Maximum Ratings at –40 °C to 70 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 750     | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 200     | mA    |       |  |  |  |
| 44-Pin LQFP Maximum Ratings at 70 °C to 125 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 360     | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 100     | mA    |       |  |  |  |
| 40-Pin PDIP Maximum Ratings at –40 °C to 70 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 1000    | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 275     | mA    |       |  |  |  |
| 40-Pin PDIP Maximum Ratings at 70 °C to 125 °C                                                                                                                 |         |         |       |       |  |  |  |
| Total power dissipation                                                                                                                                        |         | 540     | mW    |       |  |  |  |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                                                                                               |         | 150     | mA    |       |  |  |  |
| <b>Note:</b> This voltage applies to all pins except the following: VDD, AVDD, pins supporting analog input (Ports B and H), RESET, and where noted otherwise. |         |         |       |       |  |  |  |

216



For technical and customer support, hardware and software development tools, refer to the  $Zilog^{\mathbb{R}}$  website at <u>www.zilog.com</u>. The latest released version of ZDS can be downloaded from this website.

#### Part Number Suffix Designations



#### Z8 Encore! XP<sup>®</sup> 64K Series Flash Microcontrollers Product Specification

## zilog

279

eZ8 CPU instruction classes 245 eZ8 CPU instruction notation 242 eZ8 CPU instruction set 241 eZ8 CPU instruction summary 250

## F

FCTL register 190 features, Z8 Encore! 1 first opcode map 263 FLAGS 244 flags register 244 flash controller 4 option bit address space 195 option bit configuration - reset 195 program memory address 0001H 197 flash memory arrangement 184 byte programming 187 code protection 186 configurations 183 control register definitions 190 controller bypass 189 electrical characteristics and timing 228 flash control register 190 flash status register 190 frequency high and low byte registers 192 mass erase 189 operation 185 operation timing 186 page erase 188 page select register 191 FPS register 191 FSTAT register 190

## G

gated mode 95 general-purpose I/O 57 GPIO 4, 57 alternate functions 59 architecture 58 control register definitions 61 input data sample timing 232 interrupts 60 port A-H address registers 61 port A-H alternate function sub-registers 63 port A-H control registers 62 port A-H data direction sub-registers 63 port A-H high drive enable sub-registers 64 port A-H input data registers 66 port A-H output control sub-registers 64 port A-H output data registers 66 port A-H output data registers 66 port A-H Stop Mode Recovery sub-registers 65 port availability by device 57 port input timing 232 port output timing 233

## Η

H 244 HALT 247 halt mode 56, 247 hexadecimal number prefix/suffix 244

## 

I2C 4 10-bit address read transaction 154 10-bit address transaction 151 10-bit addressed slave data transfer format 151 10-bit receive data format 154 7-bit address transaction 149 7-bit address, reading a transaction 153 7-bit addressed slave data transfer format 148, 149, 150 7-bit receive data transfer format 153 baud high and low byte registers 160, 161, 163 C status register 157 control register definitions 156 controller 143 controller signals 14 interrupts 145 operation 144 SDA and SCL signals 145 stop and start conditions 147 I2CBRH register 160, 161, 163