

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XF

| Details                    |                                                                                                               |
|----------------------------|---------------------------------------------------------------------------------------------------------------|
| Product Status             | Active                                                                                                        |
| Core Processor             | ARM® Cortex®-M4                                                                                               |
| Core Size                  | 32-Bit Single-Core                                                                                            |
| Speed                      | 72MHz                                                                                                         |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SmartCard, SPI, UART/USART, USB |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                                                               |
| Number of I/O              | 93                                                                                                            |
| Program Memory Size        | 2MB (2M x 8)                                                                                                  |
| Program Memory Type        | FLASH                                                                                                         |
| EEPROM Size                | -                                                                                                             |
| RAM Size                   | 512K x 8                                                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                                                                   |
| Data Converters            | A/D 16x12b SAR; D/A 2x12b                                                                                     |
| Oscillator Type            | Internal                                                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                                            |
| Mounting Type              | Surface Mount                                                                                                 |
| Package / Case             | 120-VFBGA                                                                                                     |
| Supplier Device Package    | 120-BGA (7x7)                                                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg11b420f2048il120-br                                  |
|                            |                                                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 3.5.6 Pulse Counter (PCNT)

The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop.

### 3.5.7 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS.

### 3.6 Communications and Other Digital Peripherals

#### 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

#### 3.6.2 Universal Asynchronous Receiver/Transmitter (UART)

The Universal Asynchronous Receiver/Transmitter is a subset of the USART module, supporting full duplex asynchronous UART communication with hardware flow control and RS-485.

### 3.6.3 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption.

### 3.6.4 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes.

#### 3.6.5 External Bus Interface (EBI)

The External Bus Interface provides access to external parallel interface devices. The interface is memory mapped into the address bus of the Cortex-M4. This enables seamless access from software without manually manipulating the I/O settings each time a read or write is performed. The data and address lines are multiplexed in order to reduce the number of pins required to interface to external devices. Timing is adjustable to meet specifications of the external devices. The interface is limited to asynchronous devices.

The EBI contains a TFT controller which can drive a TFT via an RGB interface. The TFT controller supports programmable display and port sizes and offers accurate control of frequency and setup and hold timing. Direct Drive is supported for TFT displays which do not have their own frame buffer. In that case TFT Direct Drive can transfer data from either on-chip memory or from an external memory device to the TFT at low CPU load. Automatic alpha-blending and masking is also supported for transfers through the EBI interface.

## 3.12 Configuration Summary

The features of the EFM32GG11 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

# Table 3.2. Configuration Summary

| Module  | Configuration               | Pin Connections                 |
|---------|-----------------------------|---------------------------------|
| USART0  | IrDA, SmartCard             | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1  | I <sup>2</sup> S, SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| USART2  | IrDA, SmartCard, High-Speed | US2_TX, US2_RX, US2_CLK, US2_CS |
| USART3  | I <sup>2</sup> S, SmartCard | US3_TX, US3_RX, US3_CLK, US3_CS |
| USART4  | I <sup>2</sup> S, SmartCard | US4_TX, US4_RX, US4_CLK, US4_CS |
| USART5  | SmartCard                   | US5_TX, US5_RX, US5_CLK, US5_CS |
| TIMER0  | with DTI                    | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1  | -                           | TIM1_CC[3:0]                    |
| TIMER2  | with DTI                    | TIM2_CC[2:0], TIM2_CDTI[2:0]    |
| TIMER3  | -                           | TIM3_CC[2:0]                    |
| TIMER4  | with DTI                    | TIM4_CC[2:0], TIM4_CDTI[2:0]    |
| TIMER5  | -                           | TIM5_CC[2:0]                    |
| TIMER6  | with DTI                    | TIM6_CC[2:0], TIM6_CDTI[2:0]    |
| WTIMER0 | with DTI                    | WTIM0_CC[2:0], WTIM0_CDTI[2:0]  |
| WTIMER1 | -                           | WTIM1_CC[3:0]                   |
| WTIMER2 | -                           | WTIM2_CC[2:0]                   |
| WTIMER3 | -                           | WTIM3_CC[2:0]                   |

| Parameter                                                                              | Symbol              | Test Condition                                                                                          | Min | Тур  | Мах | Unit |
|----------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Current consumption in EM2 mode, with voltage scaling                                  | I <sub>EM2_VS</sub> | Full 512 kB RAM retention and RTCC running from LFXO                                                    | _   | 3.9  | _   | μA   |
| enabled                                                                                |                     | Full 512 kB RAM retention and RTCC running from LFRCO                                                   | —   | 4.3  | _   | μA   |
|                                                                                        |                     | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>2</sup>                                   | _   | 2.8  | TBD | μA   |
| Current consumption in EM3<br>mode, with voltage scaling<br>enabled                    | I <sub>EM3_VS</sub> | Full 512 kB RAM retention and<br>CRYOTIMER running from ULFR-<br>CO                                     | _   | 3.6  | TBD | μA   |
| Current consumption in<br>EM4H mode, with voltage<br>scaling enabled                   | Iem4h_vs            | 128 byte RAM retention, RTCC running from LFXO                                                          | _   | 1.08 | _   | μA   |
|                                                                                        |                     | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO                                              | —   | 0.69 | _   | μA   |
|                                                                                        |                     | 128 byte RAM retention, no RTCC                                                                         | _   | 0.69 | TBD | μA   |
| Current consumption in EM4S mode                                                       | I <sub>EM4S</sub>   | No RAM retention, no RTCC                                                                               | _   | 0.16 | TBD | μA   |
| Current consumption of pe-<br>ripheral power domain 1,<br>with voltage scaling enabled | I <sub>PD1_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>1</sup> | _   | 0.68 | _   | μA   |
| Current consumption of pe-<br>ripheral power domain 2,<br>with voltage scaling enabled | I <sub>PD2_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>1</sup> | _   | 0.28 | _   | μA   |

Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.4 EM2 and EM3 Power Domains for a list of the peripherals in each power domain.

2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1

## 4.1.7.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V DC-DC output. T = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T = 25 °C.

| Table 4.8. | <b>Current Consumption 3.3</b> | V using DC-DC Converter |
|------------|--------------------------------|-------------------------|
|------------|--------------------------------|-------------------------|

| Parameter                                                 | Symbol      | Test Condition                                        | Min | Тур  | Мах | Unit   |
|-----------------------------------------------------------|-------------|-------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0 mode with all peripherals dis- | IACTIVE_DCM | 72 MHz HFRCO, CPU running<br>Prime from flash         | _   | 80   | -   | µA/MHz |
| abled, DCDC in Low Noise<br>DCM mode <sup>2</sup>         |             | 72 MHz HFRCO, CPU running while loop from flash       | _   | 80   | _   | µA/MHz |
|                                                           |             | 72 MHz HFRCO, CPU running CoreMark loop from flash    | _   | 92   | _   | µA/MHz |
|                                                           |             | 50 MHz crystal, CPU running while loop from flash     | _   | 84   | _   | µA/MHz |
|                                                           |             | 48 MHz HFRCO, CPU running while loop from flash       | _   | 84   | _   | µA/MHz |
|                                                           |             | 32 MHz HFRCO, CPU running while loop from flash       | _   | 90   | -   | µA/MHz |
|                                                           |             | 26 MHz HFRCO, CPU running while loop from flash       | _   | 94   | _   | µA/MHz |
|                                                           |             | 16 MHz HFRCO, CPU running while loop from flash       | _   | 109  | _   | µA/MHz |
|                                                           |             | 1 MHz HFRCO, CPU running while loop from flash        | _   | 698  | _   | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis- | IACTIVE_CCM | 72 MHz HFRCO, CPU running<br>Prime from flash         | _   | 84   | _   | µA/MHz |
| abled, DCDC in Low Noise<br>CCM mode <sup>1</sup>         |             | 72 MHz HFRCO, CPU running while loop from flash       | _   | 84   | -   | µA/MHz |
|                                                           |             | 72 MHz HFRCO, CPU running<br>CoreMark loop from flash | _   | 95   | _   | µA/MHz |
|                                                           |             | 50 MHz crystal, CPU running while loop from flash     | _   | 91   | _   | µA/MHz |
|                                                           |             | 48 MHz HFRCO, CPU running while loop from flash       | _   | 92   | _   | µA/MHz |
|                                                           |             | 32 MHz HFRCO, CPU running while loop from flash       | _   | 104  | _   | µA/MHz |
|                                                           |             | 26 MHz HFRCO, CPU running while loop from flash       | _   | 113  | _   | µA/MHz |
|                                                           |             | 16 MHz HFRCO, CPU running while loop from flash       | _   | 142  | _   | µA/MHz |
|                                                           |             | 1 MHz HFRCO, CPU running while loop from flash        | _   | 1264 | _   | µA/MHz |

## 4.1.7.3 Current Consumption 1.8 V without DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = 1.8 V. T = 25 °C. DCDC is off. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T = 25 °C.

# Table 4.9. Current Consumption 1.8 V without DC-DC Converter

| Parameter                                                              | Symbol                 | Test Condition                                                        | Min | Тур | Max | Unit   |
|------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------|-----|-----|-----|--------|
| Current consumption in EM0 mode with all peripherals dis-              | I <sub>ACTIVE</sub>    | 72 MHz HFRCO, CPU running<br>Prime from flash                         | _   | 120 | _   | µA/MHz |
| abled                                                                  |                        | 72 MHz HFRCO, CPU running while loop from flash                       | _   | 120 | _   | µA/MHz |
|                                                                        |                        | 72 MHz HFRCO, CPU running<br>CoreMark loop from flash                 | _   | 140 | _   | µA/MHz |
|                                                                        |                        | 50 MHz crystal, CPU running while loop from flash                     | —   | 122 | _   | µA/MHz |
|                                                                        |                        | 48 MHz HFRCO, CPU running while loop from flash                       | _   | 122 | _   | µA/MHz |
|                                                                        |                        | 32 MHz HFRCO, CPU running while loop from flash                       | _   | 124 | _   | µA/MHz |
|                                                                        |                        | 26 MHz HFRCO, CPU running while loop from flash                       | _   | 126 | _   | µA/MHz |
|                                                                        |                        | 16 MHz HFRCO, CPU running while loop from flash                       | _   | 131 | _   | µA/MHz |
|                                                                        |                        | 1 MHz HFRCO, CPU running while loop from flash                        | —   | 315 | _   | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis-              | I <sub>ACTIVE_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash                       | —   | 107 | _   | µA/MHz |
| abled and voltage scaling enabled                                      |                        | 1 MHz HFRCO, CPU running while loop from flash                        | _   | 259 | _   | µA/MHz |
| Current consumption in EM1                                             | I <sub>EM1</sub>       | 72 MHz HFRCO                                                          | _   | 57  |     | µA/MHz |
| mode with all peripherals disabled                                     |                        | 50 MHz crystal                                                        | _   | 59  |     | µA/MHz |
|                                                                        |                        | 48 MHz HFRCO                                                          | _   | 59  |     | µA/MHz |
|                                                                        |                        | 32 MHz HFRCO                                                          | _   | 61  |     | µA/MHz |
|                                                                        |                        | 26 MHz HFRCO                                                          | _   | 63  |     | µA/MHz |
|                                                                        |                        | 16 MHz HFRCO                                                          | _   | 68  | _   | µA/MHz |
|                                                                        |                        | 1 MHz HFRCO                                                           | _   | 252 |     | µA/MHz |
| Current consumption in EM1                                             | I <sub>EM1_VS</sub>    | 19 MHz HFRCO                                                          | _   | 55  |     | µA/MHz |
| mode with all peripherals dis-<br>abled and voltage scaling<br>enabled |                        | 1 MHz HFRCO                                                           | _   | 207 | _   | µA/MHz |
| Current consumption in EM2 mode, with voltage scaling                  | I <sub>EM2_VS</sub>    | Full 512 kB RAM retention and RTCC running from LFXO                  | _   | 3.7 | _   | μΑ     |
| enabled                                                                |                        | Full 512 kB RAM retention and RTCC running from LFRCO                 | _   | 4.0 | _   | μΑ     |
|                                                                        |                        | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>2</sup> | —   | 2.5 | _   | μΑ     |

| Parameter                              | Symbol                         | Test Condition                                                                      | Min | Тур | Max | Unit  |
|----------------------------------------|--------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Frequency accuracy                     | f <sub>HFRCO_ACC</sub>         | At production calibrated frequen-<br>cies, across supply voltage and<br>temperature | TBD | _   | TBD | %     |
| Start-up time                          | t <sub>HFRCO</sub>             | f <sub>HFRCO</sub> ≥ 19 MHz                                                         |     | 300 |     | ns    |
|                                        |                                | 4 < f <sub>HFRCO</sub> < 19 MHz                                                     |     | 1   | _   | μs    |
|                                        |                                | f <sub>HFRCO</sub> ≤ 4 MHz                                                          | _   | 2.5 | _   | μs    |
| Maximum DPLL lock time <sup>1</sup>    | t <sub>DPLL_LOCK</sub>         | f <sub>REF</sub> = 32.768 kHz, f <sub>HFRCO</sub> =<br>39.98 MHz, N = 1219, M = 0   | _   | 183 | _   | μs    |
| Current consumption on all             | I <sub>HFRCO</sub>             | f <sub>HFRCO</sub> = 72 MHz                                                         | _   | 608 | TBD | μA    |
| supplies                               |                                | f <sub>HFRCO</sub> = 64 MHz                                                         | _   | 545 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 56 MHz                                                         | _   | 478 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 48 MHz                                                         | _   | 413 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 38 MHz                                                         | _   | 341 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 32 MHz                                                         | _   | 286 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 26 MHz                                                         | —   | 240 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 19 MHz                                                         | _   | 191 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 16 MHz                                                         | _   | 164 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 13 MHz                                                         | —   | 143 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 7 MHz                                                          | _   | 103 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 4 MHz                                                          | _   | 42  | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 2 MHz                                                          | _   | 33  | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 1 MHz                                                          | _   | 28  | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 72 MHz, DPLL enabled                                           | _   | 927 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 40 MHz, DPLL enabled                                           | _   | 526 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 32 MHz, DPLL enabled                                           | _   | 419 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 16 MHz, DPLL enabled                                           | _   | 233 | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 4 MHz, DPLL enabled                                            | _   | 59  | TBD | μA    |
|                                        |                                | f <sub>HFRCO</sub> = 1 MHz, DPLL enabled                                            |     | 36  | TBD | μA    |
| Coarse trim step size (% of period)    | SS <sub>HFRCO_COARS</sub><br>E |                                                                                     | _   | 0.8 | _   | %     |
| Fine trim step size (% of pe-<br>riod) | SS <sub>HFRCO_FINE</sub>       |                                                                                     | —   | 0.1 | —   | %     |
| Period jitter                          | PJ <sub>HFRCO</sub>            |                                                                                     |     | 0.2 |     | % RMS |

# Table 4.15. High-Frequency RC Oscillator (HFRCO)

# 4.1.14 Analog to Digital Converter (ADC)

Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated.

# Table 4.22. Analog to Digital Converter (ADC)

| Parameter                                                                                     | Symbol                             | Test Condition                                                           | Min                 | Тур | Max                | Unit |
|-----------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|---------------------|-----|--------------------|------|
| Resolution                                                                                    | VRESOLUTION                        |                                                                          | 6                   |     | 12                 | Bits |
| Input voltage range <sup>5</sup>                                                              | V <sub>ADCIN</sub>                 | Single ended                                                             | _                   | —   | V <sub>FS</sub>    | V    |
|                                                                                               |                                    | Differential                                                             | -V <sub>FS</sub> /2 | _   | V <sub>FS</sub> /2 | V    |
| Input range of external refer-<br>ence voltage, single ended<br>and differential              | V <sub>ADCREFIN_P</sub>            |                                                                          | 1                   | _   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>2</sup>                                                           | PSRR <sub>ADC</sub>                | At DC                                                                    | _                   | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                                      | CMRR <sub>ADC</sub>                | At DC                                                                    | —                   | 80  | -                  | dB   |
| Current from all supplies, us-<br>ing internal reference buffer.                              | I <sub>ADC_CONTI-</sub><br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>    | _                   | 270 | TBD                | μA   |
| Continous operation. WAR-<br>MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                          |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup>   | _                   | 125 | -                  | μA   |
|                                                                                               |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>3</sup> | _                   | 80  | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                              | IADC_NORMAL_LP                     | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 45  | -                  | μA   |
| Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL                                  |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>     | _                   | 8   | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                              | I <sub>ADC_STAND-</sub><br>BY_LP   | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>  | _                   | 105 | -                  | μA   |
| Duty-cycled operation.<br>AWARMUPMODE <sup>4</sup> = KEEP-<br>INSTANDBY or KEEPIN-<br>SLOWACC |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 70  | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                              | I <sub>ADC_CONTI-</sub><br>NOUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>    | _                   | 325 | -                  | μA   |
| Continous operation. WAR-<br>MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                          |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup>   | _                   | 175 | -                  | μA   |
|                                                                                               |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>3</sup> | _                   | 125 | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                              | IADC_NORMAL_HP                     | 35 ksps / 16 MHz ADCCLK, BIA-SPROG = 0, GPBIASACC = 0 $^3$               | _                   | 85  | -                  | μA   |
| Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL                                  |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>     | _                   | 16  | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                              | IADC_STAND-<br>BY_HP               | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>  | _                   | 160 | -                  | μA   |
| Duty-cycled operation.<br>AWARMUPMODE <sup>4</sup> = KEEP-<br>INSTANDBY or KEEPIN-<br>SLOWACC |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>   | —                   | 125 | -                  | μA   |
| Current from HFPERCLK                                                                         | IADC_CLK                           | HFPERCLK = 16 MHz                                                        | _                   | 180 | _                  | μA   |

| Parameter                             | Symbol           | Test Condition                                           | Min | Тур  | Max | Unit  |
|---------------------------------------|------------------|----------------------------------------------------------|-----|------|-----|-------|
| Open-loop gain                        | G <sub>OL</sub>  | DRIVESTRENGTH = 3                                        | _   | 135  | _   | dB    |
|                                       |                  | DRIVESTRENGTH = 2                                        | —   | 137  | _   | dB    |
|                                       |                  | DRIVESTRENGTH = 1                                        | _   | 121  | _   | dB    |
|                                       |                  | DRIVESTRENGTH = 0                                        | —   | 109  | _   | dB    |
| Loop unit-gain frequency <sup>7</sup> | UGF              | DRIVESTRENGTH = 3, Buffer connection                     | _   | 3.38 | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 2, Buffer connection                     | _   | 0.9  | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 1, Buffer connection                     | _   | 132  | _   | kHz   |
|                                       |                  | DRIVESTRENGTH = 0, Buffer connection                     | _   | 34   |     | kHz   |
|                                       |                  | DRIVESTRENGTH = 3, 3x Gain connection                    | _   | 2.57 | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 2, 3x Gain connection                    | _   | 0.71 | _   | MHz   |
|                                       |                  | DRIVESTRENGTH = 1, 3x Gain connection                    | _   | 113  | _   | kHz   |
|                                       |                  | DRIVESTRENGTH = 0, 3x Gain connection                    | _   | 28   | _   | kHz   |
| Phase margin                          | РМ               | DRIVESTRENGTH = 3, Buffer connection                     |     | 67   | _   | 0     |
|                                       |                  | DRIVESTRENGTH = 2, Buffer connection                     | _   | 69   | _   | 0     |
|                                       |                  | DRIVESTRENGTH = 1, Buffer connection                     | _   | 63   | _   | 0     |
|                                       |                  | DRIVESTRENGTH = 0, Buffer connection                     | _   | 68   | _   | 0     |
| Output voltage noise                  | N <sub>OUT</sub> | DRIVESTRENGTH = 3, Buffer<br>connection, 10 Hz - 10 MHz  | _   | 146  | _   | µVrms |
|                                       |                  | DRIVESTRENGTH = 2, Buffer<br>connection, 10 Hz - 10 MHz  | _   | 163  | _   | µVrms |
|                                       |                  | DRIVESTRENGTH = 1, Buffer<br>connection, 10 Hz - 1 MHz   | _   | 170  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 0, Buffer<br>connection, 10 Hz - 1 MHz   | _   | 176  | _   | µVrms |
|                                       |                  | DRIVESTRENGTH = 3, 3x Gain<br>connection, 10 Hz - 10 MHz | _   | 313  | _   | µVrms |
|                                       |                  | DRIVESTRENGTH = 2, 3x Gain connection, 10 Hz - 10 MHz    | _   | 271  | _   | µVrms |
|                                       |                  | DRIVESTRENGTH = 1, 3x Gain<br>connection, 10 Hz - 1 MHz  | _   | 247  | _   | μVrms |
|                                       |                  | DRIVESTRENGTH = 0, 3x Gain connection, 10 Hz - 1 MHz     | -   | 245  | -   | μVrms |

| Parameter                     | Symbol            | Test Condition                                   | Min   | Тур | Max | Unit |
|-------------------------------|-------------------|--------------------------------------------------|-------|-----|-----|------|
| MISO hold time <sup>1 3</sup> | t <sub>H_MI</sub> | USART2, location 4, IOVDD = 1.8<br>V             | -11.6 | _   | —   | ns   |
|                               |                   | USART2, location 4, IOVDD = 3.0<br>V             | -11.6 | _   | —   | ns   |
|                               |                   | USART2, location 5, IOVDD = 1.8<br>V             | -9.1  | _   | _   | ns   |
|                               |                   | USART2, location 5, IOVDD = 3.0<br>V             | -9.1  | _   | _   | ns   |
|                               |                   | All other USARTs and locations,<br>IOVDD = 1.8 V | -8    |     | _   | ns   |
|                               |                   | All other USARTs and locations,<br>IOVDD = 3.0 V | -8    |     | _   | ns   |

Note:

1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).

2.  $t_{\mbox{\scriptsize HFPERCLK}}$  is one period of the selected  $\mbox{\scriptsize HFPERCLK}.$ 

3. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ ).



Figure 4.1. SPI Master Timing Diagram

## SDIO HS Mode Timing

Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 0. Loading between 5 and 10 pF on all pins or between 10 and 20 pF on all pins.

| Parameter                                          | Symbol              | Test Condition                    | Min  | Тур  | Мах | Unit |
|----------------------------------------------------|---------------------|-----------------------------------|------|------|-----|------|
| Clock frequency during data transfer               | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _    | _    | 45  | MHz  |
|                                                    |                     | Using HFXO                        | _    | _    | TBD | MHz  |
| Clock low time                                     | t <sub>WL</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 10.0 |      | _   | ns   |
|                                                    |                     | Using HFXO                        | TBD  | _    | _   | ns   |
| Clock high time                                    | t <sub>WH</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 10.0 |      | _   | ns   |
|                                                    |                     | Using HFXO                        | TBD  | —    | _   | ns   |
| Clock rise time                                    | t <sub>R</sub>      |                                   | 1.69 | 3.23 | _   | ns   |
| Clock fall time                                    | t <sub>F</sub>      |                                   | 1.42 | 2.79 | _   | ns   |
| Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK | t <sub>ISU</sub>    |                                   | 6    | _    | _   | ns   |
| Input hold time, SD_CLK to CMD, DAT[0:3] change    | t <sub>IH</sub>     |                                   | 2.5  | _    | _   | ns   |
| Output delay time, SD_CLK to CMD, DAT[0:3] valid   | t <sub>ODLY</sub>   |                                   | 0    | _    | 13  | ns   |
| Output hold time, SD_CLK to CMD, DAT[0:3] change   | t <sub>OH</sub>     |                                   | 2    | _    | _   | ns   |

# Table 4.47. SDIO HS Mode Timing (Location 0)

# 4.2.1 Supply Current



Figure 4.23. EM0 Full Speed Active Mode Typical Supply Current vs. Temperature

| Pin Name | Pin(s)   | Description                                                                                              | Pin Name | Pin(s)                                                                                                             | Description                |
|----------|----------|----------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------|----------------------------|
| IOVDD1   | F7<br>G7 | Digital IO power supply 1.                                                                               | VSS      | F8<br>G8<br>G9<br>H6<br>H7<br>H8<br>H9<br>H10<br>H11<br>J6<br>J7<br>J8<br>J9<br>J10<br>J11<br>K8<br>K9<br>L8<br>L9 | Ground                     |
| NC       | F9       | No Connect.                                                                                              | IOVDD0   | F10<br>F11<br>G10<br>G11<br>K6<br>K7<br>K10<br>K11<br>L6<br>L7<br>L10<br>L11                                       | Digital IO power supply 0. |
| PI5      | F14      | GPIO (5V)                                                                                                | Pl4      | F15                                                                                                                | GPIO (5V)                  |
| PI3      | F16      | GPIO (5V)                                                                                                | PA5      | G1                                                                                                                 | GPIO                       |
| PG6      | G2       | GPIO (5V)                                                                                                | PG5      | G3                                                                                                                 | GPIO (5V)                  |
| PI2      | G14      | GPIO (5V)                                                                                                | PI1      | G15                                                                                                                | GPIO (5V)                  |
| PI0      | G16      | GPIO (5V)                                                                                                | PA6      | H1                                                                                                                 | GPIO                       |
| PG8      | H2       | GPIO (5V)                                                                                                | PG7      | H3                                                                                                                 | GPIO (5V)                  |
| PE5      | H14      | GPIO                                                                                                     | PE6      | H15                                                                                                                | GPIO                       |
| PE7      | H16      | GPIO                                                                                                     | PG11     | J1                                                                                                                 | GPIO (5V)                  |
| PG10     | J2       | GPIO (5V)                                                                                                | PG9      | J3                                                                                                                 | GPIO (5V)                  |
| PE3      | J14      | GPIO                                                                                                     | PE4      | J15                                                                                                                | GPIO                       |
| DECOUPLE | J16      | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | PG14     | K1                                                                                                                 | GPIO                       |
| PG13     | K2       | GPIO                                                                                                     | PG12     | K3                                                                                                                 | GPIO                       |
| PE1      | K14      | GPIO (5V)                                                                                                | PE2      | K15                                                                                                                | GPIO                       |
| DVDD     | K16      | Digital power supply.                                                                                    | PG15     | L1                                                                                                                 | GPIO (5V)                  |
| PB15     | L2       | GPIO (5V)                                                                                                | PB0      | L3                                                                                                                 | GPIO                       |
| PE0      | L14      | GPIO (5V)                                                                                                | PC7      | L15                                                                                                                | GPIO                       |
| VREGVDD  | L16      | Voltage regulator VDD input                                                                              | PB1      | M1                                                                                                                 | GPIO                       |

| Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description |  |
|----------|--------|-------------|----------|--------|-------------|--|
| PF2      | 78     | GPIO        | NC       | 79     | No Connect. |  |
| PF12     | 80     | GPIO        | PF5      | 81     | GPIO        |  |
| PF6      | 84     | GPIO        | PF7      | 85     | GPIO        |  |
| PF8      | 86     | GPIO        | PF9      | 87     | GPIO        |  |
| PD9      | 88     | GPIO        | PD10     | 89     | GPIO        |  |
| PD11     | 90     | GPIO        | PD12     | 91     | GPIO        |  |
| PE8      | 92     | GPIO        | PE9      | 93     | GPIO        |  |
| PE10     | 94     | GPIO        | PE11     | 95     | GPIO        |  |
| PE12     | 96     | GPIO        | PE13     | 97     | GPIO        |  |
| PE14     | 98     | GPIO        | PE15     | 99     | GPIO        |  |
| PA15     | 100    | GPIO        |          |        |             |  |
| Note:    |        |             |          |        |             |  |

1. GPIO with 5V tolerance are indicated by (5V).

| GPIO Name | Pin Alternate Functionality / Description                     |                                                   |                                                                                                              |                                                                                           |                                                                                      |  |
|-----------|---------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|
|           | Analog                                                        | EBI                                               | Timers                                                                                                       | Communication                                                                             | Other                                                                                |  |
| PD15      |                                                               | EBI_NANDREn #1                                    | TIM2_CDTI2 #1<br>TIM3_CC0 #7<br>WTIM0_CDTI0 #1<br>PCNT1_S0IN #2                                              | ETH_TSUEXTCLK<br>#1 CAN0_TX #5<br>US5_CTS #1<br>I2C0_SCL #3                               |                                                                                      |  |
| PC13      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #1<br>BUSACMP1Y BU-<br>SACMP1X | EBI_ARDY #4                                       | TIM0_CDTI0 #1<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>TIM5_CC2 #5<br>WTIM3_CC2 #2<br>PCNT0_S0IN #0<br>PCNT2_S1IN #4 | US0_CTS #3<br>US1_RTS #4<br>US2_RTS #4<br>U0_CTS #3 U1_RX<br>#0 I2C2_SCL #6               | LES_CH13<br>PRS_CH21 #1<br>ACMP3_O #3                                                |  |
| PC12      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #0<br>BUSACMP1Y BU-<br>SACMP1X |                                                   | TIM1_CC3 #0<br>TIM5_CC1 #5<br>WTIM3_CC1 #2<br>PCNT2_S0IN #4                                                  | CAN1_RX #4<br>US0_RTS #3<br>US1_CTS #4<br>US2_CTS #4<br>U0_RTS #3 U1_TX<br>#0 I2C2_SDA #6 | CMU_CLK0 #1<br>LES_CH12<br>PRS_CH20 #1                                               |  |
| PC11      | BUSACMP1Y BU-<br>SACMP1X                                      | EBI_ALE #4<br>EBI_ALE #5 EBI_A23<br>#1            | TIM5_CC0 #5<br>WTIM3_CC0 #2                                                                                  | CAN1_TX #4<br>US0_TX #2<br>I2C1_SDA #4                                                    | LES_CH11<br>PRS_CH19 #1                                                              |  |
| PA3       | BUSAY BUSBX<br>LCD_SEG16                                      | EBI_AD12 #0<br>EBI_VSNC #3                        | TIM0_CDTI0 #0<br>TIM3_CC0 #5                                                                                 | ETH_RMIIREFCLK<br>#0 ETH_MIITXD1 #0<br>SDIO_DAT3 #1<br>US3_CS #0 U0_TX<br>#2 QSPI0_DQ1 #1 | CMU_CLK2 #1<br>CMU_CLKI0 #1<br>CMU_CLK2 #4<br>LES_ALTEX2<br>PRS_CH9 #1<br>ETM_TD1 #3 |  |
| PG2       | BUSACMP2Y BU-<br>SACMP2X                                      | EBI_AD02 #2                                       | TIM6_CC2 #0<br>TIM2_CDTI2 #3<br>WTIM0_CC0 #2 LE-<br>TIM1_OUT0 #7                                             | ETH_MIITXD2 #1<br>US3_CLK #4<br>QSPI0_DQ1 #2                                              | CMU_CLK0 #3                                                                          |  |
| PG1       | BUSACMP2Y BU-<br>SACMP2X                                      | EBI_AD01 #2                                       | TIM6_CC1 #0<br>TIM2_CDTI1 #3<br>WTIM0_CDTI2 #1<br>LETIM1_OUT1 #6                                             | ETH_MIITXD3 #1<br>US3_RX #4<br>QSPI0_DQ0 #2                                               | CMU_CLK1 #3                                                                          |  |
| PC10      | BUSACMP1Y BU-<br>SACMP1X                                      | EBI_A10 #2 EBI_A22<br>#1                          | TIM2_CC2 #2<br>TIM5_CC2 #4<br>WTIM3_CC2 #1                                                                   | CAN1_TX #3<br>US0_RX #2                                                                   | LES_CH10<br>PRS_CH18 #1                                                              |  |
| PC9       | BUSACMP1Y BU-<br>SACMP1X                                      | EBI_A09 #2 EBI_A21<br>#1 EBI_A27 #3               | TIM2_CC1 #2<br>TIM5_CC1 #4<br>WTIM3_CC1 #1                                                                   | CAN1_RX #3<br>US0_CLK #2                                                                  | LES_CH9 PRS_CH5<br>#0 GPIO_EM4WU2                                                    |  |
| PC8       | BUSACMP1Y BU-<br>SACMP1X                                      | EBI_A08 #2 EBI_A15<br>#0 EBI_A20 #1<br>EBI_A26 #3 | TIM2_CC0 #2<br>TIM5_CC0 #4<br>WTIM3_CC0 #1                                                                   | US0_CS #2                                                                                 | LES_CH8 PRS_CH4<br>#0                                                                |  |
| PA4       | BUSBY BUSAX<br>LCD_SEG17                                      | EBI_AD13 #0<br>EBI_HSNC #3                        | TIM0_CDTI1 #0<br>TIM3_CC1 #5                                                                                 | ETH_RMIICRSDV #0<br>ETH_MIITXD0 #0<br>SDIO_DAT4 #1<br>US3_CTS #0 U0_RX<br>#2 QSPI0_DQ2 #1 | LES_ALTEX3<br>PRS_CH16 #0<br>ETM_TD2 #3                                              |  |
| PG4       | BUSACMP2Y BU-<br>SACMP2X                                      | EBI_AD04 #2                                       | TIM6_CDTI1 #0<br>WTIM0_CC2 #2                                                                                | ETH_MIITXD0 #1<br>US3_CTS #4<br>QSPI0_DQ3 #2                                              |                                                                                      |  |

| GPIO Name | Pin Alternate Functionality / Description                     |                                                                     |                                                                                                   |                                                                                                         |                                                         |  |
|-----------|---------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|
|           | Analog                                                        | EBI                                                                 | Timers                                                                                            | Communication                                                                                           | Other                                                   |  |
| PD4       | BUSADC0Y BU-<br>SADC0X OPA2_P                                 | EBI_A08 #1 EBI_A17<br>#3                                            | TIM6_CC0 #7<br>WTIM0_CDTI0 #4<br>WTIM1_CC2 #1<br>WTIM2_CC1 #5                                     | CAN1_TX #2<br>US1_CTS #1<br>US3_CLK #2<br>LEU0_TX #0<br>I2C1_SDA #3                                     | CMU_CLKI0 #0<br>PRS_CH10 #2<br>ETM_TD2 #0<br>ETM_TD2 #2 |  |
| PC0       | VDAC0_OUT0ALT /<br>OPA0_OUTALT #0<br>BUSACMP0Y BU-<br>SACMP0X | EBI_AD07 #1<br>EBI_CS0 #2<br>EBI_REn #3<br>EBI_A23 #0               | TIM0_CC1 #3<br>TIM2_CC1 #4<br>PCNT0_S0IN #2                                                       | ETH_MDIO #2<br>CAN0_RX #0<br>US0_TX #5 US1_TX<br>#0 US1_CS #4<br>US2_RTS #0<br>US3_CS #3<br>I2C0_SDA #4 | LES_CH0 PRS_CH2<br>#0                                   |  |
| PC1       | VDAC0_OUT0ALT /<br>OPA0_OUTALT #1<br>BUSACMP0Y BU-<br>SACMP0X | EBI_AD08 #1<br>EBI_CS1 #2<br>EBI_BL0 #3 EBI_A24<br>#0               | TIM0_CC2 #3<br>TIM2_CC2 #4<br>WTIM0_CC0 #7<br>PCNT0_S1IN #2                                       | ETH_MDC #2<br>CAN0_TX #0<br>US0_RX #5 US1_TX<br>#4 US1_RX #0<br>US2_CTS #0<br>US3_RTS #1<br>I2C0_SCL #4 | LES_CH1 PRS_CH3<br>#0                                   |  |
| PC2       | VDAC0_OUT0ALT /<br>OPA0_OUTALT #2<br>BUSACMP0Y BU-<br>SACMP0X | EBI_AD09 #1<br>EBI_CS2 #2<br>EBI_NANDWEn #3<br>EBI_A25 #0           | TIM0_CDTI0 #3<br>TIM2_CC0 #5<br>WTIM0_CC1 #7 LE-<br>TIM1_OUT0 #3                                  | ETH_TSUEXTCLK<br>#2 CAN1_RX #0<br>US1_RX #4 US2_TX<br>#0                                                | LES_CH2<br>PRS_CH10 #1                                  |  |
| PA8       | BUSBY BUSAX<br>LCD_SEG36                                      | EBI_AD14 #1<br>EBI_A02 #3<br>EBI_DCLK #0                            | TIM2_CC0 #0<br>TIM0_CC0 #6 LE-<br>TIM0_OUT0 #6<br>PCNT1_S1IN #4                                   | US2_RX #2<br>US4_RTS #0                                                                                 | PRS_CH8 #0                                              |  |
| PA11      | BUSAY BUSBX<br>LCD_SEG39                                      | EBI_CS1 #1<br>EBI_A05 #3<br>EBI_HSNC #0                             | WTIM2_CC2 #0 LE-<br>TIM1_OUT0 #1                                                                  | US2_CTS #2                                                                                              | PRS_CH11 #0                                             |  |
| PA13      | BUSAY BUSBX                                                   | EBI_WEn #1<br>EBI_NANDWEn #2<br>EBI_A01 #0 EBI_A07<br>#3            | TIM0_CC2 #7<br>TIM2_CC1 #1<br>WTIM0_CDTI1 #2<br>WTIM2_CC1 #1 LE-<br>TIM1_OUT1 #1<br>PCNT1_S1IN #5 | CAN1_TX #5<br>US0_CS #5 US2_TX<br>#3                                                                    | PRS_CH13 #0                                             |  |
| PB9       | BUSAY BUSBX                                                   | EBI_ALE #1<br>EBI_NANDREn #2<br>EBI_A00 #1 EBI_A03<br>#0 EBI_A09 #3 | WTIM2_CC0 #2 LE-<br>TIM0_OUT0 #7                                                                  | SDIO_WP #3<br>CAN0_RX #3<br>US1_CTS #0 U1_TX<br>#2                                                      | PRS_CH13 #1<br>ACMP1_O #5                               |  |
| PB12      | BUSBY BUSAX<br>VDAC0_OUT1 /<br>OPA1_OUT                       | EBI_A03 #1 EBI_A12<br>#3 EBI_CSTFT #2                               | TIM1_CC3 #3<br>WTIM2_CC0 #3 LE-<br>TIM0_OUT1 #1<br>PCNT0_S0IN #7<br>PCNT1_S1IN #6                 | US2_CTS #1<br>US5_RTS #0<br>U1_RTS #2<br>I2C1_SCL #1                                                    | PRS_CH16 #1                                             |  |
| PH2       | BUSADC1Y BU-<br>SADC1X                                        | EBI_VSNC #2                                                         | TIM6_CC0 #3                                                                                       | US1_CTS #6                                                                                              |                                                         |  |
| PH5       | BUSADC1Y BU-<br>SADC1X                                        | EBI_A17 #2                                                          | TIM6_CDTI0 #3<br>WTIM2_CC1 #6                                                                     | US4_RX #4                                                                                               |                                                         |  |
| PH8       | BUSACMP3Y BU-<br>SACMP3X                                      | EBI_A20 #2                                                          | TIM6_CC0 #4<br>WTIM1_CC0 #6<br>WTIM2_CC1 #7                                                       | US4_CTS #4                                                                                              |                                                         |  |

| Alternate     | LOCA                                  | TION  |                          |
|---------------|---------------------------------------|-------|--------------------------|
| Functionality | 0 - 3                                 | 4 - 7 | Description              |
| QSPI0_DQ7     | 0: PE11<br>1: PB6<br>2: PG8           |       | Quad SPI 0 Data 7.       |
| QSPI0_DQS     | 0: PF9<br>1: PE15<br>2: PG11          |       | Quad SPI 0 Data S.       |
| QSPI0_SCLK    | 0: PF6<br>1: PE14<br>2: PG0           |       | Quad SPI 0 Serial Clock. |
| SDIO_CD       | 0: PF8<br>1: PC4<br>2: PA6<br>3: PB10 |       | SDIO Card Detect.        |
| SDIO_CLK      | 0: PE13<br>1: PE14                    |       | SDIO Serial Clock.       |
| SDIO_CMD      | 0: PE12<br>1: PE15                    |       | SDIO Command.            |
| SDIO_DAT0     | 0: PE11<br>1: PA0                     |       | SDIO Data 0.             |
| SDIO_DAT1     | 0: PE10<br>1: PA1                     |       | SDIO Data 1.             |
| SDIO_DAT2     | 0: PE9<br>1: PA2                      |       | SDIO Data 2.             |
| SDIO_DAT3     | 0: PE8<br>1: PA3                      |       | SDIO Data 3.             |
| SDIO_DAT4     | 0: PD12<br>1: PA4                     |       | SDIO Data 4.             |
| SDIO_DAT5     | 0: PD11<br>1: PA5                     |       | SDIO Data 5.             |
| SDIO_DAT6     | 0: PD10<br>1: PB3                     |       | SDIO Data 6.             |

| Alternate     | LOCATION                                 |                                        |                                                           |  |
|---------------|------------------------------------------|----------------------------------------|-----------------------------------------------------------|--|
| Functionality | 0 - 3                                    | 4 - 7                                  | Description                                               |  |
| WTIM0_CC2     | 0: PE6<br>1: PD14<br>2: PG4<br>3: PG10   | 4: PF1<br>5: PB2<br>6: PB5<br>7: PC3   | Wide timer 0 Capture Compare input / output channel 2.    |  |
| WTIM0_CDTI0   | 0: PE10<br>1: PD15<br>2: PA12<br>3: PG11 | 4: PD4                                 | Wide timer 0 Complimentary Dead Time Insertion channel 0. |  |
| WTIM0_CDTI1   | 0: PE11<br>1: PG0<br>2: PA13<br>3: PG12  | 4: PD5                                 | Wide timer 0 Complimentary Dead Time Insertion channel 1. |  |
| WTIM0_CDTI2   | 0: PE12<br>1: PG1<br>2: PA14<br>3: PG13  | 4: PD6                                 | Wide timer 0 Complimentary Dead Time Insertion channel 2. |  |
| WTIM1_CC0     | 0: PB13<br>1: PD2<br>2: PD6<br>3: PC7    | 4: PE3<br>5: PE7<br>6: PH8<br>7: PH12  | Wide timer 1 Capture Compare input / output channel 0.    |  |
| WTIM1_CC1     | 0: PB14<br>1: PD3<br>2: PD7<br>3: PE0    | 4: PE4<br>5: PI0<br>6: PH9<br>7: PH13  | Wide timer 1 Capture Compare input / output channel 1.    |  |
| WTIM1_CC2     | 0: PD0<br>1: PD4<br>2: PD8<br>3: PE1     | 4: PE5<br>5: PI1<br>6: PH10<br>7: PH14 | Wide timer 1 Capture Compare input / output channel 2.    |  |
| WTIM1_CC3     | 0: PD1<br>1: PD5<br>2: PC6<br>3: PE2     | 4: PE6<br>5: PI2<br>6: PH11<br>7: PH15 | Wide timer 1 Capture Compare input / output channel 3.    |  |
| WTIM2_CC0     | 0: PA9<br>1: PA12<br>2: PB9<br>3: PB12   | 4: PG14<br>5: PD3<br>6: PH4<br>7: PH7  | Wide timer 2 Capture Compare input / output channel 0.    |  |
| WTIM2_CC1     | 0: PA10<br>1: PA13<br>2: PB10<br>3: PG12 | 4: PG15<br>5: PD4<br>6: PH5<br>7: PH8  | Wide timer 2 Capture Compare input / output channel 1.    |  |
| WTIM2_CC2     | 0: PA11<br>1: PA14<br>2: PB11<br>3: PG13 | 4: PH0<br>5: PD5<br>6: PH6<br>7: PH9   | Wide timer 2 Capture Compare input / output channel 2.    |  |
| WTIM3_CC0     | 0: PD9<br>1: PC8<br>2: PC11<br>3: PC14   | 4: PI3<br>5: PI6<br>6: PB6<br>7: PF13  | Wide timer 3 Capture Compare input / output channel 0.    |  |
| WTIM3_CC1     | 0: PD10<br>1: PC9<br>2: PC12<br>3: PF10  | 4: PI4<br>5: PI7<br>6: PF4<br>7: PF14  | Wide timer 3 Capture Compare input / output channel 1.    |  |

| Alternate Functionality | Location | Priority         |
|-------------------------|----------|------------------|
| QSPI0_DQS               | 0: PF9   | High Speed       |
| QSPI0_SCLK              | 0: PF6   | High Speed       |
| SDIO_CLK                | 0: PE13  | High Speed       |
| SDIO_CMD                | 0: PE12  | High Speed       |
| SDIO_DAT0               | 0: PE11  | High Speed       |
| SDIO_DAT1               | 0: PE10  | High Speed       |
| SDIO_DAT2               | 0: PE9   | High Speed       |
| SDIO_DAT3               | 0: PE8   | High Speed       |
| SDIO_DAT4               | 0: PD12  | High Speed       |
| SDIO_DAT5               | 0: PD11  | High Speed       |
| SDIO_DAT6               | 0: PD10  | High Speed       |
| SDIO_DAT7               | 0: PD9   | High Speed       |
| TIM0_CC0                | 3: PB6   | Non-interference |
| TIM0_CC1                | 3: PC0   | Non-interference |
| TIM0_CC2                | 3: PC1   | Non-interference |
| TIM0_CDTI0              | 1: PC13  | Non-interference |
| TIM0_CDTI1              | 1: PC14  | Non-interference |
| TIM0_CDTI2              | 1: PC15  | Non-interference |
| TIM2_CC0                | 0: PA8   | Non-interference |
| TIM2_CC1                | 0: PA9   | Non-interference |
| TIM2_CC2                | 0: PA10  | Non-interference |
| TIM2_CDTI0              | 0: PB0   | Non-interference |
| TIM2_CDTI1              | 0: PB1   | Non-interference |
| TIM2_CDTI2              | 0: PB2   | Non-interference |
| TIM4_CC0                | 0: PF3   | Non-interference |
| TIM4_CC1                | 0: PF4   | Non-interference |
| TIM4_CC2                | 0: PF12  | Non-interference |
| TIM4_CDTI0              | 0: PD0   | Non-interference |
| TIM4_CDTI1              | 0: PD1   | Non-interference |
| TIM4_CDTI2              | 0: PD3   | Non-interference |
| TIM6_CC0                | 0: PG0   | Non-interference |
| TIM6_CC1                | 0: PG1   | Non-interference |
| TIM6_CC2                | 0: PG2   | Non-interference |
| TIM6_CDTI0              | 0: PG3   | Non-interference |
| TIM6_CDTI1              | 0: PG4   | Non-interference |
| TIM6_CDTI2              | 0: PG5   | Non-interference |

## Table 10.2. TQFP100 PCB Land Pattern Dimensions

| Min      | Nom | Мах                              |  |  |
|----------|-----|----------------------------------|--|--|
| 15.4     |     |                                  |  |  |
| 15.4     |     |                                  |  |  |
| 0.50 BSC |     |                                  |  |  |
| 0.30     |     |                                  |  |  |
| 1.50     |     |                                  |  |  |
|          | Min | 15.4<br>15.4<br>0.50 BSC<br>0.30 |  |  |

## Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

### 10.3 TQFP100 Package Marking



Figure 10.3. TQFP100 Package Marking

The package marking consists of:

- PPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- · WW The 2-digit workweek when the device was assembled.

| Dimension | Min       | Тур            | Мах  |  |  |  |
|-----------|-----------|----------------|------|--|--|--|
| A         | _         | 1.15           | 1.20 |  |  |  |
| A1        | 0.05      | —              | 0.15 |  |  |  |
| A2        | 0.95      | 1.00           | 1.05 |  |  |  |
| b         | 0.17      | 0.22           | 0.27 |  |  |  |
| b1        | 0.17      | 0.20           | 0.23 |  |  |  |
| С         | 0.09      | _              | 0.20 |  |  |  |
| c1        | 0.09      | —              | 0.16 |  |  |  |
| D         |           | 12.00 BSC      |      |  |  |  |
| D1        | 10.00 BSC |                |      |  |  |  |
| e         | 0.50 BSC  |                |      |  |  |  |
| E         | 12.00 BSC |                |      |  |  |  |
| E1        |           | 10.00 BSC      |      |  |  |  |
| L         | 0.45      | 0.45 0.60 0.75 |      |  |  |  |
| L1        | 1.00 REF  |                |      |  |  |  |
| R1        | 0.08      | —              | —    |  |  |  |
| R2        | 0.08      | _              | 0.20 |  |  |  |
| S         | 0.20 — —  |                |      |  |  |  |
| θ         | 0 3.5 7   |                |      |  |  |  |
| θ1        | 0         | 0 — 0.10       |      |  |  |  |
| θ2        | 11        | 12 13          |      |  |  |  |
| θ3        | 11        | 12 13          |      |  |  |  |
| Note:     | · ·       | · ·            |      |  |  |  |

# Table 11.1. TQFP64 Package Dimensions

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.