Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | | • | | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 72MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT | | Number of I/O | 83 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V | | Data Converters | A/D 16x12b SAR; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg11b520f2048gg100-b | #### 1. Feature List The EFM32GG11 highlighted features are listed below. #### ARM Cortex-M4 CPU platform - · High performance 32-bit processor @ up to 72 MHz - · DSP instruction support and Floating Point Unit - · Memory Protection Unit - · Wake-up Interrupt Controller #### Flexible Energy Management System - 80 µA/MHz in Active Mode (EM0) - 2.1 µA EM2 Deep Sleep current (16 kB RAM retention and RTCC running from LFRCO) - Integrated DC-DC buck converter - Up to 2048 kB flash program memory - · Dual-bank with read-while-write support - Up to 512 kB RAM data memory - 256 kB with ECC (SEC-DED) #### · Octal/Quad-SPI Flash Memory Interface - Supports 3 V and 1.8 V memories - 1/2/4/8-bit data bus - · Quad-SPI Execute In Place (XIP) #### · Communication Interfaces - Low-energy Universal Serial Bus (USB) with Device and Host support - · Fully USB 2.0 compliant - · On-chip PHY and embedded 5V to 3.3V regulator - · Crystal-free Device mode operation - Patent-pending Low-Energy Mode (LEM) - SD/MMC/SDIO Host Controller - SD v3.01, SDIO v3.0 and MMC v4.51 - 1/4/8-bit bus width - 10/100 Ethernet MAC with MII/RMII interface - IEEE1588-2008 precision time stamping - Energy Efficient Ethernet (802.3az) - · Up to 2× CAN Bus Controller - · Version 2.0A and 2.0B up to 1 Mbps - 6× Universal Synchronous/Asynchronous Receiver/ Transmitter - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S/LIN - · Triple buffered full/half-duplex operation with flow control - Ultra high speed (36 MHz) operation on one instance - · 2× Universal Asynchronous Receiver/ Transmitter - 2× Low Energy UART - Autonomous operation with DMA in Deep Sleep Mode - 3× I<sup>2</sup>C Interface with SMBus support - · Address recognition in EM3 Stop Mode ## Up to 144 General Purpose I/O Pins - Configurable push-pull, open-drain, pull-up/down, input filter, drive strength - · Configurable peripheral I/O locations - · 5 V tolerance on select pins - Asynchronous external interrupts - · Output state retention and wake-up from Shutoff Mode - Up to 24 Channel DMA Controller - Up to 24 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling - External Bus Interface for up to 4x256 MB of external memory mapped space - · TFT Controller with Direct Drive - · Per-pixel alpha-blending engine ## Hardware Cryptography - AES 128/256-bit keys - ECC B/K163, B/K233, P192, P224, P256 - SHA-1 and SHA-2 (SHA-224 and SHA-256) - True Random Number Generator (TRNG) #### · Hardware CRC engine Single-cycle computation with 8/16/32-bit data and 16-bit (programmable)/32-bit (fixed) polynomial ## Security Management Unit (SMU) · Fine-grained access control for on-chip peripherals # Integrated Low-energy LCD Controller with up to 8×36 segments - Voltage boost, contrast and autonomous animation - · Patented low-energy LCD driver #### Backup Power Domain - RTCC and retention registers in a separate power domain, available down to energy mode EM4H - Operation from backup battery when main power absent/ insufficient ## · Ultra Low-Power Precision Analog Peripherals - 2× 12-bit 1 Msamples/s Analog to Digital Converter (ADC) - · On-chip temperature sensor - 2× 12-bit 500 ksamples/s Digital to Analog Converter (VDAC) - Digital to Analog Current Converter (IDAC) - Up to 4× Analog Comparator (ACMP) - Up to 4× Operational Amplifier (OPAMP) - Robust current-based capacitive sensing with up to 64 inputs and wake-on-touch (CSEN) - Up to 108 GPIO pins are analog-capable. Flexible analog peripheral-to-pin routing via Analog Port (APORT) - · Supply Voltage Monitor Figure 2.1. Ordering Code Key | | 3.8.4 Capacitive Sense (CSEN). 3.8.5 Digital to Analog Current Converter (IDAC). 3.8.6 Digital to Analog Converter (VDAC). 3.8.7 Operational Amplifiers. 3.8.8 Liquid Crystal Display Driver (LCD). | .18<br>.18<br>.18 | |----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | | 3.9 Reset Management Unit (RMU) | | | | 3.10 Core and Memory | | | | 3.10.1 Processor Core | | | | 3.10.2 Memory System Controller (MSC) | .19 | | | 3.10.3 Linked Direct Memory Access Controller (LDMA) | | | | 3.10.4 Bootloader | .19 | | | 3.11 Memory Map | .20 | | | 3.12 Configuration Summary | | | 1 | Electrical Specifications | | | Τ. | | | | | 4.1 Electrical Characteristics | | | | 4.1.1 Absolute Maximum Ratings | | | | 4.1.2 Operating Conditions | | | | | | | | 4.1.4 DC-DC Converter | | | | 4.1.5 5V Regulator | | | | 4.1.6 Backup Supply Domain | | | | 4.1.7 Current Consumption | | | | 4.1.8 Wake Up Times | | | | 4.1.9 Brown Out Detector (BOD) | | | | 4.1.10 Oscillators | | | | 4.1.11 Flash Memory Characteristics | | | | 4.1.12 General-Purpose I/O (GPIO) | .49 | | | 4.1.13 Voltage Monitor (VMON) | .51 | | | 4.1.14 Analog to Digital Converter (ADC) | .52 | | | 4.1.15 Analog Comparator (ACMP) | .54 | | | 4.1.16 Digital to Analog Converter (VDAC) | .57 | | | 4.1.17 Current Digital to Analog Converter (IDAC) | | | | 4.1.18 Capacitive Sense (CSEN) | | | | 4.1.19 Operational Amplifier (OPAMP) | .64 | | | 4.1.20 LCD Driver | .67 | | | 4.1.21 Pulse Counter (PCNT) | | | | 4.1.22 Analog Port (APORT) | | | | 4.1.23 I2C | | | | 4.1.24 USART SPI | | | | 4.1.25 External Bus Interface (EBI) | | | | 4.1.26 Ethernet (ETH) | | | | 4.1.27 Serial Data I/O Host Controller (SDIO) | | | | 4.1.28 Quad SPI (QSPI) | | | | · · · · | | | | 4.2 Typical Performance Curves | | | | 4.2.1 Supply Current | | | | 4.2.2 DC-DC Converter | 113 | #### 3.4.2 Internal and External Oscillators The EFM32GG11 supports two crystal oscillators and fully integrates five RC oscillators, listed below. - A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 4 to 50 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature. - A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes. - An integrated high frequency RC oscillator (HFRCO) is available for the MCU system. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range. When crystal accuracy is not required, it can be operated in free-running mode at a number of factory-calibrated frequencies. A digital phase-locked loop (DPLL) feature allows the HFRCO to achieve higher accuracy and stability by referencing other available clock sources such as LFXO and HFXO. - An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire Viewer port with a wide frequency range. - An integrated auxilliary high frequency RC oscillator (USHFRCO) is available for timing the USB, SDIO and QSPI peripherals. The USHFRCO can be syncronized to the host's USB clock to allow the USB to operate in device mode without the additional cost of an external crystal. - An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required. - An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes. #### 3.5 Counters/Timers and PWM ## 3.5.1 Timer/Counter (TIMER) TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only. ## 3.5.2 Wide Timer/Counter (WTIMER) WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER\_0 only. #### 3.5.3 Real Time Counter and Calendar (RTCC) The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes down to EM4H. # 3.5.4 Low Energy Timer (LETIMER) The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC. ## 3.5.5 Ultra Low Power Wake-up Timer (CRYOTIMER) The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation. # 4. Electrical Specifications ## 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the following conditions, unless stated otherwise: - Typical values are based on $T_{AMB}$ =25 °C and $V_{DD}$ = 3.3 V, by production test and/or technology characterization. - Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise. Refer to 4.1.2.1 General Operating Conditions for more details about operational supply and temperature limits. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------| | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 512 kB RAM retention and RTCC running from LFXO | _ | 3.9 | _ | μA | | enabled | | Full 512 kB RAM retention and RTCC running from LFRCO | _ | 4.3 | _ | μA | | | | 16 kB (1 bank) RAM retention and RTCC running from LFRCO <sup>2</sup> | _ | 2.8 | TBD | μA | | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 512 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 3.6 | TBD | μА | | Current consumption in EM4H mode, with voltage | e, with voltage | 128 byte RAM retention, RTCC running from LFXO | _ | 1.08 | _ | μA | | scaling enabled | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | _ | 0.69 | _ | μA | | | | 128 byte RAM retention, no RTCC | _ | 0.69 | TBD | μΑ | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | _ | 0.16 | TBD | μA | | Current consumption of peripheral power domain 1, with voltage scaling enabled | I <sub>PD1_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>1</sup> | _ | 0.68 | _ | μA | | Current consumption of peripheral power domain 2, with voltage scaling enabled | I <sub>PD2_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>1</sup> | _ | 0.28 | _ | μA | - 1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.4 EM2 and EM3 Power Domains for a list of the peripherals in each power domain. - 2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|----------|------|-----|------| | Current consumption in EM4H mode, with voltage | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.94 | _ | μA | | scaling enabled | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | _ | 0.62 | _ | μA | | | | 128 byte RAM retention, no RTCC | _ | 0.62 | _ | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | <u>—</u> | 0.13 | _ | μA | | Current consumption of peripheral power domain 1, with voltage scaling enabled, DCDC in LP mode <sup>3</sup> | I <sub>PD1_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>4</sup> | _ | 0.68 | _ | μА | | Current consumption of peripheral power domain 2, with voltage scaling enabled, DCDC in LP mode <sup>3</sup> | I <sub>PD2_VS</sub> | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>4</sup> | _ | 0.28 | _ | μА | - 1. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD. - 2. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD. - 3. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPCMPBIASEM234H=0, LPCLIMILIM-SEL=1, ANASW=DVDD. - 4. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.4 EM2 and EM3 Power Domains for a list of the peripherals in each power domain. - 5. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 # 4.1.14 Analog to Digital Converter (ADC) Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated. Table 4.22. Analog to Digital Converter (ADC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|---------------------|-----|--------------------|------| | Resolution | V <sub>RESOLUTION</sub> | | 6 | _ | 12 | Bits | | Input voltage range <sup>5</sup> | V <sub>ADCIN</sub> | Single ended | _ | _ | V <sub>FS</sub> | V | | | | Differential | -V <sub>FS</sub> /2 | _ | V <sub>FS</sub> /2 | V | | Input range of external reference voltage, single ended and differential | V <sub>ADCREFIN_P</sub> | | 1 | _ | V <sub>AVDD</sub> | V | | Power supply rejection <sup>2</sup> | PSRR <sub>ADC</sub> | At DC | _ | 80 | _ | dB | | Analog input common mode rejection ratio | CMRR <sub>ADC</sub> | At DC | _ | 80 | _ | dB | | Current from all supplies, using internal reference buffer. | I <sub>ADC_CONTI-</sub><br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 270 | TBD | μА | | Continous operation. WAR-<br>MUPMODE <sup>4</sup> = KEEPADC-<br>WARM | | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup> | _ | 125 | _ | μΑ | | | | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>3</sup> | _ | 80 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_NORMAL_LP</sub> | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 45 | _ | μA | | Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL | | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 8 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_STAND</sub> -<br>BY_LP | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 105 | _ | μA | | Duty-cycled operation. AWARMUPMODE <sup>4</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 70 | _ | μА | | Current from all supplies, using internal reference buffer. | I <sub>ADC_CONTI-</sub><br>NOUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 325 | _ | μА | | Continous operation. WAR-<br>MUPMODE <sup>4</sup> = KEEPADC-<br>WARM | | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup> | _ | 175 | _ | μA | | | | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>3</sup> | _ | 125 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_NORMAL_HP</sub> | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 85 | _ | μA | | Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL | | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 16 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_STAND</sub> -<br>BY_HP | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 160 | _ | μA | | Duty-cycled operation. AWARMUPMODE <sup>4</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 125 | _ | μА | | Current from HFPERCLK | I <sub>ADC_CLK</sub> | HFPERCLK = 16 MHz | _ | 180 | _ | μA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|-----|------|-----|------| | Start up time | t <sub>IDAC_SU</sub> | Output within 1% of steady state value | _ | 5 | _ | μs | | Settling time, (output settled | t <sub>IDAC_SETTLE</sub> | Range setting is changed | _ | 5 | _ | μs | | within 1% of steady state value), | | Step value is changed | _ | 1 | _ | μs | | Current consumption <sup>2</sup> | I <sub>IDAC</sub> | EM0 or EM1 Source mode, excluding output current, Across operating temperature range | _ | 11 | TBD | μА | | | | EM0 or EM1 Sink mode, excluding output current, Across operating temperature range | _ | 13 | TBD | μА | | | | EM2 or EM3 Source mode, excluding output current, T = 25 °C | _ | 0.05 | _ | μA | | | | EM2 or EM3 Sink mode, excluding output current, T = 25 °C | _ | 0.07 | _ | μA | | | | EM2 or EM3 Source mode, excluding output current, T ≥ 85 °C | _ | 11 | _ | μA | | | | EM2 or EM3 Sink mode, excluding output current, T ≥ 85 °C | _ | 13 | _ | μA | | Output voltage compliance in source mode, source current change relative to current | I <sub>COMP_SRC</sub> | RANGESEL1=0, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mv) | _ | 0.11 | _ | % | | sourced at 0 V | | RANGESEL1=1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _ | 0.06 | _ | % | | | | RANGESEL1=2, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _ | 0.04 | _ | % | | | | RANGESEL1=3, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -250 mV) | _ | 0.03 | _ | % | | Output voltage compliance in sink mode, sink current | I <sub>COMP_SINK</sub> | RANGESEL1=0, output voltage = 100 mV | _ | 0.29 | _ | % | | change relative to current sunk at IOVDD | | RANGESEL1=1, output voltage = 100 mV | _ | 0.27 | _ | % | | | | RANGESEL1=2, output voltage = 150 mV | _ | 0.12 | _ | % | | | | RANGESEL1=3, output voltage = 250 mV | _ | 0.03 | _ | % | - 1. In IDAC\_CURPROG register. - 2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1). | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Slew rate <sup>5</sup> | SR | DRIVESTRENGTH = 3,<br>INCBW=1 <sup>3</sup> | _ | 4.7 | _ | V/µs | | | | DRIVESTRENGTH = 3,<br>INCBW=0 | _ | 1.5 | _ | V/µs | | | | DRIVESTRENGTH = 2,<br>INCBW=1 <sup>3</sup> | _ | 1.27 | _ | V/µs | | | | DRIVESTRENGTH = 2,<br>INCBW=0 | _ | 0.42 | _ | V/µs | | | | DRIVESTRENGTH = 1,<br>INCBW=1 <sup>3</sup> | _ | 0.17 | _ | V/µs | | | | DRIVESTRENGTH = 1,<br>INCBW=0 | _ | 0.058 | _ | V/µs | | | | DRIVESTRENGTH = 0,<br>INCBW=1 <sup>3</sup> | _ | 0.044 | _ | V/µs | | | | DRIVESTRENGTH = 0,<br>INCBW=0 | _ | 0.015 | _ | V/µs | | Startup time <sup>6</sup> | T <sub>START</sub> | DRIVESTRENGTH = 2 | _ | _ | 12 | μs | | Input offset voltage | V <sub>OSI</sub> | DRIVESTRENGTH = 2 or 3, T = 25 °C | TBD | _ | TBD | mV | | | | DRIVESTRENGTH = 1 or 0, T = 25 °C | TBD | _ | TBD | mV | | | | DRIVESTRENGTH = 2 or 3, across operating temperature range | TBD | _ | TBD | mV | | | | DRIVESTRENGTH = 1 or 0, across operating temperature range | TBD | _ | TBD | mV | | DC power supply rejection ratio <sup>9</sup> | PSRR <sub>DC</sub> | Input referred | _ | 70 | _ | dB | | DC common-mode rejection ratio <sup>9</sup> | CMRR <sub>DC</sub> | Input referred | _ | 70 | _ | dB | | Total harmonic distortion | THD <sub>OPA</sub> | DRIVESTRENGTH = 2, 3x Gain connection, 1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _ | 90 | _ | dB | | | | DRIVESTRENGTH = 0, 3x Gain connection, 0.1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _ | 90 | _ | dB | ## **EBI Read Enable Output Timing** Timing applies to both EBI\_REn and EBI\_NANDREn for all addressing modes and both polarities. Output timing for EBI\_AD applies only to multiplexed addressing modes D8A24ALE and D16A16ALE. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6. Table 4.38. EBI Read Enable Output Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|----------------------|----------------|--------------------------------------------------------------|--------------|-----|------| | Output hold time, from trailing EBI_REn / EBI_NAN-DREn edge to EBI_AD, EBI_A, EBI_CSn, EBI_BLn invalid | t <sub>OH_REn</sub> | IOVDD ≥ 1.62 V | -23 +<br>(RDHOLD *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | Invalid | | IOVDD ≥ 3.0 V | -13 +<br>(RDHOLD *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | Output setup time, from<br>EBI_AD, EBI_A, EBI_CSn,<br>EBI_BLn valid to leading<br>EBI_REn / EBI_NANDREn | t <sub>OSU_REn</sub> | IOVDD ≥ 1.62 V | -12 +<br>(RDSETUP<br>* t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | edge <sup>1</sup> | | IOVDD ≥ 3.0 V | -11 +<br>(RDSETUP<br>* t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | EBI_REn pulse width <sup>1 2</sup> | twidth_REn | IOVDD ≥ 1.62 V | -6 +<br>(MAX(1,<br>RDSTRB) *<br>t <sub>HFCOR-</sub><br>ECLK) | _ | _ | ns | | | | IOVDD ≥ 3.0 V | -4 +<br>(MAX(1,<br>RDSTRB) *<br>t <sub>HFCOR-</sub><br>ECLK) | <del>-</del> | _ | ns | - 1. The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFRE=0. The leading edge of EBI\_REn can be moved to the right by setting HALFRE=1. This decreases the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of tosu\_Ren by 1/2 \* therefore the length of the length of tosu\_Ren by 1/2 \* therefore the length of leng - 2. When page mode is used, RDSTRB is replaced by RDPA for page hits. # 4.1.26 Ethernet (ETH) # **MII Transmit Timing** Timing is specified with 3.0 V $\leq$ IOVDD $\leq$ 3.8 V, 25 pF external loading, and slew rate for all GPIO set to 6 unless otherwise indicated. Table 4.42. Ethernet MII Transmit Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|----------------------|---------------------------|-----|-----|-----|------| | TX_CLK frequency | F <sub>TX_CLK</sub> | Output slew rate set to 7 | _ | 25 | _ | MHz | | TX_CLK duty cycle | DC <sub>TX_CLK</sub> | | 35 | _ | 65 | % | | Output delay, TX_CLK to TXD[3:0], TX_EN, TX_ER | t <sub>OUT</sub> | | 0 | _ | 25 | ns | Figure 4.9. Ethernet MII Transmit Timing Figure 4.19. SDIO MMC DDR Mode Timing ## 5.3 EFM32GG11B8xx in BGA120 Device Pinout Figure 5.3. EFM32GG11B8xx in BGA120 Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.20 GPIO Functionality Table or 5.21 Alternate Functionality Overview. Table 5.3. EFM32GG11B8xx in BGA120 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------|----------|--------|------------------------------------------------------------------------------------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | А3 | GPIO | PE9 | A4 | GPIO | | PD11 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF5 | A8 | GPIO | | PF14 | A9 | GPIO (5V) | PF12 | A10 | GPIO | | VREGI | A11 | Input to 5 V regulator. | VREGO | A12 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | ## 5.4 EFM32GG11B5xx in BGA120 Device Pinout Figure 5.4. EFM32GG11B5xx in BGA120 Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.20 GPIO Functionality Table or 5.21 Alternate Functionality Overview. Table 5.4. EFM32GG11B5xx in BGA120 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------|----------|--------|------------------------------------------------------------------------------------------| | PE15 | A1 | GPIO | PE14 | A2 | GPIO | | PE12 | А3 | GPIO | PE9 | A4 | GPIO | | PD11 | A5 | GPIO | PD9 | A6 | GPIO | | PF7 | A7 | GPIO | PF5 | A8 | GPIO | | PF14 | A9 | GPIO (5V) | PF12 | A10 | GPIO | | VREGI | A11 | Input to 5 V regulator. | VREGO | A12 | Decoupling for 5 V regulator and regulator output. Power for USB PHY in USB-enabled OPNs | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|-----------------|----------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PC1 | J1 | GPIO (5V) | PC3 | J2 | GPIO (5V) | | PD15 | J3 | GPIO (5V) | PA12 | J4 | GPIO (5V) | | PA9 | J5 | GPIO | PA10 | J6 | GPIO | | PB9 | J7 | GPIO (5V) | PB10 | J8 | GPIO (5V) | | PD2 | J9 | GPIO (5V) | PD3 | J10 | GPIO | | PD4 | J11 | GPIO | PB7 | K1 | GPIO | | PC4 | K2 | GPIO | PA13 | K3 | GPIO (5V) | | PA11 | K5 | GPIO | RESETn | K6 | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | AVDD | K8<br>K9<br>L10 | Analog power supply. | PD1 | K11 | GPIO | | PB8 | L1 | GPIO | PC5 | L2 | GPIO | | PA14 | L3 | GPIO | PB11 | L5 | GPIO | | PB12 | L6 | GPIO | PB13 | L8 | GPIO | | PB14 | L9 | GPIO | PD0 | L11 | GPIO (5V) | - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PF2 | 78 | GPIO | NC | 79 | No Connect. | | PF12 | 80 | GPIO | PF5 | 81 | GPIO | | PF6 | 84 | GPIO | PF7 | 85 | GPIO | | PF8 | 86 | GPIO | PF9 | 87 | GPIO | | PD9 | 88 | GPIO | PD10 | 89 | GPIO | | PD11 | 90 | GPIO | PD12 | 91 | GPIO | | PE8 | 92 | GPIO | PE9 | 93 | GPIO | | PE10 | 94 | GPIO | PE11 | 95 | GPIO | | PE12 | 96 | GPIO | PE13 | 97 | GPIO | | PE14 | 98 | GPIO | PE15 | 99 | GPIO | | PA15 | 100 | GPIO | | | | 1. GPIO with 5V tolerance are indicated by (5V). # 5.20 GPIO Functionality Table A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of each GPIO pin, followed by the functionality available on that pin. Refer to 5.21 Alternate Functionality Overview for a list of GPIO locations available for each function. Table 5.20. GPIO Functionality Table | GPIO Name | Pin Alternate Functionality / Description | | | | | |-----------|-------------------------------------------|---------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PA15 | BUSAY BUSBX<br>LCD_SEG12 | EBI_AD08 #0 | TIM3_CC2 #0 | ETH_MIIRXCLK #0<br>ETH_MDIO #3<br>US2_CLK #3 | PRS_CH15 #0 | | PE15 | BUSCY BUSDX<br>LCD_SEG11 | EBI_AD07 #0 | TIM2_CDTI2 #2<br>TIM3_CC1 #0 | ETH_RMIITXD0 #0<br>ETH_MIIRXD3 #0<br>SDIO_CMD #1<br>US0_RTS #0<br>QSPI0_DQS #1<br>LEU0_RX #2 | PRS_CH14 #2<br>ETM_TD3 #4 | | PE14 | BUSDY BUSCX<br>LCD_SEG10 | EBI_AD06 #0 | TIM2_CDTI1 #2<br>TIM3_CC0 #0 | ETH_RMIITXD1 #0 ETH_MIIRXD2 #0 SDIO_CLK #1 US0_CTS #0 QSPI0_SCLK #1 LEU0_TX #2 | PRS_CH13 #2<br>ETM_TD2 #4 | | PE13 | BUSCY BUSDX<br>LCD_SEG9 | EBI_AD05 #0 | TIM1_CC3 #1<br>TIM2_CC2 #3 LE-<br>TIM0_OUT1 #4 | SDIO_CLK #0<br>ETH_MIIRXD1 #0<br>USO_TX #3 USO_CS<br>#0 U1_RX #4<br>I2CO_SCL #6 | LES_ALTEX7<br>PRS_CH2 #3<br>ACMP0_O #0<br>ETM_TD1 #4<br>GPIO_EM4WU5 | | PE12 | BUSDY BUSCX<br>LCD_SEG8 | EBI_AD04 #0 | TIM1_CC2 #1<br>TIM2_CC1 #3<br>WTIM0_CDTI2 #0<br>LETIM0_OUT0 #4 | SDIO_CMD #0<br>ETH_MIIRXD0 #0<br>US0_RX #3<br>US0_CLK #0 U1_TX<br>#4 I2C0_SDA #6 | CMU_CLK1 #2<br>CMU_CLKI0 #6<br>LES_ALTEX6<br>PRS_CH1 #3<br>ETM_TD0 #4 | | PE11 | BUSCY BUSDX<br>LCD_SEG7 | EBI_AD03 #0<br>EBI_CS3 #4 | TIM1_CC1 #1<br>TIM4_CC2 #7<br>WTIM0_CDTI1 #0 | SDIO_DAT0 #0<br>QSPI0_DQ7 #0<br>ETH_MIIRXDV #0<br>US0_RX #0 | LES_ALTEX5<br>PRS_CH3 #2<br>ETM_TCLK #4 | | PE10 | BUSDY BUSCX<br>LCD_SEG6 | EBI_AD02 #0<br>EBI_CS2 #4 | TIM1_CC0 #1<br>TIM4_CC1 #7<br>WTIM0_CDTI0 #0 | SDIO_DAT1 #0<br>QSPI0_DQ6 #0<br>ETH_MIIRXER #0<br>US0_TX #0 | PRS_CH2 #2<br>GPIO_EM4WU9 | | PE9 | BUSCY BUSDX<br>LCD_SEG5 | EBI_AD01 #0<br>EBI_CS1 #4 | TIM4_CC0 #7<br>PCNT2_S1IN #1 | SDIO_DAT2 #0<br>QSPI0_DQ5 #0<br>US5_RX #0 | PRS_CH8 #2 | | PE8 | BUSDY BUSCX<br>LCD_SEG4 | EBI_AD00 #0<br>EBI_CS0 #4 | TIM2_CDTI0 #2<br>TIM4_CC2 #6<br>PCNT2_S0IN #1 | SDIO_DAT3 #0<br>QSPI0_DQ4 #0<br>US5_TX #0<br>I2C2_SDA #0 | PRS_CH3 #1 | | PI9 | | EBI_A14 #2 | TIM1_CC3 #7<br>TIM4_CC1 #3 | US4_CS #3 | | | PI6 | | EBI_A11 #2 | TIM1_CC0 #7<br>TIM4_CC1 #2<br>WTIM3_CC0 #5 | US4_TX #3 | | | <b>GPIO Name</b> | Pin Alternate Functionality / Description | | | | | |------------------|-------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | | Analog | EBI | Timers | Communication | Other | | PG3 | BUSACMP2Y BU-<br>SACMP2X | EBI_AD03 #2 | TIM6_CDTI0 #0<br>WTIM0_CC1 #2 LE-<br>TIM1_OUT1 #7 | ETH_MIITXD1 #1<br>US3_CS #4<br>QSPI0_DQ2 #2 | | | PI5 | | EBI_A07 #2 | WTIM3_CC2 #4 | US4_RTS #2<br>I2C2_SCL #7 | ACMP3_O #5 | | PI4 | | EBI_A06 #2 | WTIM3_CC1 #4 | US4_CTS #2<br>I2C2_SDA #7 | ACMP3_O #4 | | PI3 | | EBI_A05 #2 | WTIM3_CC0 #4 | US4_CS #2<br>I2C1_SCL #7 | | | PA5 | BUSAY BUSBX<br>LCD_SEG18 | EBI_AD14 #0 | TIM0_CDTI2 #0<br>TIM3_CC2 #5<br>PCNT1_S0IN #0 | ETH_RMIIRXER #0<br>ETH_MIITXEN #0<br>SDIO_DAT5 #1<br>US3_RTS #0<br>U0_CTS #2<br>QSPI0_DQ3 #1<br>LEU1_TX #1 | LES_ALTEX4<br>PRS_CH17 #0<br>ACMP1_O #7<br>ETM_TD3 #3 | | PG6 | BUSACMP2Y BU-<br>SACMP2X | EBI_AD06 #2 | TIM2_CC1 #7<br>TIM6_CC0 #1 | ETH_MIITXER #1<br>US3_TX #3<br>QSPI0_DQ5 #2 | | | PG5 | BUSACMP2Y BU-<br>SACMP2X | EBI_AD05 #2 | TIM6_CDTI2 #0<br>TIM2_CC0 #7 | ETH_MIITXEN #1<br>US3_RTS #4<br>QSPI0_DQ4 #2 | | | PI2 | | EBI_A04 #2 | TIM5_CC2 #3<br>WTIM1_CC3 #5<br>PCNT2_S0IN #5 | US4_CLK #2<br>I2C1_SDA #7 | ACMP2_O #5 | | PI1 | | EBI_A03 #2 | TIM5_CC1 #3<br>WTIM1_CC2 #5<br>PCNT2_S1IN #5 | US4_RX #2 | ACMP2_O #4 | | PI0 | | EBI_A02 #2 | TIM5_CC0 #3<br>WTIM1_CC1 #5<br>PCNT2_S0IN #6 | US4_TX #2 | ACMP2_O #3 | | PA6 | BUSBY BUSAX<br>LCD_SEG19 | EBI_AD15 #0 | TIM3_CC0 #6<br>WTIM0_CC0 #1 LE-<br>TIM1_OUT1 #0<br>PCNT1_S1IN #0 | ETH_MIITXER #0<br>ETH_MDC #3<br>SDIO_CD #2<br>US5_TX #1 U0_RTS<br>#2 LEU1_RX #1 | PRS_CH6 #0<br>ACMP0_O #4<br>ETM_TCLK #3<br>GPIO_EM4WU1 | | PG8 | | EBI_AD08 #2 | TIM2_CC0 #6<br>TIM6_CC2 #1<br>WTIM0_CC0 #3 | ETH_MIIRXD3 #1<br>CAN0_RX #4<br>US3_CLK #3<br>QSPI0_DQ7 #2 | | | PG7 | BUSACMP2Y BU-<br>SACMP2X | EBI_AD07 #2 | TIM2_CC2 #7<br>TIM6_CC1 #1 | ETH_MIIRXCLK #1<br>US3_RX #3<br>QSPI0_DQ6 #2 | | | PE5 | BUSCY BUSDX<br>LCD_COM1 | EBI_A12 #0 EBI_A17<br>#1 EBI_A23 #3 | TIM3_CC0 #3<br>TIM3_CC2 #2<br>TIM5_CC1 #0<br>TIM6_CDTI1 #2<br>WTIM0_CC1 #0<br>WTIM1_CC2 #4 | US0_CLK #1<br>US1_CLK #6<br>US3_CTS #1<br>U1_RTS #3<br>I2C0_SCL #7 | PRS_CH17 #2 | | Alternate | LOCA | ATION | | |---------------|---------|-------|----------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | LCD_SEG7 | 0: PE11 | | LCD segment line 7. | | LCD_SEG8 | 0: PE12 | | LCD segment line 8. | | LCD_SEG9 | 0: PE13 | | LCD segment line 9. | | LCD_SEG10 | 0: PE14 | | LCD segment line 10. | | LCD_SEG11 | 0: PE15 | | LCD segment line 11. | | LCD_SEG12 | 0: PA15 | | LCD segment line 12. | | LCD_SEG13 | 0: PA0 | | LCD segment line 13. | | LCD_SEG14 | 0: PA1 | | LCD segment line 14. | | LCD_SEG15 | 0: PA2 | | LCD segment line 15. | | LCD_SEG16 | 0: PA3 | | LCD segment line 16. | | LCD_SEG17 | 0: PA4 | | LCD segment line 17. | | LCD_SEG18 | 0: PA5 | | LCD segment line 18. | | LCD_SEG19 | 0: PA6 | | LCD segment line 19. |