

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                                                      |
|----------------------------|---------------------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                                               |
| Core Size                  | 32-Bit Single-Core                                                                                            |
| Speed                      | 72MHz                                                                                                         |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SmartCard, SPI, UART/USART, USB |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                                                               |
| Number of I/O              | 47                                                                                                            |
| Program Memory Size        | 2MB (2M x 8)                                                                                                  |
| Program Memory Type        | FLASH                                                                                                         |
| EEPROM Size                | -                                                                                                             |
| RAM Size                   | 512K x 8                                                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                                                                   |
| Data Converters            | A/D 16x12b SAR; D/A 2x12b                                                                                     |
| Oscillator Type            | Internal                                                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                                             |
| Mounting Type              | Surface Mount                                                                                                 |
| Package / Case             | 64-TQFP                                                                                                       |
| Supplier Device Package    | 64-TQFP (10x10)                                                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg11b820f2048gq64-ar                                   |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3. System Overview

## 3.1 Introduction

The Giant Gecko Series 1 product family is well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the MCU system. The detailed functional description can be found in the Giant Gecko Series 1 Reference Manual.

A block diagram of the Giant Gecko Series 1 family is shown in Figure 3.1 Detailed EFM32GG11 Block Diagram on page 11. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information.



Figure 3.1. Detailed EFM32GG11 Block Diagram

#### 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

#### Table 4.1. Absolute Maximum Ratings

| Parameter                                        | Symbol                 | Test Condition                         | Min  | Тур | Max                            | Unit   |
|--------------------------------------------------|------------------------|----------------------------------------|------|-----|--------------------------------|--------|
| Storage temperature range                        | T <sub>STG</sub>       |                                        | -50  | —   | 150                            | °C     |
| Voltage on supply pins other than VREGI and VBUS | V <sub>DDMAX</sub>     |                                        | -0.3 | _   | 3.8                            | V      |
| Voltage ramp rate on any supply pin              | V <sub>DDRAMPMAX</sub> |                                        | _    | —   | 1                              | V / µs |
| DC voltage on any GPIO pin                       | V <sub>DIGPIN</sub>    | 5V tolerant GPIO pins <sup>1 2 3</sup> | -0.3 | _   | Min of 5.25<br>and IOVDD<br>+2 | V      |
|                                                  |                        | LCD pins <sup>3</sup>                  | -0.3 | _   | Min of 3.8<br>and IOVDD<br>+2  | V      |
|                                                  |                        | Standard GPIO pins                     | -0.3 | _   | IOVDD+0.3                      | V      |
| Total current into VDD power lines               | I <sub>VDDMAX</sub>    | Source                                 |      |     | 200                            | mA     |
| Total current into VSS ground lines              | IVSSMAX                | Sink                                   |      |     | 200                            | mA     |
| Current per I/O pin                              | I <sub>IOMAX</sub>     | Sink                                   | _    | _   | 50                             | mA     |
|                                                  |                        | Source                                 | _    | _   | 50                             | mA     |
| Current for all I/O pins                         | I <sub>IOALLMAX</sub>  | Sink                                   | _    | _   | 200                            | mA     |
|                                                  |                        | Source                                 | _    | _   | 200                            | mA     |
| Junction temperature                             | TJ                     | -G grade devices                       | -40  | _   | 105                            | °C     |
|                                                  |                        | -I grade devices                       | -40  | _   | 125                            | °C     |
| Voltage on regulator supply pins VREGI and VBUS  | V <sub>VREGI</sub>     |                                        | -0.3 |     | 5.5                            | V      |

#### Note:

1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD.

 Valid for IOVDD in valid operating range or when IOVDD is undriven (high-Z). If IOVDD is connected to a low-impedance source below the valid operating range (e.g. IOVDD shorted to VSS), the pin voltage maximum is IOVDD + 0.3 V, to avoid exceeding the maximum IO current specifications.

3. To operate above the IOVDD supply rail, over-voltage tolerance must be enabled according to the GPIO\_Px\_OVTDIS register. Pins with over-voltage tolerance disabled have the same limits as Standard GPIO.

| Parameter                                       | Symbol            | Test Condition                                               | Min | Тур | Max | Unit |
|-------------------------------------------------|-------------------|--------------------------------------------------------------|-----|-----|-----|------|
| Max load current                                | ILOAD_MAX         | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T ≤ 85 °C | —   | _   | 200 | mA   |
|                                                 |                   | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T > 85 °C | —   |     | 100 | mA   |
|                                                 |                   | Low noise (LN) mode, Medium<br>Drive <sup>2</sup>            | _   | _   | 100 | mA   |
|                                                 |                   | Low noise (LN) mode, Light<br>Drive <sup>2</sup>             | _   | _   | 50  | mA   |
|                                                 |                   | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0       | _   | _   | 75  | μA   |
|                                                 |                   | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3       | _   | _   | 10  | mA   |
| DCDC nominal output ca-<br>pacitor <sup>5</sup> | C <sub>DCDC</sub> | 25% tolerance                                                | 1   | 4.7 | 4.7 | μF   |
| DCDC nominal output induc-<br>tor               | L <sub>DCDC</sub> | 20% tolerance                                                | 4.7 | 4.7 | 4.7 | μH   |
| Resistance in Bypass mode                       | R <sub>BYP</sub>  |                                                              | —   | 1.2 | 2.5 | Ω    |

#### Note:

1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, V<sub>VREGVDD</sub>.

- 2. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=15.
- 3. LPCMPBIASEMxx refers to either LPCMPBIASEM234H in the EMU\_DCDCMISCCTRL register or LPCMPBIASEM01 in the EMU\_DCDCLOEM01CFG register, depending on the energy mode.

4. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits.

5. Output voltage under/over-shoot and regulation are specified with C<sub>DCDC</sub> 4.7 μF. Different settings for DCDCLNCOMPCTRL must be used if C<sub>DCDC</sub> is lower than 4.7 μF. See Application Note AN0948 for details.

# 4.1.12 General-Purpose I/O (GPIO)

| Parameter                                                                | Symbol                 | Test Condition                                        | Min       | Тур | Max       | Unit |
|--------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-----------|-----|-----------|------|
| Input low voltage                                                        | V <sub>IL</sub>        | GPIO pins                                             | —         | —   | IOVDD*0.3 | V    |
| Input high voltage                                                       | V <sub>IH</sub>        | GPIO pins                                             | IOVDD*0.7 | —   | —         | V    |
| Output high voltage relative                                             | V <sub>OH</sub>        | Sourcing 3 mA, IOVDD $\ge$ 3 V,                       | IOVDD*0.8 | —   | —         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sourcing 1.2 mA, IOVDD $\ge$ 1.62 V,                  | IOVDD*0.6 |     | _         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sourcing 20 mA, IOVDD $\ge$ 3 V,                      | IOVDD*0.8 | —   | —         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
|                                                                          |                        | Sourcing 8 mA, IOVDD ≥ 1.62 V,                        | IOVDD*0.6 | _   | —         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
| Output low voltage relative to                                           | V <sub>OL</sub>        | Sinking 3 mA, IOVDD $\ge$ 3 V,                        | —         | —   | IOVDD*0.2 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sinking 1.2 mA, IOVDD $\ge$ 1.62 V,                   | —         | —   | IOVDD*0.4 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sinking 20 mA, IOVDD $\ge$ 3 V,                       | —         | _   | IOVDD*0.2 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
|                                                                          |                        | Sinking 8 mA, IOVDD ≥ 1.62 V,                         | —         | —   | IOVDD*0.4 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
| Input leakage current                                                    | I <sub>IOLEAK</sub>    | All GPIO except LFXO pins, GPIO<br>≤ IOVDD, T ≤ 85 °C | _         | 0.1 | TBD       | nA   |
|                                                                          |                        | LFXO Pins, GPIO ≤ IOVDD, T ≤<br>85 °C                 | —         | 0.1 | TBD       | nA   |
|                                                                          |                        | All GPIO except LFXO pins, GPIO<br>≤ IOVDD, T > 85 °C | _         | —   | TBD       | nA   |
|                                                                          |                        | LFXO Pins, GPIO ≤ IOVDD, T ><br>85 °C                 | —         | _   | TBD       | nA   |
| Input leakage current on<br>5VTOL pads above IOVDD                       | I <sub>5VTOLLEAK</sub> | IOVDD < GPIO ≤ IOVDD + 2 V                            | —         | 3.3 | TBD       | μA   |
| I/O pin pull-up/pull-down re-<br>sistor                                  | R <sub>PUD</sub>       |                                                       | TBD       | 40  | TBD       | kΩ   |
| Pulse width of pulses re-<br>moved by the glitch suppres-<br>sion filter | t <sub>IOGLITCH</sub>  |                                                       | 15        | 25  | 35        | ns   |

# Table 4.20. General-Purpose I/O (GPIO)

# 4.1.14 Analog to Digital Converter (ADC)

Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated.

# Table 4.22. Analog to Digital Converter (ADC)

| Parameter                                                                        | Symbol                             | Test Condition                                                           | Min                 | Тур | Max                | Unit |
|----------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|---------------------|-----|--------------------|------|
| Resolution                                                                       | VRESOLUTION                        |                                                                          | 6                   | —   | 12                 | Bits |
| Input voltage range <sup>5</sup>                                                 | V <sub>ADCIN</sub>                 | Single ended                                                             | —                   | —   | V <sub>FS</sub>    | V    |
|                                                                                  |                                    | Differential                                                             | -V <sub>FS</sub> /2 | _   | V <sub>FS</sub> /2 | V    |
| Input range of external refer-<br>ence voltage, single ended<br>and differential | VADCREFIN_P                        |                                                                          | 1                   | _   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>2</sup>                                              | PSRR <sub>ADC</sub>                | At DC                                                                    | —                   | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                         | CMRR <sub>ADC</sub>                | At DC                                                                    | _                   | 80  | _                  | dB   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | I <sub>ADC_CONTI-</sub><br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>    | _                   | 270 | TBD                | μA   |
| MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                                          |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup>   | —                   | 125 | _                  | μA   |
|                                                                                  |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>3</sup> | _                   | 80  | _                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | IADC_NORMAL_LP                     | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 45  | _                  | μA   |
| MUPMODE <sup>4</sup> = NORMAL                                                    |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>     | —                   | 8   | _                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | IADC_STAND-<br>BY_LP               | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>  | _                   | 105 | _                  | μA   |
| AWARMUPMODE <sup>4</sup> = KEEP-<br>INSTANDBY or KEEPIN-<br>SLOWACC              |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 70  | _                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | I <sub>ADC_CONTI-</sub><br>NOUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-SPROG = 0, GPBIASACC = 0 $^3$                | _                   | 325 | _                  | μA   |
| MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                                          |                                    | 250 ksps / 4 MHz ADCCLK, BIA-SPROG = 6, GPBIASACC = 0 $^3$               | _                   | 175 | _                  | μA   |
|                                                                                  |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>3</sup> | _                   | 125 | _                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | IADC_NORMAL_HP                     | 35 ksps / 16 MHz ADCCLK, BIA-SPROG = 0, GPBIASACC = 0 $^3$               | —                   | 85  | _                  | μA   |
| Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL                     |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 $^3$             | —                   | 16  | _                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | I <sub>ADC_STAND-</sub><br>BY_HP   | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 $^3$          | —                   | 160 | _                  | μA   |
| AWARMUPMODE <sup>4</sup> = KEEP-<br>INSTANDBY or KEEPIN-<br>SLOWACC              |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>   | —                   | 125 | _                  | μA   |
| Current from HFPERCLK                                                            | IADC_CLK                           | HFPERCLK = 16 MHz                                                        | —                   | 180 | _                  | μA   |

| Parameter                                                                                                                                                                                                               | Symbol                                   | Test Condition                                     | Min            | Тур            | Max             | Unit      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------|----------------|----------------|-----------------|-----------|
| Note:                                                                                                                                                                                                                   | ,                                        |                                                    |                |                |                 |           |
| <ol> <li>Supply current specification the load.</li> </ol>                                                                                                                                                              | ions are for VDA                         | C circuitry operating with static output           | only and do n  | ot include cur | rent required   | to drive  |
| 2. In differential mode, the<br>limited to the single-ende                                                                                                                                                              | output is defined<br>ed range.           | as the difference between two single-              | ended outputs  | . Absolute vol | tage on each    | output is |
| 3. Entire range is monotoni                                                                                                                                                                                             | c and has no mis                         | ssing codes.                                       |                |                |                 |           |
| 4. Current from HFPERCLI<br>the clock to the DAC mo                                                                                                                                                                     | K is dependent o<br>dule is enabled i    | n HFPERCLK frequency. This current n the CMU.      | contributes to | the total supp | bly current use | ed when   |
| 5. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. |                                          |                                                    |                |                |                 |           |
| 6. PSRR calculated as 20 <sup>3</sup>                                                                                                                                                                                   | <sup>-</sup> log <sub>10</sub> (ΔVDD / Δ | V <sub>OUT</sub> ), VDAC output at 90% of full sca | le             |                |                 |           |

# 4.1.23 I2C

# 4.1.23.1 I2C Standard-mode (Sm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 100  | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 |     | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 4   | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 250 | _   | _    | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD_DAT</sub> |                | 100 | _   | 3450 | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 4.7 |     | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD_STA</sub> |                | 4   | —   |      | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 4   | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 |     | —    | μs   |

# Table 4.31. I2C Standard-mode (Sm)<sup>1</sup>

## Note:

1. For CLHR set to 0 in the I2Cn\_CTRL register.

2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual.

3. The maximum SDA hold time (t<sub>HD DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>).

| Parameter                         | Symbol                 | Test Condition | Min                                 | Тур | Мах                                 | Unit |
|-----------------------------------|------------------------|----------------|-------------------------------------|-----|-------------------------------------|------|
| SCLK period <sup>1 3 2</sup>      | t <sub>SCLK</sub>      |                | 6 *<br>t <sub>HFPERCLK</sub>        | —   | —                                   | ns   |
| SCLK high time <sup>1 3 2</sup>   | t <sub>SCLK_HI</sub>   |                | 2.5 *<br>t <sub>HFPERCLK</sub>      | —   | —                                   | ns   |
| SCLK low time <sup>1 3 2</sup>    | t <sub>SCLK_LO</sub>   |                | 2.5 *<br>t <sub>HFPERCLK</sub>      | —   | —                                   | ns   |
| CS active to MISO <sup>1 3</sup>  | t <sub>CS_ACT_MI</sub> |                | 24                                  | _   | 69                                  | ns   |
| CS disable to MISO <sup>1 3</sup> | t <sub>CS_DIS_MI</sub> |                | 19                                  | _   | 175                                 | ns   |
| MOSI setup time <sup>1 3</sup>    | t <sub>SU_MO</sub>     |                | 7                                   | _   | —                                   | ns   |
| MOSI hold time <sup>1 3 2</sup>   | t <sub>H_MO</sub>      |                | 6                                   | _   | —                                   | ns   |
| SCLK to MISO <sup>1 3 2</sup>     | t <sub>SCLK_MI</sub>   |                | 16 + 1.5 *<br>t <sub>HFPERCLK</sub> | —   | 43 + 2.5 *<br><sup>t</sup> HFPERCLK | ns   |

# Table 4.35. SPI Slave Timing

## Note:

1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0).

2.  $t_{\text{HFPERCLK}}$  is one period of the selected HFPERCLK.

3. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ ).



Figure 4.2. SPI Slave Timing Diagram

## **EBI Ready/Wait Timing Requirements**

Timing applies to both EBI\_REn and EBI\_WEn for all addressing modes and both polarities. All numbers are based on route locations 0,1,2 only (with all EBI alternate functions using the same location at the same time). Timing is specified at 10% and 90% of IOVDD, 25 pF external loading, and slew rate for all GPIO set to 6.

| Table 4.41. | EBI Ready/Wait | Timing | Requirements |
|-------------|----------------|--------|--------------|
|-------------|----------------|--------|--------------|

| Parameter                                                                | Symbol   | Test Condition | Min                                                   | Тур | Max | Unit |
|--------------------------------------------------------------------------|----------|----------------|-------------------------------------------------------|-----|-----|------|
| Setup time, from EBI_ARDY<br>valid to trailing EBI_REn,<br>EBI_WEn edge  | tsu_ardy | IOVDD ≥ 1.62 V | 55 + (3 *<br>t <sub>HFCOR-</sub><br><sub>ECLK</sub> ) | _   | _   | ns   |
|                                                                          |          | IOVDD ≥ 3.0 V  | 36 + (3 *<br>t <sub>HFCOR-</sub><br><sub>ECLK</sub> ) | _   | _   | ns   |
| Hold time, from trailing<br>EBI_REn, EBI_WEn edge to<br>EBI_ARDY invalid | th_ardy  | IOVDD ≥ 1.62 V | -9                                                    | _   | _   | ns   |



Figure 4.8. EBI Ready/Wait Timing Requirements

### SDIO HS Mode Timing

Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 7, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 0. Loading between 5 and 10 pF on all pins or between 10 and 20 pF on all pins.

| Parameter                                           | Symbol              | Test Condition                    | Min  | Тур  | Max | Unit |
|-----------------------------------------------------|---------------------|-----------------------------------|------|------|-----|------|
| Clock frequency during data transfer                | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _    | —    | 45  | MHz  |
|                                                     |                     | Using HFXO                        | _    | _    | TBD | MHz  |
| Clock low time                                      | t <sub>WL</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 10.0 | _    |     | ns   |
|                                                     |                     | Using HFXO                        | TBD  | —    | _   | ns   |
| Clock high time                                     | t <sub>WH</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 10.0 | _    | _   | ns   |
|                                                     |                     | Using HFXO                        | TBD  | _    | _   | ns   |
| Clock rise time                                     | t <sub>R</sub>      |                                   | 1.69 | 3.23 | _   | ns   |
| Clock fall time                                     | t <sub>F</sub>      |                                   | 1.42 | 2.79 | _   | ns   |
| Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK  | t <sub>ISU</sub>    |                                   | 6    | _    | _   | ns   |
| Input hold time, SD_CLK to CMD, DAT[0:3] change     | t <sub>IH</sub>     |                                   | 2.5  | _    |     | ns   |
| Output delay time, SD_CLK<br>to CMD, DAT[0:3] valid | todly               |                                   | 0    | —    | 13  | ns   |
| Output hold time, SD_CLK to CMD, DAT[0:3] change    | t <sub>OH</sub>     |                                   | 2    | —    | —   | ns   |

# Table 4.47. SDIO HS Mode Timing (Location 0)



Figure 4.18. SDIO MMC SDR Mode Timing

| Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description |
|----------|--------|-------------|----------|--------|-------------|
| PF3      | 79     | GPIO        | PF4      | 80     | GPIO        |
| PF5      | 81     | GPIO        | PF6      | 84     | GPIO        |
| PF7      | 85     | GPIO        | PF8      | 86     | GPIO        |
| PF9      | 87     | GPIO        | PD9      | 88     | GPIO        |
| PD10     | 89     | GPIO        | PD11     | 90     | GPIO        |
| PD12     | 91     | GPIO        | PE8      | 92     | GPIO        |
| PE9      | 93     | GPIO        | PE10     | 94     | GPIO        |
| PE11     | 95     | GPIO        | PE12     | 96     | GPIO        |
| PE13     | 97     | GPIO        | PE14     | 98     | GPIO        |
| PE15     | 99     | GPIO        | PA15     | 100    | GPIO        |
| NUM      |        |             |          |        |             |

#### Note:

1. GPIO with 5V tolerance are indicated by (5V).



## Figure 5.13. EFM32GG11B5xx in QFP64 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.20 GPIO Functionality Table or 5.21 Alternate Functionality Overview.

| Table 5.13. EFM32GG11B5xx in QFP64 Device Pinor |
|-------------------------------------------------|
|-------------------------------------------------|

| Pin Name | Pin(s)        | Description                | Pin Name | Pin(s)        | Description |
|----------|---------------|----------------------------|----------|---------------|-------------|
| PA0      | 1             | GPIO                       | PA1      | 2             | GPIO        |
| PA2      | 3             | GPIO                       | PA3      | 4             | GPIO        |
| PA4      | 5             | GPIO                       | PA5      | 6             | GPIO        |
| IOVDD0   | 7<br>27<br>55 | Digital IO power supply 0. | VSS      | 8<br>23<br>56 | Ground      |
| PB3      | 9             | GPIO                       | PB4      | 10            | GPIO        |
| PB5      | 11            | GPIO                       | PB6      | 12            | GPIO        |



## Figure 5.16. EFM32GG11B8xx in QFN64 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.20 GPIO Functionality Table or 5.21 Alternate Functionality Overview.

| Pin Name | Pin(s)        | Description                | Pin Name | Pin(s) | Description |
|----------|---------------|----------------------------|----------|--------|-------------|
| VSS      | 0             | Ground                     | PA0      | 1      | GPIO        |
| PA1      | 2             | GPIO                       | PA2      | 3      | GPIO        |
| PA3      | 4             | GPIO                       | PA4      | 5      | GPIO        |
| PA5      | 6             | GPIO                       | PA6      | 7      | GPIO        |
| IOVDD0   | 8<br>27<br>55 | Digital IO power supply 0. | PB3      | 9      | GPIO        |
| PB4      | 10            | GPIO                       | PB5      | 11     | GPIO        |

| Alternate L        |                                       | ATION              |                                                |
|--------------------|---------------------------------------|--------------------|------------------------------------------------|
| Functionality      | 0 - 3                                 | 4 - 7              | Description                                    |
| ETH_TSUTMR-<br>TOG | 0: PB6<br>1: PB15<br>2: PC3<br>3: PF9 |                    | Ethernet IEEE1588 Timer Toggle.                |
| ETM_TCLK           | 0: PD7<br>1: PF8<br>2: PC6<br>3: PA6  | 4: PE11<br>5: PG15 | Embedded Trace Module ETM clock .              |
| ETM_TD0            | 0: PD6<br>1: PF9<br>2: PC7<br>3: PA2  | 4: PE12<br>5: PG14 | Embedded Trace Module ETM data 0.              |
| ETM_TD1            | 0: PD3<br>1: PD13<br>2: PD3<br>3: PA3 | 4: PE13<br>5: PG13 | Embedded Trace Module ETM data 1.              |
| ETM_TD2            | 0: PD4<br>1: PB15<br>2: PD4<br>3: PA4 | 4: PE14<br>5: PG12 | Embedded Trace Module ETM data 2.              |
| ETM_TD3            | 0: PD5<br>1: PF3<br>2: PD5<br>3: PA5  | 4: PE15<br>5: PG11 | Embedded Trace Module ETM data 3.              |
| GPIO_EM4WU0        | 0: PA0                                |                    | Pin can be used to wake the system up from EM4 |
| GPIO_EM4WU1        | 0: PA6                                |                    | Pin can be used to wake the system up from EM4 |
| GPIO_EM4WU2        | 0: PC9                                |                    | Pin can be used to wake the system up from EM4 |
| GPIO_EM4WU3        | 0: PF1                                |                    | Pin can be used to wake the system up from EM4 |
| GPIO_EM4WU4        | 0: PF2                                |                    | Pin can be used to wake the system up from EM4 |
| GPIO_EM4WU5        | 0: PE13                               |                    | Pin can be used to wake the system up from EM4 |
| GPIO_EM4WU6        | 0: PC4                                |                    | Pin can be used to wake the system up from EM4 |

### 5.22 Analog Port (APORT) Client Maps

The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, DACs, etc. The APORT consists of a set of shared buses, switches, and control logic needed to configurably implement the signal routing. Figure 5.20 APORT Connection Diagram on page 211 shows the APORT routing for this device family (note that available features may vary by part number). A complete description of APORT functionality can be found in the Reference Manual.





Client maps for each analog circuit using the APORT are shown in the following tables. The maps are organized by bus, and show the peripheral's port connection, the shared bus, and the connection from specific bus channel numbers to GPIO pins.

In general, enumerations for the pin selection field in an analog peripheral's register can be determined by finding the desired pin connection in the table and then combining the value in the Port column (APORT\_\_), and the channel identifier (CH\_\_). For example, if pin PF7 is available on port APORT2X as CH23, the register field enumeration to connect to PF7 would be APORT2XCH23. The shared bus used by this connection is indicated in the Bus column.

#### 7.2 BGA152 PCB Land Pattern



Figure 7.2. BGA152 PCB Land Pattern Drawing

| Dimension | Min      | Тур  | Мах  |  |
|-----------|----------|------|------|--|
| A         | -        | -    | 1.20 |  |
| A1        | 0.05     | -    | 0.15 |  |
| A2        | 0.95     | 1.00 | 1.05 |  |
| b         | 0.17     | 0.22 | 0.27 |  |
| b1        | 0.17     | 0.20 | 0.23 |  |
| С         | 0.09     | -    | 0.20 |  |
| c1        | 0.09     | -    | 0.16 |  |
| D         | 16.0 BSC |      |      |  |
| E         | 16.0 BSC |      |      |  |
| D1        | 14.0 BSC |      |      |  |
| E1        | 14.0 BSC |      |      |  |
| е         | 0.50 BSC |      |      |  |
| L1        | 1 REF    |      |      |  |
| L         | 0.45     | 0.60 | 0.75 |  |
| θ         | 0        | 3.5  | 7    |  |
| θ1        | 0        | -    | -    |  |
| θ2        | 11       | 12   | 13   |  |
| θ3        | 11       | 12   | 13   |  |
| R1        | 0.08     | -    | -    |  |
| R2        | 0.08     | -    | 0.2  |  |
| S         | 0.2      | -    | -    |  |
| ааа       | 0.2      |      |      |  |
| bbb       | 0.2      |      |      |  |
| ССС       | 0.08     |      |      |  |
| ddd       | 0.08     |      |      |  |
| еее       | 0.05     |      |      |  |

# Table 10.1. TQFP100 Package Dimensions

## Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## Table 10.2. TQFP100 PCB Land Pattern Dimensions

| Dimension | Min      | Nom | Мах |  |
|-----------|----------|-----|-----|--|
| C1        | 15.4     |     |     |  |
| C2        | 15.4     |     |     |  |
| E         | 0.50 BSC |     |     |  |
| Х         | 0.30     |     |     |  |
| Y         | 1.50     |     |     |  |

### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

#### 10.3 TQFP100 Package Marking



Figure 10.3. TQFP100 Package Marking

The package marking consists of:

- PPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- · WW The 2-digit workweek when the device was assembled.

## Table 11.2. TQFP64 PCB Land Pattern Dimensions

| Dimension | Min      | Max   |  |
|-----------|----------|-------|--|
| C1        | 11.30    | 11.40 |  |
| C2        | 11.30    | 11.40 |  |
| E         | 0.50 BSC |       |  |
| x         | 0.20     | 0.30  |  |
| Y         | 1.40     | 1.50  |  |

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size can be 1:1 for all pads.
- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

#### 11.3 TQFP64 Package Marking



Figure 11.3. TQFP64 Package Marking

The package marking consists of:

- PPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.