

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                                                        |
|----------------------------|---------------------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                                               |
| Core Size                  | 32-Bit Single-Core                                                                                            |
| Speed                      | 72MHz                                                                                                         |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SmartCard, SPI, UART/USART, USB |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                                                               |
| Number of I/O              | 47                                                                                                            |
| Program Memory Size        | 2MB (2M x 8)                                                                                                  |
| Program Memory Type        | FLASH                                                                                                         |
| EEPROM Size                | -                                                                                                             |
| RAM Size                   | 512K x 8                                                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                                                                   |
| Data Converters            | A/D 16x12b SAR; D/A 2x12b                                                                                     |
| Oscillator Type            | Internal                                                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                                             |
| Mounting Type              | Surface Mount                                                                                                 |
| Package / Case             | 64-TQFP                                                                                                       |
| Supplier Device Package    | 64-TQFP (10x10)                                                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg11b820f2048gq64-b                                    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.7 Security Features

#### 3.7.1 GPCRC (General Purpose Cyclic Redundancy Check)

The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application.

### 3.7.2 Crypto Accelerator (CRYPTO)

The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. Giant Gecko Series 1 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), and SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM.

Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The CRYPTO module allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations.

#### 3.7.3 True Random Number Generator (TRNG)

The TRNG module is a non-deterministic random number generator based on a full hardware solution. The TRNG is validated with NIST800-22 and AIS-31 test suites as well as being suitable for FIPS 140-2 certification (for the purposes of cryptographic key generation).

#### 3.7.4 Security Management Unit (SMU)

The Security Management Unit (SMU) allows software to set up fine-grained security for peripheral access, which is not possible in the Memory Protection Unit (MPU). Peripherals may be secured by hardware on an individual basis, such that only priveleged accesses to the peripheral's register interface will be allowed. When an access fault occurs, the SMU reports the specific peripheral involved and can optionally generate an interrupt.

### 3.8 Analog

### 3.8.1 Analog Port (APORT)

The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog modules on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs.

### 3.8.2 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold.

### 3.8.3 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

### 3.12 Configuration Summary

The features of the EFM32GG11 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

### Table 3.2. Configuration Summary

| Module  | Configuration               | Pin Connections                 |
|---------|-----------------------------|---------------------------------|
| USART0  | IrDA, SmartCard             | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1  | I <sup>2</sup> S, SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| USART2  | IrDA, SmartCard, High-Speed | US2_TX, US2_RX, US2_CLK, US2_CS |
| USART3  | I <sup>2</sup> S, SmartCard | US3_TX, US3_RX, US3_CLK, US3_CS |
| USART4  | I <sup>2</sup> S, SmartCard | US4_TX, US4_RX, US4_CLK, US4_CS |
| USART5  | SmartCard                   | US5_TX, US5_RX, US5_CLK, US5_CS |
| TIMER0  | with DTI                    | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1  | -                           | TIM1_CC[3:0]                    |
| TIMER2  | with DTI                    | TIM2_CC[2:0], TIM2_CDTI[2:0]    |
| TIMER3  | -                           | TIM3_CC[2:0]                    |
| TIMER4  | with DTI                    | TIM4_CC[2:0], TIM4_CDTI[2:0]    |
| TIMER5  | -                           | TIM5_CC[2:0]                    |
| TIMER6  | with DTI                    | TIM6_CC[2:0], TIM6_CDTI[2:0]    |
| WTIMER0 | with DTI                    | WTIM0_CC[2:0], WTIM0_CDTI[2:0]  |
| WTIMER1 | -                           | WTIM1_CC[3:0]                   |
| WTIMER2 | -                           | WTIM2_CC[2:0]                   |
| WTIMER3 | -                           | WTIM3_CC[2:0]                   |

| Parameter                                                                                                                                                                                                                                                                                                                                                                               | Symbol                                                                                                                                                                                                                                                                                         | Test Condition                                                                  | Min           | Тур             | Мах            | Unit     |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------|-----------------|----------------|----------|--|
| Note:                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                |                                                                                 |               |                 |                |          |  |
| 1. The minimum voltage req<br>other loads can be calcula                                                                                                                                                                                                                                                                                                                                | uired in bypass mo<br>ated as V <sub>DVDD_min</sub>                                                                                                                                                                                                                                            | ode is calculated using $R_{BYP}$ from the +I <sub>LOAD</sub> * $R_{BYP_max}$ . | e DCDC spec   | ification table | . Requiremen   | its for  |  |
| 2. VREGVDD must be tied t                                                                                                                                                                                                                                                                                                                                                               | o AVDD. Both VR                                                                                                                                                                                                                                                                                | EGVDD and AVDD minimum voltage                                                  | es must be sa | tisfied for the | part to operat | e.       |  |
| <ol> <li>The system designer sho<br/>ue stays within the specifi</li> </ol>                                                                                                                                                                                                                                                                                                             | uld consult the cha<br>ed bounds across                                                                                                                                                                                                                                                        | racteristic specs of the capacitor use temperature and DC bias.                 | ed on DECOL   | JPLE to ensur   | e its capacita | nce val- |  |
| 4. VSCALE0 to VSCALE2 ve<br>tion, peak currents will be<br>mA (with a 2.7 μF capacit                                                                                                                                                                                                                                                                                                    | 4. VSCALE0 to VSCALE2 voltage change transitions occur at a rate of 10 mV / usec for approximately 20 usec. During this transi-<br>tion, peak currents will be dependent on the value of the DECOUPLE output capacitor, from 35 mA (with a 1 μF capacitor) to 70 mA (with a 2.7 μF capacitor). |                                                                                 |               |                 |                |          |  |
| 5. When the CSEN peripher                                                                                                                                                                                                                                                                                                                                                               | al is used with cho                                                                                                                                                                                                                                                                            | pping enabled (CSEN_CTRL_CHOF                                                   | PEN = ENABL   | E), IOVDD m     | ust be equal   | to AVDD. |  |
| <ul> <li>6. The maximum limit on T<sub>A</sub> may be lower due to device self-heating, which depends on the power dissipation of the specific application. T<sub>A</sub> (max) = T<sub>J</sub> (max) - (THETA<sub>JA</sub> x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for T<sub>J</sub> and THETA<sub>JA</sub>.</li> </ul> |                                                                                                                                                                                                                                                                                                |                                                                                 |               |                 |                |          |  |
|                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                |                                                                                 |               |                 |                |          |  |

### 4.1.3 Thermal Characteristics

| Parameter                  | Symbol                          | Test Condition                    | Min | Тур  | Мах | Unit |
|----------------------------|---------------------------------|-----------------------------------|-----|------|-----|------|
| Thermal resistance, QFN64  | THETAJA_QFN64                   | 4-Layer PCB, Air velocity = 0 m/s |     | 17.8 |     | °C/W |
| Package                    |                                 | 4-Layer PCB, Air velocity = 1 m/s |     | 15.4 |     | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s |     | 13.8 |     | °C/W |
| Thermal resistance, TQFP64 | THE-                            | 4-Layer PCB, Air velocity = 0 m/s | _   | 33.9 |     | °C/W |
| Package                    | IA <sub>JA_TQFP64</sub>         | 4-Layer PCB, Air velocity = 1 m/s |     | 32.1 |     | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s | _   | 30.1 |     | °C/W |
| Thermal resistance,        | THE-                            | 4-Layer PCB, Air velocity = 0 m/s | —   | 44.1 | _   | °C/W |
| TQFP100 Package            | IAJA_TQFP100                    | 4-Layer PCB, Air velocity = 1 m/s | _   | 37.7 |     | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s | —   | 35.5 | _   | °C/W |
| Thermal resistance, BGA112 | THE-<br>TA <sub>JA_BGA112</sub> | 4-Layer PCB, Air velocity = 0 m/s | —   | 42.0 | _   | °C/W |
| Раскаде                    |                                 | 4-Layer PCB, Air velocity = 1 m/s | —   | 37.0 | _   | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s | —   | 35.3 | _   | °C/W |
| Thermal resistance, BGA120 | THE-                            | 4-Layer PCB, Air velocity = 0 m/s | —   | 47.9 | _   | °C/W |
| Раскаде                    | TAJA_BGA120                     | 4-Layer PCB, Air velocity = 1 m/s | —   | 41.8 | —   | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s | _   | 39.6 | _   | °C/W |
| Thermal resistance, BGA152 | THE-                            | 4-Layer PCB, Air velocity = 0 m/s | —   | 35.7 | —   | °C/W |
| Раскаде                    | TA <sub>JA_BGA152</sub>         | 4-Layer PCB, Air velocity = 1 m/s | —   | 31.0 | _   | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s | —   | 29.5 | _   | °C/W |
| Thermal resistance, BGA192 | THE-                            | 4-Layer PCB, Air velocity = 0 m/s | —   | 47.9 | _   | °C/W |
| Раскаде                    | IAJA_BGA192                     | 4-Layer PCB, Air velocity = 1 m/s | —   | 41.8 | _   | °C/W |
|                            |                                 | 4-Layer PCB, Air velocity = 2 m/s | —   | 39.6 | _   | °C/W |

### Table 4.3. Thermal Characteristics

| Parameter                                                                                                                                                                                                                  | Symbol                                                                                                                                                                                      | Test Condition                                     | Min            | Тур            | Max             | Unit    |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------|----------------|-----------------|---------|--|--|--|
| Note:                                                                                                                                                                                                                      | ,                                                                                                                                                                                           |                                                    |                |                |                 |         |  |  |  |
| 1. Supply current specifications are for VDAC circuitry operating with static output only and do not include current required to drive the load.                                                                           |                                                                                                                                                                                             |                                                    |                |                |                 |         |  |  |  |
| 2. In differential mode, the<br>limited to the single-ende                                                                                                                                                                 | <ol><li>In differential mode, the output is defined as the difference between two single-ended outputs. Absolute voltage on each output is<br/>limited to the single-ended range.</li></ol> |                                                    |                |                |                 |         |  |  |  |
| 3. Entire range is monotoni                                                                                                                                                                                                | c and has no mis                                                                                                                                                                            | ssing codes.                                       |                |                |                 |         |  |  |  |
| 4. Current from HFPERCLI<br>the clock to the DAC mo                                                                                                                                                                        | K is dependent o<br>dule is enabled i                                                                                                                                                       | n HFPERCLK frequency. This current n the CMU.      | contributes to | the total supp | bly current use | ed when |  |  |  |
| 5. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at<br>10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. |                                                                                                                                                                                             |                                                    |                |                |                 |         |  |  |  |
| 6. PSRR calculated as 20 <sup>3</sup>                                                                                                                                                                                      | <sup>-</sup> log <sub>10</sub> (ΔVDD / Δ                                                                                                                                                    | V <sub>OUT</sub> ), VDAC output at 90% of full sca | le             |                |                 |         |  |  |  |

## 4.1.24 USART SPI

# SPI Master Timing

## Table 4.34. SPI Master Timing

| Parameter                      | Symbol             | Test Condition                                   | Min                           | Тур | Max | Unit |
|--------------------------------|--------------------|--------------------------------------------------|-------------------------------|-----|-----|------|
| SCLK period <sup>1 3 2</sup>   | t <sub>SCLK</sub>  | All USARTs except USART2                         | 2 *<br><sup>t</sup> HFPERCLK  | —   | _   | ns   |
|                                |                    | USART2                                           | 2 *<br>t <sub>HFPERBCLK</sub> | _   | _   | ns   |
| CS to MOSI <sup>1 3</sup>      | t <sub>CS_MO</sub> | USART2, location 4, IOVDD = 1.8<br>V             | -3.2                          | —   | 6.8 | ns   |
|                                |                    | USART2, location 4, IOVDD = 3.0<br>V             | -2.3                          |     | 6.0 | ns   |
|                                |                    | USART2, location 5, IOVDD = 1.8<br>V             | -8.1                          | _   | 6.3 | ns   |
|                                |                    | USART2, location 5, IOVDD = 3.0<br>V             | -7.3                          | _   | 4.4 | ns   |
|                                |                    | All other USARTs and locations,<br>IOVDD = 1.8 V | -15                           | _   | 13  | ns   |
|                                |                    | All other USARTs and locations,<br>IOVDD = 3.0 V | -13                           | —   | 11  | ns   |
| SCLK to MOSI <sup>1 3</sup>    | tsclk_mo           | USART2, location 4, IOVDD = 1.8<br>V             | -0.3                          | —   | 9.2 | ns   |
|                                |                    | USART2, location 4, IOVDD = 3.0<br>V             | -0.3                          | —   | 8.6 | ns   |
|                                |                    | USART2, location 5, IOVDD = 1.8<br>V             | -3.6                          | _   | 5.0 | ns   |
|                                |                    | USART2, location 5, IOVDD = 3.0<br>V             | -3.4                          | —   | 3.2 | ns   |
|                                |                    | All other USARTs and locations,<br>IOVDD = 1.8 V | -10                           | —   | 11  | ns   |
|                                |                    | All other USARTs and locations,<br>IOVDD = 3.0 V | -9                            | _   | 11  | ns   |
| MISO setup time <sup>1 3</sup> | t <sub>SU_MI</sub> | USART2, location 4, IOVDD = 1.8<br>V             | 39.7                          | _   | _   | ns   |
|                                |                    | USART2, location 4, IOVDD = 3.0<br>V             | 22.4                          | _   | _   | ns   |
|                                |                    | USART2, location 5, IOVDD = 1.8<br>V             | 49.2                          | _   | _   | ns   |
|                                |                    | USART2, location 5, IOVDD = 3.0<br>V             | 30.0                          | —   | _   | ns   |
|                                |                    | All other USARTs and locations,<br>IOVDD = 1.8 V | 55                            |     | _   | ns   |
|                                |                    | All other USARTs and locations,<br>IOVDD = 3.0 V | 36                            | _   | _   | ns   |

# 4.1.26 Ethernet (ETH)

# **MII Transmit Timing**

Timing is specified with 3.0 V  $\leq$  IOVDD  $\leq$  3.8 V, 25 pF external loading, and slew rate for all GPIO set to 6 unless otherwise indicated.

# Table 4.42. Ethernet MII Transmit Timing

| Parameter                                         | Symbol               | Test Condition            | Min | Тур | Max | Unit |
|---------------------------------------------------|----------------------|---------------------------|-----|-----|-----|------|
| TX_CLK frequency                                  | F <sub>TX_CLK</sub>  | Output slew rate set to 7 | _   | 25  | _   | MHz  |
| TX_CLK duty cycle                                 | DC <sub>TX_CLK</sub> |                           | 35  | _   | 65  | %    |
| Output delay, TX_CLK to<br>TXD[3:0], TX_EN, TX_ER | tout                 |                           | 0   | _   | 25  | ns   |





## 4.1.27 Serial Data I/O Host Controller (SDIO)

## SDIO DS Mode Timing

Timing is specified for route location 0 at 3.0 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 6, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 40 pF on all pins.

## Table 4.46. SDIO DS Mode Timing (Location 0)

| Parameter                                           | Symbol              | Test Condition                    | Min  | Тур  | Мах | Unit |
|-----------------------------------------------------|---------------------|-----------------------------------|------|------|-----|------|
| Clock frequency during data transfer                | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | _    | —    | 23  | MHz  |
|                                                     |                     | Using HFXO                        | _    | _    | TBD | MHz  |
| Clock low time                                      | t <sub>WL</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 19.7 | _    | _   | ns   |
|                                                     |                     | Using HFXO                        | TBD  | —    | _   | ns   |
| Clock high time                                     | t <sub>WH</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 19.7 |      | _   | ns   |
|                                                     |                     | Using HFXO                        | TBD  | _    | _   | ns   |
| Clock rise time                                     | t <sub>R</sub>      |                                   | 1.69 | 3.23 | _   | ns   |
| Clock fall time                                     | t <sub>F</sub>      |                                   | 1.42 | 2.79 | _   | ns   |
| Input setup time, CMD,<br>DAT[0:3] valid to SD_CLK  | t <sub>ISU</sub>    |                                   | 6    | _    | _   | ns   |
| Input hold time, SD_CLK to CMD, DAT[0:3] change     | t <sub>IH</sub>     |                                   | 0    | —    | _   | ns   |
| Output delay time, SD_CLK<br>to CMD, DAT[0:3] valid | todly               |                                   | 0    | _    | 14  | ns   |
| Output hold time, SD_CLK to CMD, DAT[0:3] change    | t <sub>OH</sub>     |                                   | 5    |      |     | ns   |

### SDIO DDR Mode Timing

Timing is specified for route location 0 at 1.8 V IOVDD with voltage scaling disabled. Slew rate for SD\_CLK set to 6, all other GPIO set to 6, DRIVESTRENGTH = STRONG for all pins. SDIO\_CTRL\_TXDLYMUXSEL = 1. Loading between 5 and 10 pF on all pins or between 10 and 30 pF on all pins.

| Parameter                                     | Symbol              | Test Condition                    | Min  | Тур  | Max | Unit |
|-----------------------------------------------|---------------------|-----------------------------------|------|------|-----|------|
| Clock frequency during data transfer          | F <sub>SD_CLK</sub> | Using HFRCO, AUXHFRCO, or USHFRCO | -    | _    | 20  | MHz  |
|                                               |                     | Using HFXO                        |      |      | TBD | MHz  |
| Clock low time                                | t <sub>WL</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 22.6 | _    | _   | ns   |
|                                               |                     | Using HFXO                        | TBD  | _    | _   | ns   |
| Clock high time                               | t <sub>WH</sub>     | Using HFRCO, AUXHFRCO, or USHFRCO | 22.6 |      | _   | ns   |
|                                               |                     | Using HFXO                        | TBD  | _    | _   | ns   |
| Clock rise time                               | t <sub>R</sub>      |                                   | 1.69 | 6.52 |     | ns   |
| Clock fall time                               | t <sub>F</sub>      |                                   | 1.42 | 4.96 | _   | ns   |
| Input setup time, CMD valid to SD_CLK         | t <sub>ISU</sub>    |                                   | 6    |      |     | ns   |
| Input hold time, SD_CLK to CMD change         | t <sub>IH</sub>     |                                   | 1.8  |      |     | ns   |
| Output delay time, SD_CLK to CMD valid        | t <sub>ODLY</sub>   |                                   | 0    |      | 16  | ns   |
| Output hold time, SD_CLK to CMD change        | t <sub>он</sub>     |                                   | 0.8  | _    | _   | ns   |
| Input setup time, DAT[0:3]<br>valid to SD_CLK | t <sub>ISU2X</sub>  |                                   | 6    |      |     | ns   |
| Input hold time, SD_CLK to DAT[0:3] change    | t <sub>IH2X</sub>   |                                   | 1.5  |      |     | ns   |
| Output delay time, SD_CLK to DAT[0:3] valid   | t <sub>ODLY2X</sub> |                                   | 0    | _    | 16  | ns   |
| Output hold time, SD_CLK to DAT[0:3] change   | t <sub>OH2X</sub>   |                                   | 0.8  | _    | _   | ns   |

### Table 4.49. SDIO DS Mode Timing (Location 0)



![](_page_9_Figure_2.jpeg)

![](_page_10_Figure_1.jpeg)

Figure 4.26. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Temperature

| Pin Name | Pin(s) | Description                                           | Pin Name | Pin(s)   | Description                                                                                      |
|----------|--------|-------------------------------------------------------|----------|----------|--------------------------------------------------------------------------------------------------|
| VBUS     | A13    | USB VBUS signal and auxiliary input to 5 V regulator. | PF11     | A14      | GPIO (5V)                                                                                        |
| PF10     | A15    | GPIO (5V)                                             | PF0      | A16      | GPIO (5V)                                                                                        |
| PA0      | B1     | GPIO                                                  | PD11     | B2       | GPIO                                                                                             |
| PD10     | B3     | GPIO                                                  | PD9      | B4       | GPIO                                                                                             |
| PF9      | B5     | GPIO                                                  | PF8      | B6       | GPIO                                                                                             |
| PF7      | B7     | GPIO                                                  | PF6      | B8       | GPIO                                                                                             |
| PI11     | B9     | GPIO (5V)                                             | PI8      | B10      | GPIO (5V)                                                                                        |
| PF5      | B11    | GPIO                                                  | PF13     | B12      | GPIO (5V)                                                                                        |
| PF3      | B13    | GPIO                                                  | PF2      | B14      | GPIO                                                                                             |
| PF1      | B15    | GPIO (5V)                                             | VREGO    | B16      | Decoupling for 5 V regulator and regu-<br>lator output. Power for USB PHY in<br>USB-enabled OPNs |
| PA1      | C1     | GPIO                                                  | PD12     | C2       | GPIO                                                                                             |
| PD14     | C3     | GPIO (5V)                                             | PD13     | C4       | GPIO (5V)                                                                                        |
| PI15     | C5     | GPIO (5V)                                             | PI14     | C6       | GPIO (5V)                                                                                        |
| PI13     | C7     | GPIO (5V)                                             | PI12     | C8       | GPIO (5V)                                                                                        |
| PI10     | C9     | GPIO (5V)                                             | PI7      | C10      | GPIO (5V)                                                                                        |
| PF15     | C11    | GPIO (5V)                                             | PF12     | C12      | GPIO                                                                                             |
| PF4      | C13    | GPIO                                                  | PC15     | C14      | GPIO (5V)                                                                                        |
| PC14     | C15    | GPIO (5V)                                             | VREGI    | C16      | Input to 5 V regulator.                                                                          |
| PA2      | D1     | GPIO                                                  | PG0      | D2       | GPIO (5V)                                                                                        |
| PD15     | D3     | GPIO (5V)                                             | PC13     | D14      | GPIO (5V)                                                                                        |
| PC12     | D15    | GPIO (5V)                                             | PC11     | D16      | GPIO (5V)                                                                                        |
| PA3      | E1     | GPIO                                                  | PG2      | E2       | GPIO (5V)                                                                                        |
| PG1      | E3     | GPIO (5V)                                             | PC10     | E14      | GPIO (5V)                                                                                        |
| PC9      | E15    | GPIO (5V)                                             | PC8      | E16      | GPIO (5V)                                                                                        |
| PA4      | F1     | GPIO                                                  | PG4      | F2       | GPIO (5V)                                                                                        |
| PG3      | F3     | GPIO (5V)                                             | IOVDD2   | F6<br>G6 | Digital IO power supply 2.                                                                       |

![](_page_12_Figure_2.jpeg)

#### Figure 5.2. EFM32GG11B8xx in BGA152 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.20 GPIO Functionality Table or 5.21 Alternate Functionality Overview.

| Table 5.2. EFM | 32GG11B8xx in | BGA152 Devic | e Pinout |
|----------------|---------------|--------------|----------|
|----------------|---------------|--------------|----------|

| Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description                                           |
|----------|--------|-------------|----------|--------|-------------------------------------------------------|
| PE15     | A1     | GPIO        | PE13     | A2     | GPIO                                                  |
| PE11     | A3     | GPIO        | PE9      | A4     | GPIO                                                  |
| PD12     | A5     | GPIO        | PD10     | A6     | GPIO                                                  |
| PF9      | A7     | GPIO        | PF7      | A8     | GPIO                                                  |
| PF13     | A9     | GPIO (5V)   | VBUS     | A10    | USB VBUS signal and auxiliary input to 5 V regulator. |
| PF1      | A11    | GPIO (5V)   | PC15     | A12    | GPIO (5V)                                             |
| PF11     | A13    | GPIO (5V)   | PF10     | A14    | GPIO (5V)                                             |

| Pin Name | Pin(s) | Description                                                                                                                                                                                                 | Pin Name | Pin(s) | Description                                                                         |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-------------------------------------------------------------------------------------|
| VREGVDD  | J13    | Voltage regulator VDD input                                                                                                                                                                                 | PC0      | K1     | GPIO (5V)                                                                           |
| PC1      | K2     | GPIO (5V)                                                                                                                                                                                                   | PE0      | K12    | GPIO (5V)                                                                           |
| VREGSW   | K13    | DCDC regulator switching node                                                                                                                                                                               | PC2      | L1     | GPIO (5V)                                                                           |
| PC3      | L2     | GPIO (5V)                                                                                                                                                                                                   | PA7      | L3     | GPIO                                                                                |
| PB9      | L13    | GPIO (5V)                                                                                                                                                                                                   | PB10     | L14    | GPIO (5V)                                                                           |
| PD1      | L17    | GPIO                                                                                                                                                                                                        | PC6      | L18    | GPIO                                                                                |
| PC7      | L19    | GPIO                                                                                                                                                                                                        | VREGVSS  | L20    | Voltage regulator VSS                                                               |
| PB7      | M1     | GPIO                                                                                                                                                                                                        | PC4      | M2     | GPIO                                                                                |
| PA8      | M3     | GPIO                                                                                                                                                                                                        | PA10     | M4     | GPIO                                                                                |
| PA13     | M5     | GPIO (5V)                                                                                                                                                                                                   | PA14     | M6     | GPIO                                                                                |
| RESETn   | M7     | Reset input, active low. To apply an ex-<br>ternal reset source to this pin, it is re-<br>quired to only drive this pin low during<br>reset, and let the internal pull-up ensure<br>that reset is released. | PB12     | M8     | GPIO                                                                                |
| PD0      | M9     | GPIO (5V)                                                                                                                                                                                                   | PD2      | M10    | GPIO (5V)                                                                           |
| PD3      | M11    | GPIO                                                                                                                                                                                                        | PD4      | M12    | GPIO                                                                                |
| PD8      | M13    | GPIO                                                                                                                                                                                                        | PB8      | N1     | GPIO                                                                                |
| PC5      | N2     | GPIO                                                                                                                                                                                                        | PA9      | N3     | GPIO                                                                                |
| PA11     | N4     | GPIO                                                                                                                                                                                                        | PA12     | N5     | GPIO (5V)                                                                           |
| PB11     | N6     | GPIO                                                                                                                                                                                                        | BODEN    | N7     | Brown-Out Detector Enable. This pin<br>may be left disconnected or tied to<br>AVDD. |
| PB13     | N8     | GPIO                                                                                                                                                                                                        | PB14     | N9     | GPIO                                                                                |
| AVDD     | N10    | Analog power supply.                                                                                                                                                                                        | PD5      | N11    | GPIO                                                                                |
| PD6      | N12    | GPIO                                                                                                                                                                                                        | PD7      | N13    | GPIO                                                                                |

Note:

1. GPIO with 5V tolerance are indicated by (5V).

2. The pins PD13, PD14, and PD15 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains.

| Pin Name | Pin(s)                                                                     | Description                                           | Pin Name | Pin(s)                        | Description                |
|----------|----------------------------------------------------------------------------|-------------------------------------------------------|----------|-------------------------------|----------------------------|
| PF11     | A13                                                                        | GPIO (5V)                                             | PA15     | B1                            | GPIO                       |
| PE13     | B2                                                                         | GPIO                                                  | PE11     | B3                            | GPIO                       |
| PE8      | B4                                                                         | GPIO                                                  | PD12     | B5                            | GPIO                       |
| PD10     | B6                                                                         | GPIO                                                  | PF8      | B7                            | GPIO                       |
| PF6      | B8                                                                         | GPIO                                                  | PF3      | B9                            | GPIO                       |
| PF1      | B10                                                                        | GPIO (5V)                                             | PF12     | B11                           | GPIO                       |
| VBUS     | B12                                                                        | USB VBUS signal and auxiliary input to 5 V regulator. | PF10     | B13                           | GPIO (5V)                  |
| PA1      | C1                                                                         | GPIO                                                  | PA0      | C2                            | GPIO                       |
| PE10     | C3                                                                         | GPIO                                                  | PD13     | C4                            | GPIO (5V)                  |
| VSS      | C5<br>C8<br>H3<br>J3<br>K11<br>K12<br>L12<br>L12<br>L13<br>M8<br>M11<br>N8 | Ground                                                | IOVDD1   | C6                            | Digital IO power supply 1. |
| PF9      | C7                                                                         | GPIO                                                  | IOVDD0   | C9<br>J11<br>K3<br>L11<br>L14 | Digital IO power supply 0. |
| PF0      | C10                                                                        | GPIO (5V)                                             | PE4      | C11                           | GPIO                       |
| PC14     | C12                                                                        | GPIO (5V)                                             | PC15     | C13                           | GPIO (5V)                  |
| PA3      | D1                                                                         | GPIO                                                  | PA2      | D2                            | GPIO                       |
| PB15     | D3                                                                         | GPIO (5V)                                             | PE5      | D11                           | GPIO                       |
| PC12     | D12                                                                        | GPIO (5V)                                             | PC13     | D13                           | GPIO (5V)                  |
| PA6      | E1                                                                         | GPIO                                                  | PA5      | E2                            | GPIO                       |
| PA4      | E3                                                                         | GPIO                                                  | PE6      | E11                           | GPIO                       |
| PC10     | E12                                                                        | GPIO (5V)                                             | PC11     | E13                           | GPIO (5V)                  |
| PB0      | F1                                                                         | GPIO                                                  | PB1      | F2                            | GPIO                       |
| PB2      | F3                                                                         | GPIO                                                  | PE7      | F11                           | GPIO                       |
| PC8      | F12                                                                        | GPIO (5V)                                             | PC9      | F13                           | GPIO (5V)                  |
| PB3      | G1                                                                         | GPIO                                                  | PB4      | G2                            | GPIO                       |
| IOVDD2   | G3                                                                         | Digital IO power supply 2.                            | PE0      | G11                           | GPIO (5V)                  |
| PE1      | G12                                                                        | GPIO (5V)                                             | PE3      | G13                           | GPIO                       |
| PB5      | H1                                                                         | GPIO                                                  | PB6      | H2                            | GPIO                       |
| DVDD     | H11                                                                        | Digital power supply.                                 | PE2      | H12                           | GPIO                       |
| PC7      | H13                                                                        | GPIO                                                  | PD14     | J1                            | GPIO (5V)                  |

| Pin Name | Pin(s) | Description                                                                                                                                                                                                 | Pin Name | Pin(s)               | Description             |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|-------------------------|
| PB2      | 11     | GPIO                                                                                                                                                                                                        | PB3      | 12                   | GPIO                    |
| PB4      | 13     | GPIO                                                                                                                                                                                                        | PB5      | 14                   | GPIO                    |
| PB6      | 15     | GPIO                                                                                                                                                                                                        | VSS      | 16<br>32<br>58<br>83 | Ground                  |
| PC0      | 18     | GPIO (5V)                                                                                                                                                                                                   | PC1      | 19                   | GPIO (5V)               |
| PC2      | 20     | GPIO (5V)                                                                                                                                                                                                   | PC3      | 21                   | GPIO (5V)               |
| PC4      | 22     | GPIO                                                                                                                                                                                                        | PC5      | 23                   | GPIO                    |
| PB7      | 24     | GPIO                                                                                                                                                                                                        | PB8      | 25                   | GPIO                    |
| PA7      | 26     | GPIO                                                                                                                                                                                                        | PA8      | 27                   | GPIO                    |
| PA9      | 28     | GPIO                                                                                                                                                                                                        | PA10     | 29                   | GPIO                    |
| PA11     | 30     | GPIO                                                                                                                                                                                                        | PA12     | 33                   | GPIO (5V)               |
| PA13     | 34     | GPIO (5V)                                                                                                                                                                                                   | PA14     | 35                   | GPIO                    |
| RESETn   | 36     | Reset input, active low. To apply an ex-<br>ternal reset source to this pin, it is re-<br>quired to only drive this pin low during<br>reset, and let the internal pull-up ensure<br>that reset is released. | PB9      | 37                   | GPIO (5V)               |
| PB10     | 38     | GPIO (5V)                                                                                                                                                                                                   | PB11     | 39                   | GPIO                    |
| PB12     | 40     | GPIO                                                                                                                                                                                                        | AVDD     | 41<br>45             | Analog power supply.    |
| PB13     | 42     | GPIO                                                                                                                                                                                                        | PB14     | 43                   | GPIO                    |
| PD0      | 46     | GPIO (5V)                                                                                                                                                                                                   | PD1      | 47                   | GPIO                    |
| PD2      | 48     | GPIO (5V)                                                                                                                                                                                                   | PD3      | 49                   | GPIO                    |
| PD4      | 50     | GPIO                                                                                                                                                                                                        | PD5      | 51                   | GPIO                    |
| PD6      | 52     | GPIO                                                                                                                                                                                                        | PD7      | 53                   | GPIO                    |
| PD8      | 54     | GPIO                                                                                                                                                                                                        | PC6      | 55                   | GPIO                    |
| PC7      | 56     | GPIO                                                                                                                                                                                                        | DVDD     | 57                   | Digital power supply.   |
| DECOUPLE | 59     | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin.                                                                                                    | PE0      | 60                   | GPIO (5V)               |
| PE1      | 61     | GPIO (5V)                                                                                                                                                                                                   | PE2      | 62                   | GPIO                    |
| PE3      | 63     | GPIO                                                                                                                                                                                                        | PE4      | 64                   | GPIO                    |
| PE5      | 65     | GPIO                                                                                                                                                                                                        | PE6      | 66                   | GPIO                    |
| PE7      | 67     | GPIO                                                                                                                                                                                                        | PC8      | 68                   | GPIO (5V)               |
| PC9      | 69     | GPIO (5V)                                                                                                                                                                                                   | PC10     | 70                   | GPIO (5V)               |
| PC11     | 71     | GPIO (5V)                                                                                                                                                                                                   | VREGI    | 72                   | Input to 5 V regulator. |
| VREGO    | 73     | Decoupling for 5 V regulator and regu-<br>lator output. Power for USB PHY in<br>USB-enabled OPNs                                                                                                            | PF10     | 74                   | GPIO (5V)               |
| PF11     | 75     | GPIO (5V)                                                                                                                                                                                                   | PF0      | 76                   | GPIO (5V)               |

| Alternate     | LOCATION                               |       |                                                     |
|---------------|----------------------------------------|-------|-----------------------------------------------------|
| Functionality | 0 - 3                                  | 4 - 7 | Description                                         |
| EBI_A10       | 0: PE3<br>1: PD6<br>2: PC10<br>3: PB10 |       | External Bus Interface (EBI) address output pin 10. |
| EBI_A11       | 0: PE4<br>1: PD7<br>2: PI6<br>3: PB11  |       | External Bus Interface (EBI) address output pin 11. |
| EBI_A12       | 0: PE5<br>1: PD8<br>2: PI7<br>3: PB12  |       | External Bus Interface (EBI) address output pin 12. |
| EBI_A13       | 0: PE6<br>1: PC7<br>2: PI8<br>3: PD0   |       | External Bus Interface (EBI) address output pin 13. |
| EBI_A14       | 0: PE7<br>1: PE2<br>2: PI9<br>3: PD1   |       | External Bus Interface (EBI) address output pin 14. |
| EBI_A15       | 0: PC8<br>1: PE3<br>2: PI10<br>3: PD2  |       | External Bus Interface (EBI) address output pin 15. |
| EBI_A16       | 0: PB0<br>1: PE4<br>2: PH4<br>3: PD3   |       | External Bus Interface (EBI) address output pin 16. |
| EBI_A17       | 0: PB1<br>1: PE5<br>2: PH5<br>3: PD4   |       | External Bus Interface (EBI) address output pin 17. |
| EBI_A18       | 0: PB2<br>1: PE6<br>2: PH6<br>3: PD5   |       | External Bus Interface (EBI) address output pin 18. |
| EBI_A19       | 0: PB3<br>1: PE7<br>2: PH7<br>3: PD6   |       | External Bus Interface (EBI) address output pin 19. |
| EBI_A20       | 0: PB4<br>1: PC8<br>2: PH8<br>3: PD7   |       | External Bus Interface (EBI) address output pin 20. |
| EBI_A21       | 0: PB5<br>1: PC9<br>2: PH9<br>3: PC7   |       | External Bus Interface (EBI) address output pin 21. |
| EBI_A22       | 0: PB6<br>1: PC10<br>2: PH10<br>3: PE4 |       | External Bus Interface (EBI) address output pin 22. |

| Alternate     | LOCATION                               |                    |                                                                  |
|---------------|----------------------------------------|--------------------|------------------------------------------------------------------|
| Functionality | 0 - 3                                  | 4 - 7              | Description                                                      |
| EBI_CS1       | 0: PD10<br>1: PA11<br>2: PC1<br>3: PB1 | 4: PE9             | External Bus Interface (EBI) Chip Select output 1.               |
| EBI_CS2       | 0: PD11<br>1: PA12<br>2: PC2<br>3: PB2 | 4: PE10            | External Bus Interface (EBI) Chip Select output 2.               |
| EBI_CS3       | 0: PD12<br>1: PB15<br>2: PC3<br>3: PB3 | 4: PE11            | External Bus Interface (EBI) Chip Select output 3.               |
| EBI_CSTFT     | 0: PA7<br>1: PF6<br>2: PB12<br>3: PA0  |                    | External Bus Interface (EBI) Chip Select output TFT.             |
| EBI_DCLK      | 0: PA8<br>1: PF7<br>2: PH0<br>3: PA1   |                    | External Bus Interface (EBI) TFT Dot Clock pin.                  |
| EBI_DTEN      | 0: PA9<br>1: PD9<br>2: PH1<br>3: PA2   |                    | External Bus Interface (EBI) TFT Data Enable pin.                |
| EBI_HSNC      | 0: PA11<br>1: PD11<br>2: PH3<br>3: PA4 |                    | External Bus Interface (EBI) TFT Horizontal Synchronization pin. |
| EBI_NANDREn   | 0: PC3<br>1: PD15<br>2: PB9<br>3: PC4  | 4: PC15<br>5: PF12 | External Bus Interface (EBI) NAND Read Enable output.            |
| EBI_NANDWEn   | 0: PC5<br>1: PD14<br>2: PA13<br>3: PC2 | 4: PC14<br>5: PF11 | External Bus Interface (EBI) NAND Write Enable output.           |
| EBI_REn       | 0: PF5<br>1: PA14<br>2: PA12<br>3: PC0 | 4: PF9<br>5: PF5   | External Bus Interface (EBI) Read Enable output.                 |
| EBI_VSNC      | 0: PA10<br>1: PD10<br>2: PH2<br>3: PA3 |                    | External Bus Interface (EBI) TFT Vertical Synchronization pin.   |
| EBI_WEn       | 0: PF4<br>1: PA13<br>2: PC5<br>3: PB6  | 4: PF8<br>5: PF4   | External Bus Interface (EBI) Write Enable output.                |
| ETH_MDC       | 0: PB4<br>1: PD14<br>2: PC1<br>3: PA6  |                    | Ethernet Management Data Clock.                                  |

| Alternate     | LOCATION                     |       |                                           |
|---------------|------------------------------|-------|-------------------------------------------|
| Functionality | 0 - 3                        | 4 - 7 | Description                               |
| PRS_CH20      | 0: PB4<br>1: PC12<br>2: PE2  |       | Peripheral Reflex System PRS, channel 20. |
| PRS_CH21      | 0: PB5<br>1: PC13<br>2: PB11 |       | Peripheral Reflex System PRS, channel 21. |
| PRS_CH22      | 0: PB7<br>1: PE0<br>2: PF6   |       | Peripheral Reflex System PRS, channel 22. |
| PRS_CH23      | 0: PB8<br>1: PE1<br>2: PF7   |       | Peripheral Reflex System PRS, channel 23. |
| QSPI0_CS0     | 0: PF7<br>1: PA0<br>2: PG9   |       | Quad SPI 0 Chip Select 0.                 |
| QSPI0_CS1     | 0: PF8<br>1: PA1<br>2: PG10  |       | Quad SPI 0 Chip Select 1.                 |
| QSPI0_DQ0     | 0: PD9<br>1: PA2<br>2: PG1   |       | Quad SPI 0 Data 0.                        |
| QSPI0_DQ1     | 0: PD10<br>1: PA3<br>2: PG2  |       | Quad SPI 0 Data 1.                        |
| QSPI0_DQ2     | 0: PD11<br>1: PA4<br>2: PG3  |       | Quad SPI 0 Data 2.                        |
| QSPI0_DQ3     | 0: PD12<br>1: PA5<br>2: PG4  |       | Quad SPI 0 Data 3.                        |
| QSPI0_DQ4     | 0: PE8<br>1: PB3<br>2: PG5   |       | Quad SPI 0 Data 4.                        |
| QSPI0_DQ5     | 0: PE9<br>1: PB4<br>2: PG6   |       | Quad SPI 0 Data 5.                        |
| QSPI0_DQ6     | 0: PE10<br>1: PB5<br>2: PG7  |       | Quad SPI 0 Data 6.                        |

| Alternate     | LOCATION                                 |                                        |                                                      |
|---------------|------------------------------------------|----------------------------------------|------------------------------------------------------|
| Functionality | 0 - 3                                    | 4 - 7                                  | Description                                          |
| TIM2_CC1      | 0: PA9<br>1: PA13<br>2: PC9<br>3: PE12   | 4: PC0<br>5: PC3<br>6: PG9<br>7: PG6   | Timer 2 Capture Compare input / output channel 1.    |
| TIM2_CC2      | 0: PA10<br>1: PA14<br>2: PC10<br>3: PE13 | 4: PC1<br>5: PC4<br>6: PG10<br>7: PG7  | Timer 2 Capture Compare input / output channel 2.    |
| TIM2_CDTI0    | 0: PB0<br>1: PD13<br>2: PE8<br>3: PG0    |                                        | Timer 2 Complimentary Dead Time Insertion channel 0. |
| TIM2_CDTI1    | 0: PB1<br>1: PD14<br>2: PE14<br>3: PG1   |                                        | Timer 2 Complimentary Dead Time Insertion channel 1. |
| TIM2_CDTI2    | 0: PB2<br>1: PD15<br>2: PE15<br>3: PG2   |                                        | Timer 2 Complimentary Dead Time Insertion channel 2. |
| TIM3_CC0      | 0: PE14<br>1: PE0<br>2: PE3<br>3: PE5    | 4: PA0<br>5: PA3<br>6: PA6<br>7: PD15  | Timer 3 Capture Compare input / output channel 0.    |
| TIM3_CC1      | 0: PE15<br>1: PE1<br>2: PE4<br>3: PE6    | 4: PA1<br>5: PA4<br>6: PD13<br>7: PB15 | Timer 3 Capture Compare input / output channel 1.    |
| TIM3_CC2      | 0: PA15<br>1: PE2<br>2: PE5<br>3: PE7    | 4: PA2<br>5: PA5<br>6: PD14<br>7: PB0  | Timer 3 Capture Compare input / output channel 2.    |
| TIM4_CC0      | 0: PF3<br>1: PF13<br>2: PF5<br>3: PI8    | 4: PF6<br>5: PF9<br>6: PD11<br>7: PE9  | Timer 4 Capture Compare input / output channel 0.    |
| TIM4_CC1      | 0: PF4<br>1: PF14<br>2: PI6<br>3: PI9    | 4: PF7<br>5: PD9<br>6: PD12<br>7: PE10 | Timer 4 Capture Compare input / output channel 1.    |
| TIM4_CC2      | 0: PF12<br>1: PF15<br>2: PI7<br>3: PI10  | 4: PF8<br>5: PD10<br>6: PE8<br>7: PE11 | Timer 4 Capture Compare input / output channel 2.    |
| TIM4_CDTI0    | 0: PD0                                   |                                        | Timer 4 Complimentary Dead Time Insertion channel 0. |
| TIM4_CDTI1    | 0: PD1                                   |                                        | Timer 4 Complimentary Dead Time Insertion channel 1. |

![](_page_20_Picture_2.jpeg)

Figure 9.3. BGA112 Package Marking

The package marking consists of:

- PPPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.