



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status                | Active                                                                                                   |
|-------------------------------|----------------------------------------------------------------------------------------------------------|
| Core Processor                | ARM® Cortex®-M7                                                                                          |
| Core Size                     | 32-Bit Single-Core                                                                                       |
| Speed                         | 216MHz                                                                                                   |
| Connectivity                  | CANbus, EBI/EMI, Ethernet, I²C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SAI, SPDIF, SPI, UART/USART, USB<br>OTG |
| Peripherals                   | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                                             |
| Number of I/O                 | 140                                                                                                      |
| Program Memory Size           | 2MB (2M x 8)                                                                                             |
| Program Memory Type           | FLASH                                                                                                    |
| EEPROM Size                   | -                                                                                                        |
| RAM Size                      | 512K x 8                                                                                                 |
| Voltage - Supply<br>(Vcc/Vdd) | 1.7V ~ 3.6V                                                                                              |
| Data Converters               | A/D 24x12b; D/A 2x12b                                                                                    |
| Oscillator Type               | Internal                                                                                                 |
| Operating Temperature         | -40°C ~ 85°C (TA)                                                                                        |
| Mounting Type                 | Surface Mount                                                                                            |
| Package / Case                | 176-LQFP                                                                                                 |
| Supplier Device Package       | 176-LQFP (24x24)                                                                                         |
| Purchase URL                  | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f765iit6                                    |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **1.1** Full compatibility throughout the family

The STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx devices are fully pin-to-pin, compatible with the STM32F4xxxx devices, allowing the user to try different peripherals, and reaching higher performances (higher frequency) for a greater degree of freedom during the development cycle.

*Figure 1* gives compatible board designs between the STM32F7xx and STM32F4xx families.



The STM32F76x LQFP144, LQFP176, LQFP208, TFBGA216, UFBGA176 packages are fully pin to pin compatible with STM32F4xx devices.



### 2.19.3 Regulator ON/OFF and internal reset ON/OFF availability

|                                   | ie integulater e                            |                                             |                                      | anabinty                             |
|-----------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------|--------------------------------------|
| Package                           | Regulator ON                                | Regulator OFF                               | Internal reset ON                    | Internal reset OFF                   |
| LQFP100                           | Vos                                         | No                                          | Yes                                  | No                                   |
| LQFP144,<br>LQFP208               | 165                                         | NO                                          |                                      |                                      |
| LQFP176,<br>UFBGA176,<br>TFBGA216 | Yes<br>BYPASS_REG set<br>to V <sub>SS</sub> | Yes<br>BYPASS_REG set<br>to V <sub>DD</sub> | Yes<br>PDR_ON set to V <sub>DD</sub> | Yes<br>PDR_ON set to V <sub>SS</sub> |
| WLCSP180                          | Ye                                          | <sub>S</sub> (1)                            |                                      |                                      |

Table 4. Regulator ON/OFF and internal reset ON/OFF availability

1. Available only on dedicated part number. Refer to Section 7: Ordering information.

## 2.20 Real-time clock (RTC), backup SRAM and backup registers

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month.
- Two programmable alarms.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to V<sub>BAT</sub> mode.
- 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period.

The RTC and the 32 backup registers are supplied through a switch that takes power either from the  $V_{\text{DD}}$  supply when present or from the  $V_{\text{BAT}}$  pin.

The backup registers are 32-bit registers used to store 128 bytes of user application data when VDD power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode.



## 2.47 DSI Host (DSIHOST)

The DSI Host is a dedicated peripheral for interfacing with MIPI<sup>®</sup> DSI compliant displays. It includes a dedicated video interface internally connected to the LTDC and a generic APB interface that can be used to transmit information to the display.

These interfaces are as follows:

- LTDC interface:
  - Used to transmit information in Video mode, in which the transfers from the host processor to the peripheral take the form of a real-time pixel stream (DPI).
  - Through a customized for mode, this interface can be used to transmit information in full bandwidth in the Adapted Command mode (DBI).
- APB slave interface:
  - Allows the transmission of generic information in Command mode, and follows a proprietary register interface.
  - Can operate concurrently with either LTDC interface in either Video mode or Adapted Command mode.
- Video mode pattern generator:
  - Allows the transmission of horizontal/vertical color bar and D-PHY BER testing pattern without any kind of stimuli.

The DSI Host main features:

- Compliant with MIPI<sup>®</sup> Alliance standards
- Interface with MIPI<sup>®</sup> D-PHY
- Supports all commands defined in the MIPI<sup>®</sup> Alliance specification for DCS:
  - Transmission of all Command mode packets through the APB interface
  - Transmission of commands in low-power and high-speed during Video mode
- Supports up to two D-PHY data lanes
- Bidirectional communication and escape mode support through data lane 0
- Supports non-continuous clock in D-PHY clock lane for additional power saving
- Supports Ultra Low-power mode with PLL disabled
- ECC and Checksum capabilities
- Support for End of Transmission Packet (EoTp)
- Fault recovery schemes
- 3D transmission support
- Configurable selection of system interfaces:
  - AMBA APB for control and optional support for Generic and DCS commands
  - Video Mode interface through LTDC
  - Adapted Command mode interface through LTDC
  - Independently programmable Virtual Channel ID in
  - Video mode
  - Adapted Command mode
  - APB Slave

#### Video Mode interfaces features:

• LTDC interface color coding mappings into 24-bit interface:





#### Figure 19. STM32F76xxx TFBGA216 ballout

1. The above figure shows the package top view.





#### Figure 20. STM32F769xx TFBGA216 ballout

1. The above figure shows the package top view.



|         |         |                | I              | Pin N    | umbe     | ər                      |               |                |          |                          |          |               |       |                                                                                                                  |                         |
|---------|---------|----------------|----------------|----------|----------|-------------------------|---------------|----------------|----------|--------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------------|-------------------------|
|         | S<br>S  | 5TM32<br>5TM32 | 2F765<br>2F767 | xx<br>xx |          | S1<br>S1                | FM32 <br>FM32 | F768/<br>F769: | Ax<br>xx | reset                    |          |               |       |                                                                                                                  |                         |
| LQFP100 | LQFP144 | UFBGA176       | LQFP176        | LQFP208  | TFBGA216 | WLCSP180 <sup>(1)</sup> | LQFP176       | LQFP208        | TFBGA216 | Pin name (function after | Pin type | I/O structure | Notes | Alternate functions                                                                                              | Additional<br>functions |
| 55      | 77      | P15            | 96             | 108      | L15      | М3                      | 89            | 108            | L15      | PD8                      | I/O      | FT            | -     | DFSDM1_CKIN3,<br>USART3_TX, SPDIF_RX1,<br>FMC_D13, EVENTOUT                                                      | -                       |
| 56      | 78      | P14            | 97             | 109      | L14      | L3                      | 90            | 109            | L14      | PD9                      | I/O      | FT            | -     | DFSDM1_DATIN3,<br>USART3_RX, FMC_D14,<br>EVENTOUT                                                                | -                       |
| 57      | 79      | N15            | 98             | 110      | K15      | M2                      | 91            | 110            | K15      | PD10                     | I/O      | FT            | -     | DFSDM1_CKOUT,<br>USART3_CK, FMC_D15,<br>LCD_B3, EVENTOUT                                                         | -                       |
| 58      | 80      | N14            | 99             | 111      | N10      | КЗ                      | 92            | 111            | N10      | PD11                     | I/O      | FT            | -     | I2C4_SMBA,<br>USART3_CTS,<br>QUADSPI_BK1_IO0,<br>SAI2_SD_A,<br>FMC_A16/FMC_CLE,<br>EVENTOUT                      | -                       |
| 59      | 81      | N13            | 100            | 112      | M1<br>0  | J4                      | 93            | 112            | M1<br>0  | PD12                     | I/O      | FT            | -     | TIM4_CH1, LPTIM1_IN1,<br>I2C4_SCL, USART3_RTS,<br>QUADSPI_BK1_IO1,<br>SAI2_FS_A,<br>FMC_A17/FMC_ALE,<br>EVENTOUT | -                       |
| 60      | 82      | M15            | 101            | 113      | M11      | L2                      | 94            | 113            | M11      | PD13                     | I/O      | FT            | -     | TIM4_CH2, LPTIM1_OUT,<br>I2C4_SDA,<br>QUADSPI_BK1_IO3,<br>SAI2_SCK_A, FMC_A18,<br>EVENTOUT                       | -                       |
| -       | 83      | -              | 102            | 114      | J10      | M1                      | 95            | 114            | J10      | VSS                      | S        |               | -     | -                                                                                                                | -                       |
| -       | 84      | J13            | 103            | 115      | J11      | -                       | 96            | 115            | J11      | VDD                      | s        |               | -     | -                                                                                                                | -                       |
| 61      | 85      | M14            | 104            | 116      | L12      | L1                      | 97            | 116            | L12      | PD14                     | 1/0      | FT            | -     | TIM4_CH3, UART8_CTS,<br>FMC_D0, EVENTOUT                                                                         | -                       |
| 62      | 86      | L14            | 105            | 117      | К13      | К2                      | 98            | 117            | К13      | PD15                     | 1/0      | FT            | -     | TIM4_CH4, UART8_RTS,<br>FMC_D1, EVENTOUT                                                                         | -                       |
| -       | -       | -              | -              | 118      | K12      | -                       | -             | -              | -        | PJ6                      | 1/0      | FT            | -     | LCD_R7, EVENTOUT                                                                                                 | -                       |
| -       | -       | -              | -              | 119      | J12      | -                       | -             | -              | -        | PJ7                      | I/O      | FT            | -     | LCD_G0, EVENTOUT                                                                                                 | -                       |

## Table 10. STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx pin and ball definitions (continued)



|         |         |              |                | Pin N    | umb      | er                      |               |                |          |                          |          |               |       |                                                                                                                                                                                         |                         |
|---------|---------|--------------|----------------|----------|----------|-------------------------|---------------|----------------|----------|--------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
|         | S<br>S  | TM32<br>TM32 | 2F765<br>2F767 | xx<br>xx |          | ST<br>ST                | ГМ32 <br>ГМ32 | F768/<br>F769: | Ax<br>xx | reset                    |          |               |       |                                                                                                                                                                                         |                         |
| LQFP100 | LQFP144 | UFBGA176     | LQFP176        | LQFP208  | TFBGA216 | WLCSP180 <sup>(1)</sup> | LQFP176       | LQFP208        | TFBGA216 | Pin name (function after | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                                                     | Additional<br>functions |
| 91      | 135     | A6           | 163            | 194      | A8       | A9                      | 163           | 194            | A8       | PB5                      | I/O      | FT            | -     | UART5_RX, TIM3_CH2,<br>I2C1_SMBA,<br>SPI1_MOSI/I2S1_SD,<br>SPI3_MOSI/I2S3_SD,<br>SPI6_MOSI, CAN2_RX,<br>OTG_HS_ULPI_D7,<br>ETH_PPS_OUT,<br>FMC_SDCKE1,<br>DCMI_D10, LCD_G7,<br>EVENTOUT | -                       |
| 92      | 136     | B6           | 164            | 195      | В6       | В9                      | 164           | 195            | B6       | PB6                      | I/O      | FT            | -     | UART5_TX, TIM4_CH1,<br>HDMI_CEC, I2C1_SCL,<br>DFSDM1_DATIN5,<br>USART1_TX, CAN2_TX,<br>QUADSPI_BK1_NCS,<br>I2C4_SCL, FMC_SDNE1,<br>DCMI_D5, EVENTOUT                                    | -                       |
| 93      | 137     | В5           | 165            | 196      | В5       | C8                      | 165           | 196            | В5       | PB7                      | I/O      | FT            | -     | TIM4_CH2, I2C1_SDA,<br>DFSDM1_CKIN5,<br>USART1_RX, I2C4_SDA,<br>FMC_NL, DCMI_VSYNC,<br>EVENTOUT                                                                                         | -                       |
| 94      | 138     | D6           | 166            | 197      | E6       | A10                     | 166           | 197            | E6       | BOOT0                    | I        | В             | -     | -                                                                                                                                                                                       | VPP                     |
| 95      | 139     | A5           | 167            | 198      | A7       | E9                      | 167           | 198            | A7       | PB8                      | I/O      | FT            | -     | I2C4_SCL, TIM4_CH3,<br>TIM10_CH1, I2C1_SCL,<br>DFSDM1_CKIN7,<br>UART5_RX, CAN1_RX,<br>SDMMC2_D4,<br>ETH_MII_TXD3,<br>SDMMC1_D4, DCMI_D6,<br>LCD_B6, EVENTOUT                            | -                       |

## Table 10. STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx pin and ball definitions (continued)



**Caution:** Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid a current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 39: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DD} \times f_{SW} \times C$$

where

 $I_{\text{SW}}$  is the current sunk by a switching I/O to charge/discharge the capacitive load

 $V_{\text{DD}}$  is the MCU supply voltage

 $f_{\mbox{SW}}$  is the I/O switching frequency

C is the total capacitance seen by the I/O pin: C =  $C_{INT}$ +  $C_{EXT}$ 

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

| Symbol            | Parameter                | Conditions                    | I/O toggling<br>frequency (fsw)<br>MHz | Typ<br>V <sub>DD</sub> = 3.3 V | Typ<br>V <sub>DD</sub> = 1.8 V | Unit |
|-------------------|--------------------------|-------------------------------|----------------------------------------|--------------------------------|--------------------------------|------|
|                   |                          |                               | 2                                      | 0.1                            | 0.1                            |      |
|                   |                          |                               | 8                                      | 0.4                            | 0.2                            |      |
|                   |                          |                               | 25                                     | 1.1                            | 0.7                            |      |
|                   |                          | C <sub>EXT</sub> = 0 pF       | 50                                     | 2.4                            | 1.3                            |      |
|                   |                          | $C = C_{INT} + C_S + C_{EXT}$ | 60                                     | 3.1                            | 1.6                            |      |
|                   | I/O switching<br>Current |                               | 84                                     | 4.3                            | 2.4                            |      |
|                   |                          |                               | 90                                     | 4.9                            | 2.6                            |      |
|                   |                          |                               | 100                                    | 5.4                            | 2.8                            |      |
| <sup>I</sup> DDIO |                          |                               | 2                                      | 0.2                            | 0.1                            |      |
|                   |                          |                               | 8                                      | 0.6                            | 0.3                            |      |
|                   |                          |                               | 25                                     | 1.8                            | 1.1                            |      |
|                   |                          | $C_{EXT} = 10 \text{ pF}$     | 50                                     | 3.1                            | 2.3                            |      |
|                   |                          | $C = C_{INT} + C_S + C_{EXT}$ | 60                                     | 4.6                            | 3.4                            |      |
|                   |                          |                               | 84                                     | 9.7                            | 3.6                            |      |
|                   |                          |                               | 90                                     | 10.12                          | 5.2                            |      |
|                   |                          |                               | 100                                    | 14.92                          | 5.4                            |      |

| Table | 38. | Switching | output | I/O | current | consumption | (1) | ) |
|-------|-----|-----------|--------|-----|---------|-------------|-----|---|
|-------|-----|-----------|--------|-----|---------|-------------|-----|---|

DocID029041 Rev 4



For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 30*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . The PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

*Note:* For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.





1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 44*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol          | Parameter               | Conditions                                     | Min | Тур | Max | Unit |  |  |  |
|-----------------|-------------------------|------------------------------------------------|-----|-----|-----|------|--|--|--|
|                 | LSE current consumption | LSEDRV[1:0]=00<br>Low drive capability         | -   | 250 | -   |      |  |  |  |
| I <sub>DD</sub> |                         | LSEDRV[1:0]=10<br>Medium low drive capability  |     |     |     |      |  |  |  |
|                 |                         | LSEDRV[1:0]=01<br>Medium high drive capability | -   | 370 | -   | ΠA   |  |  |  |
|                 |                         | LSEDRV[1:0]=11<br>High drive capability        | -   | 480 | -   |      |  |  |  |

Table 44. LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) <sup>(1)</sup>



#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading.

| Symbol | Parameter  | Conditions                                                                                      | Monitored<br>frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ] | Unit  |
|--------|------------|-------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------|-------|
|        |            |                                                                                                 | noquonoy sana               | 8/200 MHz                                        |       |
|        |            |                                                                                                 | 0.1 to 30 MHz               | 5                                                |       |
|        | Pool lovel | $V_{DD}$ = 3.6 V, T <sub>A</sub> = 25 °C, TFBGA216 package,                                     | 30 to 130 MHz               | 10                                               | dBul/ |
|        |            | conforming to IEC61967-2 ART/L1-cache ON, over-drive ON, all peripheral clocks enabled.         | 130 MHz to 1 GHz            | 18                                               | ubμv  |
|        |            | clock dithering disabled.                                                                       | 1 GHz to 2 GHz              | 10                                               |       |
| 6      |            |                                                                                                 | EMI Level                   | 3.5                                              | -     |
| SEMI   | reak level |                                                                                                 | 0.1 to 30 MHz               | 2                                                |       |
|        |            | $v_{DD}$ = 3.6 V, $T_A$ = 25 °C, TFBGA216 package,<br>conforming to IEC61967-2 ART/L1-cache ON, | 30 to 130 MHz               | 9                                                | dDuV  |
|        |            | over-drive ON, all peripheral clocks enabled,                                                   | 130 MHz to 1 GHz            | 14                                               | υσμν  |
|        |            |                                                                                                 | 1 GHz to 2 GHz              | 9                                                |       |
|        |            |                                                                                                 | EMI Level                   | 3                                                | -     |

#### Table 61. EMI characteristics

#### 5.3.18 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/ESDA/JEDEC JS-001-2012 and ANSI/ESD S5.3.1-2009 standards.



Unless otherwise specified, the parameters given in *Table* 67 are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table* 17.

| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                                           | Parameter                                                                       | Conditions                                                  | Min | Тур | Мах                | Unit |  |  |
|-----------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|--------------------|------|--|--|
|                                               |                                                  |                                                                                 | $C_L = 50 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$             | -   | -   | 4                  |      |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 2                  |      |  |  |
|                                               | f <sub>max(IO)out</sub>                          | Maximum frequency <sup>(3)</sup>                                                | $C_L$ = 10 pF, $V_{DD} \ge 2.7 V$                           | -   | -   | 8                  | MHz  |  |  |
| 00                                            |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 4                  |      |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 3                  |      |  |  |
|                                               | t <sub>f(IO)out</sub> /<br>t <sub>r(IO)out</sub> | Output high to low level fall<br>time and output low to high<br>level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.7 V to<br>3.6 V | -   | -   | 100                | ns   |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 25                 |      |  |  |
| f <sub>max(I</sub> 0                          |                                                  |                                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 12.5               |      |  |  |
|                                               | £                                                | Maximum frequency <sup>(3)</sup>                                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 10                 | MHz  |  |  |
|                                               | <sup>I</sup> max(IO)out                          |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 50                 |      |  |  |
| 01                                            |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 20                 |      |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 12.5               |      |  |  |
|                                               | t <sub>f(IO)out</sub> /                          | Output high to low level fall<br>time and output low to high<br>level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 10                 | - ns |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 6                  |      |  |  |
|                                               | t <sub>r(IO)out</sub>                            |                                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 20                 |      |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 10                 |      |  |  |
|                                               |                                                  |                                                                                 | $C_L$ = 40 pF, $V_{DD} \ge 2.7 V$                           | -   | -   | 50 <sup>(4)</sup>  |      |  |  |
|                                               |                                                  |                                                                                 | $C_L$ = 10 pF, $V_{DD} \ge 2.7 V$                           | -   | -   | 100 <sup>(4)</sup> |      |  |  |
|                                               | f <sub>max(IO)out</sub>                          | Maximum frequency <sup>(3)</sup>                                                | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 25                 | MHz  |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V             | -   | -   | 50                 |      |  |  |
| 10                                            |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 42.5               |      |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥2.7 V              | -   | -   | 6                  |      |  |  |
|                                               | t <sub>f(IO)out</sub> /                          | Output high to low level fall                                                   | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V             | -   | -   | 4                  | ns   |  |  |
|                                               | t <sub>r(IO)out</sub>                            | <sup>out</sup> time and output low to high<br>level rise time                   | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 10                 |      |  |  |
|                                               |                                                  |                                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V             | -   | -   | 6                  |      |  |  |

### Table 67. I/O AC characteristics<sup>(1)(2)</sup>



| Symbol                  | Parameter              | Conditions                                              | Min | Max | Unit |
|-------------------------|------------------------|---------------------------------------------------------|-----|-----|------|
| t <sub>v(SD_B_ST)</sub> | Data output valid time | -                                                       | 12  |     |      |
|                         |                        | Slave transmitter (after enable edge)<br>1.71≤VDD≤3.6V  | -   | 20  |      |
| t <sub>h(SD_B_MT)</sub> | Data output hold time  | Slave transmitter (after enable edge)                   | 5   | -   |      |
| t <sub>v(SD_MT)_A</sub> | Data output valid time | Master transmitter (after enable edge)<br>2.7≤VDD≤3.6V  | -   | 15  | 115  |
|                         |                        | Master transmitter (after enable edge)<br>1.71≤VDD≤3.6V | -   | 20  |      |
| t <sub>h(SD_A_MT)</sub> | Data output hold time  | Master transmitter (after enable edge)                  | 5   | -   |      |

### Table 89. SAI characteristics<sup>(1)</sup> (continued)

1. Guaranteed by characterization results.

2. APB clock frequency must be at least twice SAI clock frequency.

3. With F<sub>S</sub>=192kHz.







| Symbol          | Parameter                                                 | Conditions                        | Min.<br>(1) | Тур. | Max.<br>(1) | Unit |
|-----------------|-----------------------------------------------------------|-----------------------------------|-------------|------|-------------|------|
| R <sub>PD</sub> | PA11, PA12, PB14, PB15<br>(USB_FS_DP/DM,<br>USB_HS_DP/DM) | <u> </u>                          | 17          | 21   | 24          |      |
|                 | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS)                | VIN - VDD                         | 2.4         | 5.2  | 8           | kΩ   |
|                 | PA12, PB15 (USB_FS_DP,<br>USB_HS_DP)                      | V <sub>IN</sub> = V <sub>SS</sub> | 1.5         | 1.8  | 2.1         |      |
| R <sub>PU</sub> | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS)                | V <sub>IN</sub> = V <sub>SS</sub> | 0.55        | 0.95 | 1.35        |      |

Table 91. USB OTG full speed DC electrical characteristics (continued)

1. All the voltages are measured from the local ground potential.

2. The USB OTG full speed transceiver functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DDUSB</sub> voltage range.

3. Guaranteed by design.

4. R<sub>L</sub> is the load connected on the USB OTG full speed drivers.

Note:

When VBUS sensing feature is enabled, PA9 and PB13 should be left at their default state (floating input), not as alternate function. A typical 200 µA current consumption of the sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 and PB13 when the feature is enabled.



Figure 55. USB OTG full speed timings: definition of data signal rise and fall time

| Table 92  | USB | OTG full | speed | electrical | characteristics <sup>(1)</sup> |
|-----------|-----|----------|-------|------------|--------------------------------|
| Table 32. | 000 |          | Sheen | electrical |                                |

| Driver characteristics |                                        |                                |     |     |      |
|------------------------|----------------------------------------|--------------------------------|-----|-----|------|
| Symbol                 | Parameter                              | Conditions                     | Min | Max | Unit |
| t <sub>r</sub>         | Rise time <sup>(2)</sup>               | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |
| t <sub>f</sub>         | Fall time <sup>(2)</sup>               | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |
| t <sub>rfm</sub>       | Rise/ fall time matching               | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |
| V <sub>CRS</sub>       | Output signal crossover voltage        | -                              | 1.3 | 2.0 | V    |
| Z <sub>DRV</sub>       | Output driver impedance <sup>(3)</sup> | Driving high or<br>low         | 28  | 44  | Ω    |

DocID029041 Rev 4



| Symbol               | Parameter                        | Min | Тур | Max  | Unit |
|----------------------|----------------------------------|-----|-----|------|------|
| t <sub>su(RXD)</sub> | Receive data setup time          | 1   | -   | -    |      |
| t <sub>ih(RXD)</sub> | Receive data hold time           | 2   | -   | -    |      |
| t <sub>su(CRS)</sub> | Carrier sense setup time         | 2   | -   | -    |      |
| t <sub>ih(CRS)</sub> | Carrier sense hold time          | 2   | -   | -    | 115  |
| t <sub>d(TXEN)</sub> | Transmit enable valid delay time | 7.5 | 8   | 12   |      |
| t <sub>d(TXD)</sub>  | Transmit data valid delay time   | 7   | 7.5 | 12.5 |      |

 Table 97. Dynamics characteristics: Ethernet MAC signals for RMII<sup>(1)</sup>

1. Guaranteed by characterization results.

*Table 98* gives the list of Ethernet MAC signals for MII and *Figure 58* shows the corresponding timing diagram.



Figure 59. Ethernet MII timing diagram

Table 98. Dynamics characteristics: Ethernet MAC signals for  $\ensuremath{\mathsf{MII}}^{(1)}$ 

| Symbol               | Parameter                        | Min | Тур | Max | Unit |
|----------------------|----------------------------------|-----|-----|-----|------|
| t <sub>su(RXD)</sub> | Receive data setup time          | 1   | -   | -   |      |
| t <sub>ih(RXD)</sub> | Receive data hold time           | 2.5 | -   | -   |      |
| t <sub>su(DV)</sub>  | Data valid setup time            | 1.5 | -   | -   |      |
| t <sub>ih(DV)</sub>  | Data valid hold time             | 0.5 | -   | -   | ne   |
| t <sub>su(ER)</sub>  | Error setup time                 | 2.5 | -   | -   | 115  |
| t <sub>ih(ER)</sub>  | Error hold time                  | 0.5 | -   | -   |      |
| t <sub>d(TXEN)</sub> | Transmit enable valid delay time | 10  | 8   | 13  |      |
| t <sub>d(TXD)</sub>  | Transmit data valid delay time   | 9   | 7.5 | 13  |      |

DocID029041 Rev 4



Refer to *Section 5.3.20: I/O port characteristics* for more details on the input/output characteristics.

#### Asynchronous waveforms and timings

*Figure 61* through *Figure 64* represent asynchronous waveforms and *Table 100* through *Table 107* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- AddressSetupTime = 0x1
- AddressHoldTime = 0x1
- DataSetupTime = 0x1 (except for asynchronous NWAIT mode , DataSetupTime = 0x5)
- BusTurnAroundDuration = 0x0
- Capcitive load CL = 30 pF

In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period



#### Figure 61. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

![](_page_15_Picture_15.jpeg)

![](_page_16_Figure_2.jpeg)

Figure 62. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

| Table 102 Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings <sup>(1)</sup> |               |                      |                |                       |     |
|------------------------------------------------------------------------------------|---------------|----------------------|----------------|-----------------------|-----|
| Table 102 Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings\'              | <b>T</b>      |                      |                |                       | (1) |
|                                                                                    | Table 102. As | vnchronous non-multi | Diexed SRAM/PS | RAM/NOR write timinas | ··/ |

| Symbol                   | Parameter                             | Min                     | Max                     | Unit |
|--------------------------|---------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>       | FMC_NE low time                       | 3T <sub>HCLK</sub> – 1  | 3T <sub>HCLK</sub> + 1  |      |
| t <sub>v(NWE_NE)</sub>   | FMC_NEx low to FMC_NWE low            | T <sub>HCLK</sub> – 1   | T <sub>HCLK</sub> + 0.5 |      |
| t <sub>w(NWE)</sub>      | FMC_NWE low time                      | T <sub>HCLK</sub> – 1.5 | T <sub>HCLK</sub> + 0.5 |      |
| t <sub>h(NE_NWE)</sub>   | FMC_NWE high to FMC_NE high hold time | T <sub>HCLK</sub>       | -                       |      |
| t <sub>v(A_NE)</sub>     | FMC_NEx low to FMC_A valid            | -                       | 0                       |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FMC_NWE high  | T <sub>HCLK</sub> – 0.5 | -                       | 20   |
| t <sub>v(BL_NE)</sub>    | FMC_NEx low to FMC_BL valid           | -                       | 0.5                     | 115  |
| t <sub>h(BL_NWE)</sub>   | FMC_BL hold time after FMC_NWE high   | T <sub>HCLK</sub> – 0.5 | -                       |      |
| t <sub>v(Data_NE)</sub>  | Data to FMC_NEx low to Data valid     | -                       | T <sub>HCLK</sub> + 2   |      |
| t <sub>h(Data_NWE)</sub> | WE) Data hold time after FMC_NWE high |                         | -                       |      |
| t <sub>v(NADV_NE)</sub>  | FMC_NEx low to FMC_NADV low           | -                       | 0                       |      |
| t <sub>w(NADV)</sub>     | FMC_NADV low time                     | -                       | T <sub>HCLK</sub> + 1   |      |

1. Guaranteed by characterization results.

![](_page_16_Picture_10.jpeg)

|                             | •                                          |                          |      |      |
|-----------------------------|--------------------------------------------|--------------------------|------|------|
| Symbol                      | Parameter                                  | Min                      | Мах  | Unit |
| t <sub>w(CLK)</sub>         | FMC_CLK period                             | 2T <sub>HCLK</sub> – 0.5 | -    |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)          | -                        | 2    |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)       | T <sub>HCLK</sub> + 0.5  | -    |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                | -                        | 1    |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high               | 0                        | -    |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)       | -                        | 2 .5 |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)    | T <sub>HCLK</sub>        | -    |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low                 | -                        | 1.5  |      |
| t <sub>(CLKH-NWEH)</sub>    | FMC_CLK high to FMC_NWE high               | T <sub>HCLK</sub> + 0.5  | -    | 115  |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid          | -                        | 3    |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid        | 0                        | -    |      |
| t <sub>d(CLKL-DATA)</sub>   | FMC_A/D[15:0] valid data after FMC_CLK low | -                        | 3.5  |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low                 | -                        | 2    |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high               | T <sub>HCLK</sub> + 0.5  | -    |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high        | 2                        | -    |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high         | 3.5                      | -    |      |

Table 109. Synchronous multiplexed PSRAM write timings<sup>(1)</sup>

1. Guaranteed by characterization results.

![](_page_17_Picture_7.jpeg)

![](_page_18_Figure_2.jpeg)

Figure 71. NAND controller waveforms for common memory read access

Figure 72. NAND controller waveforms for common memory write access

![](_page_18_Figure_5.jpeg)

Table 112. Switching characteristics for NAND Flash read cycles<sup>(1)</sup>

| Symbol                  | Parameter                                  | Min                     | Max                      | Unit |
|-------------------------|--------------------------------------------|-------------------------|--------------------------|------|
| t <sub>w(N0E)</sub>     | FMC_NOE low width                          | 4T <sub>HCLK</sub> -0.5 | 4T <sub>HCLK</sub> + 0.5 |      |
| t <sub>su(D-NOE)</sub>  | FMC_D[15-0] valid data before FMC_NOE high | 11                      | -                        |      |
| t <sub>h(NOE-D)</sub>   | FMC_D[15-0] valid data after FMC_NOE high  | 0                       | -                        | ns   |
| t <sub>d(ALE-NOE)</sub> | FMC_ALE valid before FMC_NOE low           | -                       | 3T <sub>HCLK</sub> + 1   |      |
| t <sub>h(NOE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid            | 4T <sub>HCLK</sub> – 2  | -                        |      |

1. Guaranteed by characterization results.

![](_page_18_Picture_9.jpeg)

#### LQFP100 device making

Pin 1 identifier

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

![](_page_19_Figure_5.jpeg)

## Figure 85. LQFP100, 14 x 14 mm, 100-pin low-profile guad flat package

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

![](_page_19_Picture_10.jpeg)

MS41045V1

# 6.3 LQFP176 24 x 24 mm, low-profile quad flat package information

![](_page_20_Figure_3.jpeg)

Figure 89. LQFP176, 24 x 24 mm, 176-pin low-profile quad flat package outline

1. Drawing is not to scale.

![](_page_20_Picture_6.jpeg)