# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status                | Active                                                                                                   |
|-------------------------------|----------------------------------------------------------------------------------------------------------|
| Core Processor                | ARM® Cortex®-M7                                                                                          |
| Core Size                     | 32-Bit Single-Core                                                                                       |
| Speed                         | 216MHz                                                                                                   |
| Connectivity                  | CANbus, EBI/EMI, Ethernet, I²C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SAI, SPDIF, SPI, UART/USART, USB<br>OTG |
| Peripherals                   | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                                        |
| Number of I/O                 | 114                                                                                                      |
| Program Memory Size           | 1MB (1M x 8)                                                                                             |
| Program Memory Type           | FLASH                                                                                                    |
| EEPROM Size                   | -                                                                                                        |
| RAM Size                      | 512K x 8                                                                                                 |
| Voltage - Supply<br>(Vcc/Vdd) | 1.7V ~ 3.6V                                                                                              |
| Data Converters               | A/D 24x12b; D/A 2x12b                                                                                    |
| Oscillator Type               | Internal                                                                                                 |
| Operating Temperature         | -40°C ~ 85°C (TA)                                                                                        |
| Mounting Type                 | Surface Mount                                                                                            |
| Package / Case                | 144-LQFP                                                                                                 |
| Supplier Device Package       | 144-LQFP (20x20)                                                                                         |
| Purchase URL                  | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f767zgt6                                    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.10 LCD-TFT controller

The LCD-TFT display controller provides a 24-bit parallel digital RGB (Red, Green, Blue) and delivers all signals to interface directly to a broad range of LCD and TFT panels up to XGA (1024x768) resolution with the following features:

- 2 display layers with dedicated FIFO (64x32-bit)
- Color Look-Up table (CLUT) up to 256 colors (256x24-bit) per layer
- Up to 8 input color formats selectable per layer
- Flexible blending between two layers using alpha value (per pixel or constant)
- Flexible programmable parameters for each layer
- Color keying (transparency color)
- Up to 4 programmable interrupt events

## 2.11 Chrom-ART Accelerator<sup>™</sup> (DMA2D)

The Chrom-Art Accelerator <sup>™</sup> (DMA2D) is a graphic accelerator which offers advanced bit blitting, row data copy and pixel format conversion. It supports the following functions:

- Rectangle filling with a fixed color
- Rectangle copy
- Rectangle copy with pixel format conversion
- Rectangle composition with blending and pixel format conversion

Various image format codings are supported, from indirect 4bpp color mode up to 32bpp direct color. It embeds dedicated memory to store color lookup tables.

An interrupt can be generated when an operation is complete or at a programmed watermark.

All the operations are fully automatized and are running independently from the CPU or the DMAs.

## 2.12 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 110 maskable interrupt channels plus the 16 interrupt lines of the  $Cortex^{\mathbb{R}}$ -M7 with FPU core.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving, higher-priority interrupts
- Support tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimum interrupt latency.



| Timer<br>type        | Timer           | Counter<br>resolution | Counter<br>type         | Prescaler<br>factor                      | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complem<br>entary<br>output | Max<br>interface<br>clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz) <sup>(1)</sup> |
|----------------------|-----------------|-----------------------|-------------------------|------------------------------------------|------------------------------|---------------------------------|-----------------------------|------------------------------------|-----------------------------------------------|
| Advanced<br>-control | TIM1,<br>TIM8   | 16-bit                | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 4                               | Yes                         | 108                                | 216                                           |
|                      | TIM2,<br>TIM5   | 32-bit                | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                          | 54                                 | 108/216                                       |
|                      | TIM3,<br>TIM4   | 16-bit                | Up,<br>Down,<br>Up/down | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                          | 54                                 | 108/216                                       |
| General              | TIM9            | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 2                               | No                          | 108                                | 216                                           |
| purpose              | TIM10,<br>TIM11 | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 1                               | No                          | 108                                | 216                                           |
|                      | TIM12           | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 2                               | No                          | 54                                 | 108/216                                       |
|                      | TIM13,<br>TIM14 | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and 65536 | No                           | 1                               | No                          | 54                                 | 108/216                                       |
| Basic                | TIM6,<br>TIM7   | 16-bit                | Up                      | Any<br>integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                          | 54                                 | 108/216                                       |

| Table 6. | Timer | feature | comparison |
|----------|-------|---------|------------|
| 14010 0. |       | ioataro | 001110011  |

1. The maximum timer clock is either 108 or 216 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register.



### 2.33 Controller area network (bxCAN)

The three CANs are compliant with the 2.0A and B (active) specifications with a bit rate up to 1 Mbit/s. They can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). 256 bytes of SRAM are allocated for CAN1 and CAN2. 512 bytes of SRAM are dedicated for CAN3.

## 2.34 Universal serial bus on-the-go full-speed (OTG\_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 1.28 Kbytes with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 1 bidirectional control endpoint + 5 IN endpoints + 5 OUT endpoints
- 12 host channels with periodic OUT support
- Software configurable to OTG1.3 and OTG2.0 modes of operation
- USB 2.0 LPM (Link Power Management) support
- Battery Charging Specification Revision 1.2 support
- Internal FS OTG PHY support
- HNP/SNP/IP inside (no need for any external resistor)

For the OTG/Host modes, a power switch is needed in case bus-powered devices are connected

### 2.35 Universal serial bus on-the-go high-speed (OTG\_HS)

The devices embed a USB OTG high-speed (up to 480 Mbit/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation (12 Mbit/s) and features a UTMI low-pin interface (ULPI) for high-speed operation (480 Mbit/s). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.

The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 4 Kbytes with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 8 bidirectional endpoints
- 16 host channels with periodic OUT support





- Software configurable to OTG1.3 and OTG2.0 modes of operation
- USB 2.0 LPM (Link Power Management) support
- Battery Charging Specification Revision 1.2 support
- Internal FS OTG PHY support
- External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output.
- Internal USB DMA
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected

# 2.36 High-definition multimedia interface (HDMI) - consumer electronics control (CEC)

The devices embed a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard).

This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI-CEC controller to wakeup the MCU from Stop mode on data reception.

## 2.37 Digital camera interface (DCMI)

The devices embed a camera interface that can connect with camera modules and CMOS sensors through an 8-bit to 14-bit parallel interface, to receive video data. The camera interface can sustain a data transfer rate up to 54 Mbytes/s in 8-bit mode at 54 MHz. It features:

- Programmable polarity for the input pixel clock and synchronization signals
- Parallel data communication can be 8-, 10-, 12- or 14-bit
- Supports 8-bit progressive video monochrome or raw bayer format, YCbCr 4:2:2 progressive video, RGB 565 progressive video or compressed data (like JPEG)
- Supports continuous mode or snapshot (a single frame) mode
- Capability to automatically crop the image





Figure 16. STM32F76xxx LQFP208 pinout

1. The above figure shows the package top view.



|         |         |              |                | Pin N    | umbe     | ər                      |               |                |          |                          |          |               |       |                                                                                                                                           |                         |
|---------|---------|--------------|----------------|----------|----------|-------------------------|---------------|----------------|----------|--------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
|         | S<br>S  | TM32<br>TM32 | 2F765<br>2F767 | xx<br>xx |          | S1<br>S1                | ГМ32 <br>ГМ32 | F768/<br>F769: | Ax<br>xx | reset                    |          |               |       |                                                                                                                                           |                         |
| LQFP100 | LQFP144 | UFBGA176     | LQFP176        | LQFP208  | TFBGA216 | WLCSP180 <sup>(1)</sup> | LQFP176       | LQFP208        | TFBGA216 | Pin name (function after | Pin type | I/O structure | Notes | Alternate functions                                                                                                                       | Additional<br>functions |
| -       | 89      | K14          | 108            | 131      | N12      | G1                      | 112           | 131            | N12      | PG4                      | I/O      | FT            | -     | FMC_A14/FMC_BA0,<br>EVENTOUT                                                                                                              | -                       |
| -       | 90      | K13          | 109            | 132      | N11      | G2                      | 113           | 132            | N11      | PG5                      | I/O      | FT            | -     | FMC_A15/FMC_BA1,<br>EVENTOUT                                                                                                              | -                       |
| -       | 91      | J15          | 110            | 133      | J15      | G3                      | 114           | 133            | J15      | PG6                      | I/O      | FT            | -     | FMC_NE3, DCMI_D12,<br>LCD_R7, EVENTOUT                                                                                                    | -                       |
| -       | 92      | J14          | 111            | 134      | J14      | G4                      | 115           | 134            | J14      | PG7                      | I/O      | FT            | -     | SAI1_MCLK_A,<br>USART6_CK, FMC_INT,<br>DCMI_D13, LCD_CLK,<br>EVENTOUT                                                                     | -                       |
| -       | 93      | H14          | 112            | 135      | H14      | G5                      | 116           | 135            | H14      | PG8                      | I/O      | FT            | -     | SPI6_NSS, SPDIF_RX2,<br>USART6_RTS,<br>ETH_PPS_OUT,<br>FMC_SDCLK, LCD_G7,<br>EVENTOUT                                                     | -                       |
| -       | 94      | G12          | 113            | 136      | G10      | F1                      | 117           | 136            | G10      | VSS                      | s        |               | -     | -                                                                                                                                         | -                       |
| -       | 95      | H13          | 114            | 137      | G11      | F2                      | 118           | 137            | G11      | VDDUSB                   | S        |               | -     | -                                                                                                                                         | -                       |
| 63      | 96      | H15          | 115            | 138      | H15      | G6                      | 119           | 138            | H15      | PC6                      | I/O      | FT            | -     | TIM3_CH1, TIM8_CH1,<br>I2S2_MCK,<br>DFSDM1_CKIN3,<br>USART6_TX,<br>FMC_NWAIT,<br>SDMMC2_D6,<br>SDMMC1_D6, DCMI_D0,<br>LCD_HSYNC, EVENTOUT | -                       |
| 64      | 97      | G15          | 116            | 139      | G15      | F3                      | 120           | 139            | G15      | PC7                      | I/O      | FT            | -     | TIM3_CH2, TIM8_CH2,<br>I2S3_MCK,<br>DFSDM1_DATIN3,<br>USART6_RX, FMC_NE1,<br>SDMMC2_D7,<br>SDMMC1_D7, DCMI_D1,<br>LCD_G6, EVENTOUT        | -                       |

# Table 10. STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx pin and ball definitions (continued)



| Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM  |
|----------|--------------------|------------------|--------|--------|
| PB7      | NADV               | NADV             | -      | -      |
| PF6      | -                  | -                | -      | -      |
| PF7      | -                  | -                | -      | -      |
| PF8      | -                  | -                | -      | -      |
| PF9      | -                  | -                | -      | -      |
| PF10     | -                  | -                | -      | -      |
| PG6      | -                  | -                | -      | -      |
| PG7      | -                  | -                | INT    | -      |
| PE0      | NBL0               | NBL0             | -      | NBL0   |
| PE1      | NBL1               | NBL1             | -      | NBL1   |
| PI4      | NBL2               | -                | -      | NBL2   |
| PI5      | NBL3               | -                | -      | NBL3   |
| PG8      | -                  | -                | -      | SDCLK  |
| PC0      | -                  | -                | -      | SDNWE  |
| PF11     | -                  | -                | -      | SDNRAS |
| PG15     | -                  | -                | -      | SDNCAS |
| PH2      | -                  | -                | -      | SDCKE0 |
| PH3      | -                  | -                | -      | SDNE0  |
| PH6      | -                  | -                | -      | SDNE1  |
| PH7      | -                  | -                | -      | SDCKE1 |
| PH5      | -                  | -                | -      | SDNWE  |
| PC2      | -                  | -                | -      | SDNE0  |
| PC3      | -                  | -                | -      | SDCKE0 |
| PC6      | NWAIT              | NWAIT            | NWAIT  | -      |
| PB5      | -                  | -                | -      | SDCKE1 |
| PB6      | -                  | -                | -      | SDNE1  |

Table 11. FMC pin definition (continued)



## 4 Memory mapping

The memory map is shown in *Figure 21*.







| Bus | Boundary address          | Peripheral               |
|-----|---------------------------|--------------------------|
|     | 0x4008 0000- 0x4FFF FFFF  | Reserved                 |
|     | 0x4004 0000 - 0x4007 FFFF | USB OTG HS               |
|     | 0x4002 BC00- 0x4003 FFFF  | Reserved                 |
|     | 0x4002 B000 - 0x4002 BBFF | Chrom-ART (DMA2D)        |
|     | 0x4002 9400 - 0x4002 AFFF | Reserved                 |
|     | 0x4002 9000 - 0x4002 93FF |                          |
|     | 0x4002 8C00 - 0x4002 8FFF |                          |
|     | 0x4002 8800 - 0x4002 8BFF | ETHERNET MAC             |
|     | 0x4002 8400 - 0x4002 87FF |                          |
|     | 0x4002 8000 - 0x4002 83FF |                          |
|     | 0x4002 6800 - 0x4002 7FFF | Reserved                 |
|     | 0x4002 6400 - 0x4002 67FF | DMA2                     |
|     | 0x4002 6000 - 0x4002 63FF | DMA1                     |
|     | 0x4002 5000 - 0X4002 5FFF | Reserved                 |
|     | 0x4002 4000 - 0x4002 4FFF | BKPSRAM                  |
|     | 0x4002 3C00 - 0x4002 3FFF | Flash interface register |
|     | 0x4002 3800 - 0x4002 3BFF | RCC                      |
|     | 0X4002 3400 - 0X4002 37FF | Reserved                 |
|     | 0x4002 3000 - 0x4002 33FF | CRC                      |
|     | 0x4002 2C00 - 0x4002 2FFF | Reserved                 |
|     | 0x4002 2800 - 0x4002 2BFF | GPIOK                    |
|     | 0x4002 2400 - 0x4002 27FF | GPIOJ                    |
|     | 0x4002 2000 - 0x4002 23FF | GPIOI                    |
|     | 0x4002 1C00 - 0x4002 1FFF | GPIOH                    |
|     | 0x4002 1800 - 0x4002 1BFF | GPIOG                    |
|     | 0x4002 1400 - 0x4002 17FF | GPIOF                    |
|     | 0x4002 1000 - 0x4002 13FF | GPIOE                    |
|     | 0X4002 0C00 - 0x4002 0FFF | GPIOD                    |
|     | 0x4002 0800 - 0x4002 0BFF | GPIOC                    |
|     | 0x4002 0400 - 0x4002 07FF | GPIOB                    |
|     | 0x4002 0000 - 0x4002 03FF | GPIOA                    |

# Table 13. STM32F765xx, STM32F767xx, STM32F768Ax and STM32F769xx register boundary addresses<sup>(1)</sup> (continued)

DocID029041 Rev 4



| Symbol                                                                                                                                          | Parameter                                                                           | Conditions                                                                                | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
|                                                                                                                                                 |                                                                                     | PLS[2:0]=000 (rising edge)                                                                | 2.09 | 2.14 | 2.19 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=000 (falling edge)                                                               | 1.98 | 2.04 | 2.08 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=001 (rising edge)                                                                | 2.23 | 2.30 | 2.37 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=001 (falling edge)                                                               | 2.13 | 2.19 | 2.25 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=010 (rising edge)                                                                | 2.39 | 2.45 | 2.51 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=010 (falling edge)                                                               | 2.29 | 2.35 | 2.39 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=011 (rising edge)                                                                | 2.54 | 2.60 | 2.65 | V    |
| V                                                                                                                                               | Programmable voltage                                                                | PLS[2:0]=011 (falling edge)                                                               | 2.44 | 2.51 | 2.56 | V    |
| ✓ PVD                                                                                                                                           | detector level selection                                                            | PLS[2:0]=100 (rising edge)                                                                | 2.70 | 2.76 | 2.82 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=100 (falling edge)                                                               | 2.59 | 2.66 | 2.71 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=101 (rising edge)                                                                | 2.86 | 2.93 | 2.99 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=101 (falling edge)                                                               | 2.65 | 2.84 | 2.92 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=110 (rising edge)                                                                | 2.96 | 3.03 | 3.10 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=110 (falling edge)                                                               | 2.85 | 2.93 | 2.99 | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup>                                                                                                             |                                                                                     | PLS[2:0]=111 (rising edge)                                                                | 3.07 | 3.14 | 3.21 | V    |
|                                                                                                                                                 |                                                                                     | PLS[2:0]=111 (falling edge)                                                               | 2.95 | 3.03 | 3.09 | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup>                                                                                                             | PVD hysteresis                                                                      | -                                                                                         | -    | 100  | -    | mV   |
| M                                                                                                                                               | Power-on/power-down                                                                 | Falling edge                                                                              | 1.60 | 1.68 | 1.76 | V    |
| ♥POR/PDR                                                                                                                                        | reset threshold                                                                     | Rising edge                                                                               | 1.64 | 1.72 | 1.80 | V    |
| V <sub>PDRhyst</sub> <sup>(1)</sup>                                                                                                             | PDR hysteresis                                                                      | -                                                                                         | -    | 40   | -    | mV   |
| M                                                                                                                                               | Brownout level 1                                                                    | Falling edge                                                                              | 2.13 | 2.19 | 2.24 | V    |
| V <sub>POR/PDR</sub> r<br>r<br>V <sub>PDRhyst</sub> <sup>(1)</sup> F<br>V <sub>BOR1</sub> t                                                     | threshold                                                                           | Rising edge                                                                               | 2.23 | 2.29 | 2.33 | V    |
| VPVDhyst <sup>(1)</sup> P <sup>1</sup><br>VPOR/PDR Pr<br>VPDRhyst <sup>(1)</sup> P1<br>VBOR1 P1<br>VBOR2 P1<br>VBOR2 P1<br>VBOR3 P1<br>VBOR3 P1 | Brownout level 2                                                                    | Falling edge                                                                              | 2.44 | 2.50 | 2.56 | V    |
|                                                                                                                                                 | threshold                                                                           | Rising edge                                                                               | 2.53 | 2.59 | 2.63 | V    |
| M                                                                                                                                               | Brownout level 3                                                                    | Falling edge                                                                              | 2.75 | 2.83 | 2.88 | V    |
| VBOR3                                                                                                                                           | threshold                                                                           | Rising edge                                                                               | 2.85 | 2.92 | 2.97 | V    |
| V <sub>BORhyst</sub> <sup>(1)</sup>                                                                                                             | BOR hysteresis                                                                      | -                                                                                         | -    | 100  | -    | mV   |
| T <sub>RSTTEMPO</sub>                                                                                                                           | POR reset temporization                                                             | -                                                                                         | 0.5  | 1.5  | 3.0  | ms   |
| I <sub>RUSH</sub> <sup>(1)</sup>                                                                                                                | InRush current on<br>voltage regulator power-<br>on (POR or wakeup<br>from Standby) | -                                                                                         | -    | 160  | 250  | mA   |
| E <sub>RUSH</sub> <sup>(1)</sup>                                                                                                                | InRush energy on<br>voltage regulator power-<br>on (POR or wakeup<br>from Standby)  | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 µs | -    | -    | 5.4  | μC   |



#### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load).
- All peripherals are disabled except if it is explicitly mentioned.
- The Flash memory access time is adjusted both to f<sub>HCLK</sub> frequency and V<sub>DD</sub> range (see *Table 18: Limitations depending on the operating power supply range*).
- When the regulator is ON, the voltage scaling and over-drive mode are adjusted to f<sub>HCLK</sub> frequency as follows:
  - Scale 3 for  $f_{HCLK} \le 144$  MHz
  - Scale 2 for 144 MHz <  $f_{HCLK} \le$  168 MHz
  - Scale 1 for 168 MHz <  $f_{HCLK} \le 216$  MHz. The over-drive is only ON at 216 MHz.
- When the regulator is OFF, the V12 is provided externally as described in *Table 17: General operating conditions*:
- The system clock is HCLK,  $f_{PCLK1} = f_{HCLK}/4$ , and  $f_{PCLK2} = f_{HCLK}/2$ .
- External clock frequency is 25 MHz and PLL is ON when f<sub>HCLK</sub> is higher than 25 MHz.
- The typical current consumption values are obtained for 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V voltage range and for T<sub>A</sub>= 25 °C unless otherwise specified.
- The maximum values are obtained for  $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$  voltage range and a maximum ambient temperature (T<sub>A</sub>) unless otherwise specified.
- For the voltage range  $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ , the maximum frequency is 180 MHz.

## Table 24. Typical and maximum current consumption in Run mode, code with data processing<br/>running from ITCM RAM, regulator ON

| Sympol | Doromotor | Conditions                                                                                                                             | £ (MU-) | Turn                   |                        | Max <sup>(1)</sup>      |                    | l lmit |
|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------|------------------------|-------------------------|--------------------|--------|
| Symbol | Farameter |                                                                                                                                        |         | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit               |        |
|        |           |                                                                                                                                        | 216     | 193                    | 221 <sup>(4)</sup>     | 258 <sup>(4)</sup>      | -                  |        |
|        |           |                                                                                                                                        | 200     | 179                    | 207                    | 244                     | 279                |        |
|        |           |                                                                                                                                        | 180     | 159                    | 176 <sup>(4)</sup>     | 210 <sup>(4)</sup>      | 238 <sup>(4)</sup> |        |
|        |           | All peripherals<br>enabled <sup>(2)(3)</sup> 168         142           144         122           60         49           25         23 | 156     | 187                    | 211                    |                         |                    |        |
|        | Supply    |                                                                                                                                        | 144     | 122                    | 135                    | 167                     | 190                | ٣٨     |
|        |           |                                                                                                                                        | 60      | 49                     | 55                     | 81                      | 103                |        |
| 1      |           |                                                                                                                                        | 25      | 23                     | 28                     | 54                      | 76                 |        |
| DD     | RUN mode  | All peripherals disabled <sup>(3)</sup>                                                                                                | 216     | 95                     | 107 <sup>(4)</sup>     | 153 <sup>(4)</sup>      | -                  | ША     |
|        |           |                                                                                                                                        | 200     | 88                     | 100                    | 146                     | 180                |        |
|        |           |                                                                                                                                        | 180     | 78                     | 88 <sup>(4)</sup>      | 122 <sup>(4)</sup>      | 147 <sup>(4)</sup> |        |
|        |           |                                                                                                                                        | 168     | 70                     | 78                     | 109                     | 133                |        |
|        |           |                                                                                                                                        | 144     | 60                     | 68                     | 99                      | 123                |        |
|        |           |                                                                                                                                        | 60      | 24                     | 29                     | 55                      | 76                 |        |
|        |           |                                                                                                                                        | 25      | 12                     | 16                     | 42                      | 63                 |        |

1. Guaranteed by characterization results, unless otherwise specified.



|        |                          |                                                                                      | -                                      | •                              |                                |      |   |  |  |  |  |    |       |     |  |
|--------|--------------------------|--------------------------------------------------------------------------------------|----------------------------------------|--------------------------------|--------------------------------|------|---|--|--|--|--|----|-------|-----|--|
| Symbol | Parameter                | Conditions                                                                           | I/O toggling<br>frequency (fsw)<br>MHz | Typ<br>V <sub>DD</sub> = 3.3 V | Тур<br>V <sub>DD</sub> = 1.8 V | Unit |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 2                                      | 0.3                            | 0.1                            |      |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 8                                      | 1.0                            | 0.5                            | ]    |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 25                                     | 3.5                            | 1.6                            | ]    |   |  |  |  |  |    |       |     |  |
|        | I/O switching<br>Current | C <sub>EXT</sub> = 22 pF<br>C = C <sub>INT</sub> + C <sub>S</sub> + C <sub>EXT</sub> | 50                                     | 5.9                            | 4.2                            |      |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 60                                     | 10.0                           | 4.4                            |      |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      |                                        |                                |                                |      |   |  |  |  |  | 84 | 19.12 | 5.8 |  |
| IDDIO  |                          |                                                                                      | 90                                     | 19.6                           | -                              | -    |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 2                                      | 0.3                            | 0.2                            |      |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 8                                      | 1.3                            | 0.7                            |      |   |  |  |  |  |    |       |     |  |
|        |                          | $C_{EXT} = 33 \text{ pF}$<br>$C = C_{INT} + C_S + C_{EXT}$                           | 25                                     | 3.5                            | 2.3                            |      |   |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | $C = C_{INT} + C_S + C_{EXT}$          | 50                             | 10.26                          | 5.19 | 1 |  |  |  |  |    |       |     |  |
|        |                          |                                                                                      | 60                                     | 16.53                          | -                              | 1    |   |  |  |  |  |    |       |     |  |

### Table 38. Switching output I/O current consumption<sup>(1)</sup> (continued)

1. CINT +  $C_{S_1}$  PCB board capacitance including the pad pin is estimated to 15 pF.

### On-chip peripheral current consumption

The MCU is placed under the following conditions:

- At startup, all I/O pins are in analog input configuration.
- All peripherals are disabled unless otherwise mentioned.
- I/O compensation cell enabled.
- The ART/L1-cache is ON.
- Scale 1 mode selected, internal digital voltage V12 = 1.32 V.
- HCLK is the system clock. f<sub>PCLK1</sub> = f<sub>HCLK</sub>/4, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>/2. The given value is calculated by measuring the difference of current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
  - f<sub>HCLK</sub> = 216 MHz (Scale 1 + over-drive ON), f<sub>HCLK</sub> = 168 MHz (Scale 2), f<sub>HCLK</sub> = 144 MHz (Scale 3)
- Ambient operating temperature is 25 °C and V<sub>DD</sub>=3.3 V.



| Symbol                                               | Parameter                                                                                                                                         | Conditions | Min                           | Тур | Мах            | Unit |
|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------|-----|----------------|------|
| T <sub>CLK-POST</sub>                                | Time that the transmitter<br>continues to send HS clock<br>after the last associated Data<br>Lane has transitioned to LP<br>Mode.                 | -          | 62+52*UI                      | -   | -              |      |
| T <sub>CLK-TRAIL</sub>                               | Time that the transmitter drives<br>the HS-0 state after the last<br>payload clock bit of an HS<br>transmission burst.                            | -          | 60                            | -   | -              |      |
| T <sub>HS-PREPARE</sub>                              | Time that the transmitter drives<br>the Data Lane LP-00 Line state<br>immediately before the HS-0<br>Line state starting the HS<br>transmission.  | -          | 40+4*UI                       | -   | 85+6*UI        |      |
| T <sub>HS-PREPARE</sub><br>+<br>T <sub>HS-ZERO</sub> | T <sub>HS-PREPARE+</sub> Time that the transmitter drives the HS-0 state prior to transmitting the Sync sequence.                                 | -          | 145+10*UI                     | -   | -              | ns   |
| T <sub>HS-TRAIL</sub>                                | Time that the transmitter drives<br>the flipped differential state<br>after last payload data bit of a<br>HS transmission burst.                  | -          | Max<br>(n*8*UI,<br>60+n*4*UI) | -   | -              |      |
| T <sub>HS-EXIT</sub>                                 | Time that the transmitter drives LP-11 following a HS burst.                                                                                      | -          | 100                           | -   | -              |      |
| T <sub>REOT</sub>                                    | 30%-85% rise time and fall time                                                                                                                   | -          | -                             | -   | 35             |      |
| T <sub>EOT</sub>                                     | Transmitted time interval from<br>the start of $T_{HS-TRAIL}$ or<br>$T_{CLK-TRAIL}$ , to the start of the<br>LP-11 state following a HS<br>burst. | -          | -                             | -   | 105+<br>n*12UI |      |

# Table 52. MIPI D-PHY AC characteristics LP mode and HS/LP transitions<sup>(1)</sup> (continued)

1. Guaranteed based on test during characterization.



#### 5.3.21 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 65: I/O static characteristics*).

Unless otherwise specified, the parameters given in *Table 68* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 17*.

| Symbol                               | Parameter                                       | Conditions              | Min | Тур | Мах | Unit |
|--------------------------------------|-------------------------------------------------|-------------------------|-----|-----|-----|------|
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{SS}$       | 30  | 40  | 50  | kΩ   |
| V <sub>F(NRST)</sub> <sup>(2)</sup>  | NRST Input filtered pulse                       | -                       | -   | -   | 100 | ns   |
| V <sub>NF(NRST)</sub> <sup>(2)</sup> | NRST Input not filtered pulse                   | V <sub>DD</sub> > 2.7 V | 300 | -   | -   | ns   |
| T <sub>NRST_OUT</sub>                | Generated reset pulse duration                  | Internal Reset source   | 20  | -   | -   | μs   |

| Table 68. NRST pin characterist |
|---------------------------------|
|---------------------------------|

1. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).

#### 2. Guaranteed by design.





1. The reset network protects the device against parasitic resets.

2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 68.* Otherwise the reset is not taken into account by the device.



The SDA and SCL I/O requirements are met with the following restrictions:

- The SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.
- The 20mA output drive requirement in Fast-mode Plus is not supported. This limits the maximum load Cload supported in Fm+, which is given by these formulas:

Tr(SDA/SCL)=0.8473xRpxCload

 $R_p(min)= (VDD-V_{OL}(max))/I_{OL}(max)$ 

Where Rp is the I2C lines pull-up. Refer to Section 5.3.20: I/O port characteristics for the I2C I/Os characteristics.

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to *Table 84* for the analog filter characteristics:

| Symbol          | Parameter                                                              | Min               | Мах               | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|-------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 70 <sup>(3)</sup> | ns   |

#### Table 84. I2C analog filter characteristics<sup>(1)</sup>

1. Guaranteed by characterization results.

2. Spikes with widths below  $t_{AF(min)}$  are filtered.

3. Spikes with widths above  $t_{AF(max)}$  are not filtered.



### I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 86* for the I<sup>2</sup>S interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 17*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 5.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

| Symbol                 | Parameter                      | Conditions                             | Min    | Мах                   | Unit |  |
|------------------------|--------------------------------|----------------------------------------|--------|-----------------------|------|--|
| f <sub>MCK</sub>       | I2S Main clock output          | -                                      | 256x8K | 256xFs <sup>(2)</sup> | MHz  |  |
|                        | 128 clock frequency            | Master data                            | -      | 64xFs                 | MHz  |  |
| I ICK                  | 125 Clock frequency            | Slave data                             | -      | 64xFs                 |      |  |
| D <sub>CK</sub>        | I2S clock frequency duty cycle | Slave receiver                         | 30     | 70                    | %    |  |
| t <sub>v(WS)</sub>     | WS valid time                  | Master mode                            | -      | 3                     |      |  |
| t <sub>h(WS)</sub>     | WS hold time                   | Master mode                            | 0      | -                     |      |  |
| t <sub>su(WS)</sub>    | WS setup time                  | Slave mode                             | 5      | -                     |      |  |
| t <sub>h(WS)</sub>     | WS hold time                   | Slave mode                             | 2      | -                     |      |  |
| t <sub>su(SD_MR)</sub> | Data input sotup timo          | Master receiver                        | 2.5    | -                     |      |  |
| t <sub>su(SD_SR)</sub> |                                | Slave receiver                         | 2.5    | -                     |      |  |
| t <sub>h(SD_MR)</sub>  | Data input hold time           | Master receiver                        | 3.5    | -                     | 115  |  |
| t <sub>h(SD_SR)</sub>  | Data input noid time           | Slave receiver                         | 2      | -                     |      |  |
| t <sub>v(SD_ST)</sub>  | Data output valid time         | Slave transmitter (after enable edge)  | -      | 12                    |      |  |
| t <sub>v(SD_MT)</sub>  |                                | Master transmitter (after enable edge) | -      | 3                     |      |  |
| t <sub>h(SD_ST)</sub>  | Data output hold time          | Slave transmitter (after enable edge)  | 5      | -                     |      |  |
| t <sub>h(SD_MT)</sub>  |                                | Master transmitter (after enable edge) | 0      | -                     |      |  |

| Table 86. I <sup>2</sup> | <sup>2</sup> S d | ynamic | characteristics <sup>(1)</sup> |
|--------------------------|------------------|--------|--------------------------------|
|--------------------------|------------------|--------|--------------------------------|

1. Guaranteed by characterization results.

2. The maximum value of 256xFs is 49.152 MHz (APB1 maximum frequency).

Note: Refer to RM0410 reference manual I2S section for more details about the sampling frequency ( $F_S$ ).  $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision.  $D_{CK}$  depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD).  $F_S$  maximum value is supported for each mode/condition.



#### **JATG/SWD** characteristics

Unless otherwise specified, the parameters given in *Table 87* for JTAG/SWD are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and VDD supply voltage conditions summarized in *Table 17*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C=30 pF
- Measurement points are performed at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 5.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (SCK,SD,WS).

| Symbol                | Parameter             | Conditions                                                                   | Min       | Тур   | Max    | Unit |
|-----------------------|-----------------------|------------------------------------------------------------------------------|-----------|-------|--------|------|
| F <sub>pp</sub>       |                       | 2.7V <vdd< 3.6v<="" td=""><td>-</td><td>-</td><td>40</td><td></td></vdd<>    | -         | -     | 40     |      |
| 1/t <sub>c(TCK)</sub> | TCK clock frequency   | 1.71 <vdd< 3.6v<="" td=""><td>-</td><td>-</td><td>35</td><td>MHz</td></vdd<> | -         | -     | 35     | MHz  |
| t <sub>w(TCKH)</sub>  | SCK high and low time | _                                                                            | Тронк – 1 | Тронк |        |      |
| t <sub>w(TCKL)</sub>  |                       |                                                                              |           | PCLK  | POLK . |      |
| t <sub>su(TMS)</sub>  | TMS input setup time  | -                                                                            | 3         | -     | -      |      |
| t <sub>h(TMS)</sub>   | TMS input hold time   | -                                                                            | 0         | -     | -      |      |
| t <sub>su(TDI)</sub>  | TDI input setup time  | -                                                                            | 0.5       | -     | -      | ns   |
| t <sub>h(TDI)</sub>   | TDI input hold time   | -                                                                            | 2         | -     | -      |      |
| t <sub>ov (TDO)</sub> | TDO output valid time | 2.7V <vdd< 3.6v<="" td=""><td>-</td><td>9</td><td>11</td><td></td></vdd<>    | -         | 9     | 11     |      |
|                       |                       | 1.71 <vdd< 3.6v<="" td=""><td>-</td><td>9</td><td>13</td><td></td></vdd<>    | -         | 9     | 13     |      |
| t <sub>oh(TDO)</sub>  | TDO output hold time  | -                                                                            | 7.5       | -     | -      |      |

Table 87. Dynamics characteristics: JTAG characteristics





#### Figure 54. SAI slave timing waveforms

### USB OTG full speed (FS) characteristics

This interface is present in both the USB OTG HS and USB OTG FS controllers.

#### Table 90. USB OTG full speed startup time

| Symbol                              | Parameter                                   | Мах | Unit |
|-------------------------------------|---------------------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB OTG full speed transceiver startup time | 1   | μs   |

1. Guaranteed by design.

| Symbol                                                   |                                | Parameter                                              | Conditions                                                       | Min.<br>(1)        | Тур. | Max.<br>(1) | Unit |
|----------------------------------------------------------|--------------------------------|--------------------------------------------------------|------------------------------------------------------------------|--------------------|------|-------------|------|
|                                                          | V <sub>DDUSB</sub>             | USB OTG full speed<br>transceiver operating<br>voltage | -                                                                | 3.0 <sup>(2)</sup> | -    | 3.6         | V    |
| Input Input $V_{DI}^{(3)}$ $V_{CM}^{(3)}$ $V_{CM}^{(3)}$ | V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity                         | I(USB_FS_DP/DM,<br>USB_HS_DP/DM)                                 | 0.2                | -    | -           |      |
|                                                          | V <sub>CM</sub> <sup>(3)</sup> | Differential common mode range                         | Includes V <sub>DI</sub> range                                   | 0.8                | -    | 2.5         | V    |
|                                                          | $V_{SE}^{(3)}$                 | Single ended receiver threshold                        | -                                                                | 1.3                | -    | 2.0         |      |
| Output<br>levels                                         | V <sub>OL</sub>                | Static output level low                                | ${\sf R}_{\sf L}$ of 1.5 k $\Omega$ to 3.6 ${\sf V}^{(4)}$       | -                  | -    | 0.3         | V    |
|                                                          | V <sub>OH</sub>                | Static output level high                               | ${\sf R}_{\sf L}$ of 15 k $\Omega$ to ${\sf V}_{\sf SS}{}^{(4)}$ | 2.8                | -    | 3.6         |      |

#### Table 91. USB OTG full speed DC electrical characteristics



1. Guaranteed by characterization results.

| Table 99  | Slave | timina | narameters |
|-----------|-------|--------|------------|
| 10010 33. | 01010 | unning | parameters |

| Symbol                | Parameter                                      | Min | Тур | Max | Unit |
|-----------------------|------------------------------------------------|-----|-----|-----|------|
| F <sub>sDC</sub>      | Management Data clock                          | -   | -   | 40  | MHz  |
| t <sub>d(MDIO)</sub>  | Management Data input/output output valid time | 7   | 8   | 20  |      |
| t <sub>su(MDIO)</sub> | Management Data input/output setup time        | 4   | -   | -   | ns   |
| t <sub>h(MDIO)</sub>  | Management Data input/output hold time         | 1   | -   | -   |      |

The MDIO controller is mapped on APB2 domain. The frequency of the APB bus should at least 1.5 times the MDC frequency: F<sub>PCLK2</sub> ≥ 1.5 \* F<sub>MDC</sub>





#### CAN (controller area network) interface

Refer to Section 5.3.20: I/O port characteristics for more details on the input/output alternate function characteristics (CANx\_TX and CANx\_RX).

#### 5.3.30 **FMC** characteristics

Unless otherwise specified, the parameters given in Table 100 to Table 113 for the FMC interface are derived from tests performed under the ambient temperature, f<sub>HCLK</sub> frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 17*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>



MSv40460V1

#### LQFP176 device marking of engineering samples

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



Figure 91. LQFP176, 24 x 24 mm, 176-pin low-profile quad flat package top view example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

