

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                        |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 20 MIPS                                                                      |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, Motor Control PWM, QEI, POR, PWM, WDT                |
| Number of I/O              | 30                                                                           |
| Program Memory Size        | 48KB (16K x 24)                                                              |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 1K x 8                                                                       |
| RAM Size                   | 2K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                  |
| Data Converters            | A/D 9x10b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Through Hole                                                                 |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                     |
| Supplier Device Package    | 40-PDIP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f4011-20i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U S A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

#### ISBN: 978-1-60932-713-2

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL00® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# Special Digital Signal Controller Features:

- Enhanced Flash program memory:
  - 10,000 erase/write cycle (min.) for industrial temperature range, 100K (typical)
- Data EEPROM memory:
- 100,000 erase/write cycle (min.) for industrial temperature range, 1M (typical)
- Self-reprogrammable under software control
- Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Flexible Watchdog Timer (WDT) with on-chip, low-power RC oscillator for reliable operation
- Fail-Safe Clock Monitor operation detects clock failure and switches to on-chip, low-power RC oscillator
- Programmable code protection
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- Selectable Power Management modes:
  - Sleep, Idle and Alternate Clock modes

### **CMOS Technology:**

- · Low-power, high-speed Flash technology
- Wide operating voltage range (2.5V to 5.5V)
- Industrial and Extended temperature ranges
- Low-power consumption

#### dsPIC30F Motor Control and Power Conversion Family

| Device       | Pins  | Program<br>Mem. Bytes/<br>Instructions | SRAM<br>Bytes | EEPROM<br>Bytes | Timer<br>16-bit | Input<br>Cap | Output<br>Comp/Std<br>PWM | Motor<br>Control<br>PWM | 10-bit A/D<br>1 Msps | Quad<br>Enc | UART | SPI | I²C <sup>™</sup> | CAN |
|--------------|-------|----------------------------------------|---------------|-----------------|-----------------|--------------|---------------------------|-------------------------|----------------------|-------------|------|-----|------------------|-----|
| dsPIC30F4012 | 28    | 48K/16K                                | 2048          | 1024            | 5               | 4            | 2                         | 6 ch                    | 6 ch                 | Yes         | 1    | 1   | 1                | 1   |
| dsPIC30F4011 | 40/44 | 48K/16K                                | 2048          | 1024            | 5               | 4            | 4                         | 6 ch                    | 9 ch                 | Yes         | 2    | 1   | 1                | 1   |

#### 2.3 Divide Support

The dsPIC DSCs feature a 16/16-bit signed fractional divide operation, as well as 32/16-bit and 16/16-bit signed and unsigned integer divide operations, in the form of single instruction iterative divides. The following instructions and data sizes are supported:

- 1. DIVF 16/16 signed fractional divide
- 2. DIV.sd 32/16 signed divide
- 3. DIV.ud 32/16 unsigned divide
- 4. DIV.s 16/16 signed divide
- 5. DIV.u 16/16 unsigned divide

The divide instructions must be executed within a REPEAT loop. Any other form of execution (e.g. a series of discrete divide instructions) will not function correctly because the instruction flow depends on RCOUNT. The divide instruction does not automatically set up the RCOUNT value and it must, therefore, be explicitly and correctly specified in the REPEAT instruction, as shown in Table 2-1 (REPEAT executes the target instruction {operand value + 1} times). The REPEAT loop count must be set up for 18 iterations of the DIV/DIVF instruction. Thus, a complete divide operation requires 19 cycles.

**Note:** The divide flow is interruptible. However, the user needs to save the context as appropriate.

| Instruction | Function                                                               |
|-------------|------------------------------------------------------------------------|
| DIVF        | Signed fractional divide: Wm/Wn $\rightarrow$ W0; Rem $\rightarrow$ W1 |
| DIV.sd      | Signed divide: (Wm + 1:Wm)/Wn $\rightarrow$ W0; Rem $\rightarrow$ W1   |
| DIV.s       | Signed divide: Wm/Wn $\rightarrow$ W0; Rem $\rightarrow$ W1            |
| DIV.ud      | Unsigned divide: (Wm + 1:Wm)/Wn $\rightarrow$ W0; Rem $\rightarrow$ W1 |
| DIV.u       | Unsigned divide: Wm/Wn $\rightarrow$ W0; Rem $\rightarrow$ W1          |

#### TABLE 2-1: DIVIDE INSTRUCTIONS

#### 2.4 DSP Engine

The DSP engine consists of a high-speed, 17-bit x 17-bit multiplier, a barrel shifter and a 40-bit adder/ subtracter (with two target accumulators, round and saturation logic).

The dsPIC30F devices have a single instruction flow which can execute either DSP or MCU instructions. Many of the hardware resources are shared between the DSP and MCU instructions. For example, the instruction set has both DSP and MCU multiply instructions which use the same hardware multiplier.

The DSP engine also has the capability to perform inherent accumulator-to-accumulator operations which require no additional data. These instructions are ADD, SUB and NEG.

The DS0 engine has various options selected through various bits in the CPU Core Configuration register (CORCON), as listed below:

- 1. Fractional or integer DSP multiply (IF).
- 2. Signed or unsigned DSP multiply (US).
- 3. Conventional or convergent rounding (RND).
- 4. Automatic saturation on/off for ACCA (SATA).
- 5. Automatic saturation on/off for ACCB (SATB).
- 6. Automatic saturation on/off for writes to data memory (SATDW).
- 7. Accumulator Saturation mode selection (ACCSAT).

Note: For CORCON layout, see Table 3-3.

A block diagram of the DSP engine is shown in Figure 2-2.

TABLE 2-2: DSP INSTRUCTION SUMMARY

| Instruction | Algebraic Operation |
|-------------|---------------------|
| CLR         | A = 0               |
| ED          | $A = (x - y)^2$     |
| EDAC        | $A = A + (x - y)^2$ |
| MAC         | A = A + (x * y)     |
| MOVSAC      | No change in A      |
| MPY         | A = x * y           |
| MPY.N       | A = -x * y          |
| MSC         | A = A - x * y       |

| IADEE | 7-2. |      | VENOL    |         |    |    |         |          |         |
|-------|------|------|----------|---------|----|----|---------|----------|---------|
|       |      | Norm | al Addre | SS      |    |    | Bit-Rev | ersed Ac | ldress  |
| A3    | A2   | A1   | A0       | Decimal | A3 | A2 | A1      | A0       | Decimal |
| 0     | 0    | 0    | 0        | 0       | 0  | 0  | 0       | 0        | 0       |
| 0     | 0    | 0    | 1        | 1       | 1  | 0  | 0       | 0        | 8       |
| 0     | 0    | 1    | 0        | 2       | 0  | 1  | 0       | 0        | 4       |
| 0     | 0    | 1    | 1        | 3       | 1  | 1  | 0       | 0        | 12      |
| 0     | 1    | 0    | 0        | 4       | 0  | 0  | 1       | 0        | 2       |
| 0     | 1    | 0    | 1        | 5       | 1  | 0  | 1       | 0        | 10      |
| 0     | 1    | 1    | 0        | 6       | 0  | 1  | 1       | 0        | 6       |
| 0     | 1    | 1    | 1        | 7       | 1  | 1  | 1       | 0        | 14      |
| 1     | 0    | 0    | 0        | 8       | 0  | 0  | 0       | 1        | 1       |
| 1     | 0    | 0    | 1        | 9       | 1  | 0  | 0       | 1        | 9       |
| 1     | 0    | 1    | 0        | 10      | 0  | 1  | 0       | 1        | 5       |
| 1     | 0    | 1    | 1        | 11      | 1  | 1  | 0       | 1        | 13      |
| 1     | 1    | 0    | 0        | 12      | 0  | 0  | 1       | 1        | 3       |
| 1     | 1    | 0    | 1        | 13      | 1  | 0  | 1       | 1        | 11      |
| 1     | 1    | 1    | 0        | 14      | 0  | 1  | 1       | 1        | 7       |
| 1     | 1    | 1    | 1        | 15      | 1  | 1  | 1       | 1        | 15      |

#### TABLE 4-2: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

#### TABLE 4-3: BIT-REVERSED ADDRESS MODIFIER VALUES FOR XBREV REGISTER

| Buffer Size (Words) | XB<14:0> Bit-Reversed Address Modifier Value <sup>(1)</sup> |
|---------------------|-------------------------------------------------------------|
| 32768               | 0x4000                                                      |
| 16384               | 0x2000                                                      |
| 8192                | 0x1000                                                      |
| 4096                | 0x0800                                                      |
| 2048                | 0x0400                                                      |
| 1024                | 0x0200                                                      |
| 512                 | 0x0100                                                      |
| 256                 | 0x0080                                                      |
| 128                 | 0x0040                                                      |
| 64                  | 0x0020                                                      |
| 32                  | 0x0010                                                      |
| 16                  | 0x0008                                                      |
| 8                   | 0x0004                                                      |
| 4                   | 0x0002                                                      |
| 2                   | 0x0001                                                      |

**Note 1:** Modifier values for buffer sizes greater than 1024 words will exceed the available data memory on the dsPIC30F4011/4012 devices.

#### 6.6.3 LOADING WRITE LATCHES

Example 6-2 shows a sequence of instructions that can be used to load the 96 bytes of write latches. 32 TBLWTL and 32 TBLWTH instructions are needed to load the write latches selected by the Table Pointer.

#### EXAMPLE 6-2: LOADING WRITE LATCHES

| ;  | Set up a pointer | r to the first program memory                 | loc        | ation to be written                    |
|----|------------------|-----------------------------------------------|------------|----------------------------------------|
| ;  | program memory s | selected, and writes enabled                  |            |                                        |
|    | MOV HU2          |                                               |            | Initialize DM Dage Doundary CED        |
|    | MOV WU           | , IBLEAG                                      |            | Inicialize PM Page Boundary SFR        |
|    | MOV #02          | xouuu,wu<br>NTT ingtrougtiong to urgito the l | ,<br>latai | An example program memory address      |
| ΄. | Oth program war  | WI INSTRUCTIONS TO WITCE THE I                | Late       | nes                                    |
| '  | MOV #1           |                                               |            |                                        |
|    | MOV #LC          | UW_WORD_U, WZ                                 |            |                                        |
|    |                  | IGH_BIIE_0,WS                                 |            | White DM low word into muchanian latab |
|    |                  |                                               |            | Write PM low word into program latch   |
|    | lat program wor  | ,[w0++]<br>d                                  | '          | write PM migh byte mico program fatch  |
|    | MOV #1           | QW WORD 1 W2                                  |            |                                        |
|    | MOV #11          | TCH RYTE 1 W2                                 | ,          |                                        |
|    | TBLWTL W2        |                                               | ;          | Write PM low word into program latch   |
|    | TBLWTH W2        | [W0++]                                        | ;          | Write PM high byte into program latch  |
| ;  | 2nd program wo   | , [ WO I I ]<br>rd                            | ,          | write in high byte meo program raten   |
| Ĺ  | MOV #L           | OW WORD 2.W2                                  | ;          |                                        |
|    | MOV #H           | IGH BYTE 2.W3                                 | ;          |                                        |
|    | TBLWTL W2        | [W0]                                          | ;          | Write PM low word into program latch   |
|    | TBLWTH W3        | [W0++]                                        | ;          | Write PM high byte into program latch  |
|    | •                | ,                                             |            |                                        |
|    | •                |                                               |            |                                        |
|    | •                |                                               |            |                                        |
| ;  | 31st program wom | rd                                            |            |                                        |
|    | MOV #LO          | OW_WORD_31,W2                                 | ;          |                                        |
|    | MOV #HI          | IGH_BYTE_31,W3                                | ;          |                                        |
|    | TBLWTL W2        | [W0]                                          | ;          | Write PM low word into program latch   |
|    | TBLWTH W3        | [W0++]                                        | ;          | Write PM high byte into program latch  |
|    | ,                | ,                                             |            |                                        |
|    |                  |                                               |            | <b>4</b>                               |

Note: In Example 6-2, the contents of the upper byte of W3 have no effect.

#### 6.6.4 INITIATING THE PROGRAMMING SEQUENCE

For protection, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS.

#### EXAMPLE 6-3: INITIATING A PROGRAMMING SEQUENCE

| DISI | #5          | ; Block all interrupts with priority < 7<br>; for next 5 instructions |
|------|-------------|-----------------------------------------------------------------------|
| MOV  | #0x55,W0    |                                                                       |
| MOV  | W0 NVMKEY   | ; Write the 0x55 key                                                  |
| MOV  | #0xAA,W1    | ;                                                                     |
| MOV  | W1,NVMKEY   | ; Write the OxAA key                                                  |
| BSET | NVMCON, #WR | ; Start the erase sequence                                            |
| NOP  |             | ; Insert two NOPs after the erase                                     |
| NOP  |             | ; command is asserted                                                 |
|      |             |                                                                       |

# dsPIC30F4011/4012

#### FIGURE 9-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM (TYPE A TIMER)



#### 9.1 Timer Gate Operation

The 16-bit timer can be placed in the Gated Time Accumulation mode. This mode allows the internal TCY to increment the respective timer when the gate input signal (T1CK pin) is asserted high. Control bit, TGATE (T1CON<6>), must be set to enable this mode. The timer must be enabled (TON = 1) and the timer clock source set to internal (TCS = 0).

When the CPU goes into the Idle mode, the timer will stop incrementing unless TSIDL = 0. If TSIDL = 1, the timer will resume the incrementing sequence upon termination of the CPU Idle mode.

#### 9.2 Timer Prescaler

The input clock (FOSC/4 or external clock) to the 16-bit Timer has a prescale option of 1:1, 1:8, 1:64 and 1:256 selected by control bits, TCKPS<1:0> (T1CON<5:4>). The prescaler counter is cleared when any of the following occurs:

- · A write to the TMR1 register
- Clearing of the TON bit (T1CON<15>)
- A device Reset, such as a POR and BOR

However, if the timer is disabled (TON = 0), then the timer prescaler cannot be reset since the prescaler clock is halted.

The TMR1 register is not cleared when the T1CON register is written. It is cleared by writing to the TMR1 register.

#### 9.3 Timer Operation During Sleep Mode

During CPU Sleep mode, the timer will operate if:

- The timer module is enabled (TON = 1) and
- The timer clock source is selected as external (TCS = 1) and
- The TSYNC bit (T1CON<2>) is asserted to a logic '0', which defines the external clock source as asynchronous

When all three conditions are true, the timer will continue to count up to the Period register and be reset to 0x0000.

When a match between the timer and the Period register occurs, an interrupt can be generated if the respective timer interrupt enable bit is asserted.

#### 9.4 Timer Interrupt

The 16-bit timer has the ability to generate an interrupt on period match. When the timer count matches the Period register, the T1IF bit is asserted and an interrupt will be generated, if enabled. The T1IF bit must be cleared in software. The Timer Interrupt Flag, T1IF, is located in the IFS0 control register in the interrupt controller.

When the Gated Time Accumulation mode is enabled, an interrupt will also be generated on the falling edge of the gate signal (at the end of the accumulation cycle).

Enabling an interrupt is accomplished via the respective Timer Interrupt Enable bit, T1IE. The timer interrupt enable bit is located in the IEC0 Control register in the interrupt controller.

#### 9.5 Real-Time Clock

Timer1, when operating in Real-Time Clock (RTC) mode, provides time-of-day and event time-stamping capabilities. Key operational features of the RTC are:

- Operation from 32 kHz LP oscillator
- 8-bit prescaler
- Low power
- Real-Time Clock interrupts

These operating modes are determined by setting the appropriate bit(s) in the T1CON Control register

#### FIGURE 9-2: RECOMMENDED COMPONENTS FOR TIMER1 LP OSCILLATOR REAL-TIME CLOCK (RTC)

![](_page_7_Figure_13.jpeg)

#### 9.5.1 RTC OSCILLATOR OPERATION

When TON = 1, TCS = 1 and TGATE = 0, the timer increments on the rising edge of the 32 kHz LP oscillator output signal, up to the value specified in the Period register, and is then reset to '0'.

The TSYNC bit must be asserted to a logic '0' (Asynchronous mode) for correct operation.

Enabling LPOSCEN (OSCCON<1>) will disable the normal Timer and Counter modes and enable a timer carry-out wake-up event.

When the CPU enters Sleep mode, the RTC will continue to operate, provided the 32 kHz external crystal oscillator is active and the control bits have not been changed. The TSIDL bit should be cleared to '0' in order for RTC to continue operation in Idle mode.

#### 9.5.2 RTC INTERRUPTS

When an interrupt event occurs, the respective Timer Interrupt Flag, T1IF, is asserted and an interrupt will be generated, if enabled. The T1IF bit must be cleared in software. The respective Timer Interrupt Flag, T1IF, is located in the IFS0 Status register in the interrupt controller.

Enabling an interrupt is accomplished via the respective Timer Interrupt Enable bit, T1IE. The Timer Interrupt Enable bit is located in the IEC0 control register in the interrupt controller.

#### TIMER1 REGISTER MAP<sup>(1)</sup> **TABLE 9-1**:

| SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7         | Bit 6 | Bit 5  | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset State         |
|----------|-------|--------|--------|--------|--------|--------|--------|-------|-------|---------------|-------|--------|--------|-------|-------|-------|-------|---------------------|
| TMR1     | 0100  |        |        |        |        |        |        |       | Ti    | imer1 Regis   | ter   |        |        |       |       |       |       | uuuu uuuu uuuu uuuu |
| PR1      | 0102  |        | _      |        | _      | _      | _      |       | Pe    | eriod Registe | er 1  | _      | _      | _     |       | _     | _     | 1111 1111 1111 1111 |
| T1CON    | 0104  | TON    | —      | TSIDL  | _      | _      | _      | _     | _     | _             | TGATE | TCKPS1 | TCKPS0 | _     | TSYNC | TCS   | _     | 0000 0000 0000 0000 |

 Legend:
 u = uninitialized bit; — = unimplemented bit, read as '0'

 Note
 1:
 Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields.

## TABLE 10-1: TIMER2/3 REGISTER MAP<sup>(1)</sup>

| SFR Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9   | Bit 8     | Bit 7         | Bit 6       | Bit 5        | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset State         |
|----------|-------|--------|--------|--------|--------|--------|--------|---------|-----------|---------------|-------------|--------------|--------|-------|-------|-------|-------|---------------------|
| TMR2     | 0106  |        |        |        |        |        |        |         | Tir       | mer2 Regist   | er          |              |        |       |       |       |       | uuuu uuuu uuuu uuuu |
| TMR3HLD  | 0108  |        |        |        |        |        | Timer3 | Holding | g Registe | er (For 32-bi | t timer ope | rations only | y)     |       |       |       |       | uuuu uuuu uuuu uuuu |
| TMR3     | 010A  |        |        |        |        |        |        |         | Tir       | mer3 Regist   | er          |              |        |       |       |       |       | uuuu uuuu uuuu uuuu |
| PR2      | 010C  |        |        |        |        |        |        |         | Pei       | riod Registe  | r 2         |              |        |       |       |       |       | 1111 1111 1111 1111 |
| PR3      | 010E  |        |        |        | _      |        |        |         | Pe        | riod Registe  | r 3         |              |        |       | _     | _     |       | 1111 1111 1111 1111 |
| T2CON    | 0110  | TON    |        | TSIDL  |        |        | —      | -       |           | —             | TGATE       | TCKPS1       | TCKPS0 | T32   |       | TCS   | —     | 0000 0000 0000 0000 |
| T3CON    | 0112  | TON    |        | TSIDL  | -      |        | —      | _       |           | —             | TGATE       | TCKPS1       | TCKPS0 | —     |       | TCS   | —     | 0000 0000 0000 0000 |

 Legend:
 u = uninitialized bit; — = unimplemented bit, read as '0'

 Note
 1:
 Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields.

## 11.0 TIMER4/5 MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the *dsPIC30F Family Reference Manual* (DS70046). For more information on the device instruction set and programming, refer to the *"16-bit MCU and DSC Reference Manual"* (DS70157).

This section describes the second 32-bit general purpose timer module (Timer4/5) and associated operational modes. Figure 11-1 depicts the simplified block diagram of the 32-bit Timer4/5 module. Figure 11-2 and Figure 11-3 illustrate Timer4/5 configured as two independent 16-bit timers, Timer4 and Timer5, respectively.

Note: Timer4 is a 'Type B' timer and Timer5 is a 'Type C' timer. Please refer to the appropriate timer type in Section 24.0 "Electrical Characteristics" of this document.

The Timer4/5 module is similar in operation to the Timer 2/3 module. However, there are some differences, which are as follows:

- The Timer4/5 module does not support the ADC event trigger feature
- Timer4/5 can not be utilized by other peripheral modules such as input capture and output compare

The operating modes of the Timer4/5 module are determined by setting the appropriate bit(s) in the 16-bit T4CON and T5CON SFRs.

For 32-bit timer/counter operation, Timer4 is the least significant word and Timer5 is the most significant word of the 32-bit timer.

Note: For 32-bit timer operation, T5CON control bits are ignored. Only T4CON control bits are used for setup and control. Timer4 clock and gate inputs are utilized for the 32-bit timer module, but an interrupt is generated with the Timer5 Interrupt Flag (T5IF) and the interrupt is enabled with the Timer5 Interrupt Enable bit (T5IE).

![](_page_10_Figure_11.jpeg)

## 13.0 OUTPUT COMPARE MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the *dsPIC30F Family Reference Manual* (DS70046). For more information on the device instruction set and programming, refer to the *"16-bit MCU and DSC Reference Manual"* (DS70157).

This section describes the output compare module and associated operational modes. The features provided by this module are useful in applications requiring operational modes, such as:

- Generation of Variable Width Output Pulses
- Power Factor Correction

Figure 13-1 illustrates a block diagram of the output compare module.

The key operational features of the output compare module include:

- Timer2 and Timer3 Selection mode
- Simple Output Compare Match mode
- Dual Output Compare Match mode
- Simple PWM mode
- Output Compare during Sleep and Idle modes
- Interrupt on Output Compare/PWM Event

These operating modes are determined by setting the appropriate bits in the 16-bit OCxCON SFR (where x = 1, 2, ... N). The dsPIC30F4011/4012 devices have 4/2 compare channels, respectively.

OCxRS and OCxR in the figure represent the Dual Compare registers. In the Dual Compare mode, the OCxR register is used for the first compare and OCxRS is used for the second compare.

#### FIGURE 13-1: OUTPUT COMPARE MODE BLOCK DIAGRAM

![](_page_11_Figure_17.jpeg)

#### 14.3 Position Measurement Mode

There are two Measurement modes which are supported and are termed x2 and x4. These modes are selected by the QEIM<2:0> (QEICON<10:8>) mode select bits.

When control bits, QEIM<2:0> = 100 or 101, the x2 Measurement mode is selected and the QEI logic only looks at the Phase A input for the position counter increment rate. Every rising and falling edge of the Phase A signal causes the position counter to be incremented or decremented. The Phase B signal is still utilized for the determination of the counter direction just as in the x4 mode.

Within the x2 Measurement mode, there are two variations of how the position counter is reset:

- 1. Position counter reset by detection of index pulse, QEIM<2:0> = 100.
- Position counter reset by match with MAXCNT, QEIM<2:0> = 101.

When control bits, QEIM<2:0> = 110 or 111, the x4 Measurement mode is selected and the QEI logic looks at both edges of the Phase A and Phase B input signals. Every edge of both signals causes the position counter to increment or decrement.

Within the x4 Measurement mode, there are two variations of how the position counter is reset:

- 1. Position counter reset by detection of index pulse, QEIM<2:0> = 110.
- Position counter reset by match with MAXCNT, QEIM<2:0> = 111.

The x4 Measurement mode provides for finer resolution data (more position counts) for determining motor position.

#### 14.4 Programmable Digital Noise Filters

The digital noise filter section is responsible for rejecting noise on the incoming quadrature signals. Schmitt Trigger inputs and a three-clock cycle delay filter combine to reject low-level noise and large, short duration, noise spikes that typically occur in noise prone applications, such as a motor system.

The filter ensures that the filtered output signal is not permitted to change until a stable value has been registered for three consecutive clock cycles.

For the QEA, QEB and INDX pins, the clock divide frequency for the digital filter is programmed by bits QECK<2:0> (DFLTCON<6:4>) and are derived from the base instruction cycle TcY.

To enable the filter output for channels QEA, QEB and INDX, the QEOUT bit must be '1'. The filter network for all channels is disabled on POR and BOR.

#### 14.5 Alternate 16-bit Timer/Counter

When the QEI module is not configured for the QEI mode, QEIM<2:0> = 001, the module can be configured as a simple 16-bit timer/counter. The setup and control of the auxiliary timer is accomplished through the QEICON SFR register. This timer functions identically to Timer1. The QEA pin is used as the timer clock input.

When configured as a timer, the POSCNT register serves as the Timer Count register and the MAXCNT register serves as the Period register. When a Timer/ Period register match occurs, the QEI interrupt flag will be asserted.

The only exception between the general purpose timers and this timer is the added feature of external up/ down input select. When the UPDN pin is asserted high, the timer will increment up. When the UPDN pin is asserted low, the timer will be decremented.

| Note: | Changing the operational mode (i.e., from       |
|-------|-------------------------------------------------|
|       | QEI to timer or vice versa) will not affect the |
|       | Timer/Position Count register contents.         |

The UPDN control/status bit (QEICON<11>) can be used to select the count direction state of the Timer register. When UPDN = 1, the timer will count up. When UPDN = 0, the timer will count down.

In addition, control bit, UPDN\_SRC (QEICON<0>), determines whether the timer count direction state is based on the logic state written into the UPDN control/ status bit (QEICON<11>) or the QEB pin state. When UPDN\_SRC = 1, the timer count direction is controlled from the QEB pin. Likewise, when UPDN\_SRC = 0, the timer count direction is controlled by the UPDN bit.

**Note:** This timer does not support the External Asynchronous Counter mode of operation. If using an external clock source, the clock will automatically be synchronized to the internal instruction cycle.

#### 14.6 QEI Module Operation During CPU Sleep Mode

#### 14.6.1 QEI OPERATION DURING CPU SLEEP MODE

The QEI module will be halted during the CPU Sleep mode.

#### 14.6.2 TIMER OPERATION DURING CPU SLEEP MODE

During CPU Sleep mode, the timer will not operate because the internal clocks are disabled.

### 15.13 PWM Update Lockout

For a complex PWM application, the user may need to write up to three duty cycle registers and the Time Base Period register, PTPER, at a given time. In some applications, it is important that all buffer registers be written before the new duty cycle and period values are loaded for use by the module.

The PWM update lockout feature is enabled by setting the UDIS control bit in the PWMCON2 SFR. The UDIS bit affects all duty cycle buffer registers and the PWM Time Base Period buffer, PTPER. No duty cycle changes or period value changes will have effect while UDIS = 1.

#### 15.14 PWM Special Event Trigger

The PWM module has a special event trigger that allows A/D conversions to be synchronized to the PWM time base. The A/D sampling and conversion time may be programmed to occur at any point within the PWM period. The special event trigger allows the user to minimize the delay between the time when A/D conversion results are acquired and the time when the duty cycle value is updated.

The PWM special event trigger has an SFR named SEVTCMP and five control bits to control its operation. The PTMR value for which a special event trigger should occur is loaded into the SEVTCMP register. When the PWM time base is in a Continuous Up/Down Count mode, an additional control bit is required to specify the counting phase for the special event trigger. The count phase is selected using the SEVTDIR control bit in the SEVTCMP SFR. If the SEVTDIR bit is cleared, the special event trigger will occur on the upward counting cycle of the PWM time base. If the SEVTDIR bit is set, the special event trigger will occur on the downward count cycle of the PWM time base. The SEVTDIR control bit has no effect unless the PWM time base is configured for a Continuous Up/Down Count mode.

#### 15.14.1 SPECIAL EVENT TRIGGER POSTSCALER

The PWM special event trigger has a postscaler that allows a 1:1 to 1:16 postscale ratio. The postscaler is configured by writing the SEVOPS<3:0> control bits in the PWMCON2 SFR.

The special event output postscaler is cleared on the following events:

- Any write to the SEVTCMP register
- · Any device Reset

#### 15.15 PWM Operation During CPU Sleep Mode

The Fault A input pin has the ability to wake the CPU from Sleep mode. The PWM module generates an interrupt if the Fault pin is driven low while in Sleep.

#### 15.16 PWM Operation During CPU Idle Mode

The PTCON SFR contains a PTSIDL control bit. This bit determines if the PWM module will continue to operate or stop when the device enters Idle mode. If PTSIDL = 0, the module will continue to operate. If PTSIDL = 1, the module will stop operation as long as the CPU remains in Idle mode.

### 18.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART) MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the *dsPIC30F Family Reference Manual* (DS70046). For more information on the device instruction set and programming, refer to the *"16-bit MCU and DSC Reference Manual"* (DS70157).

This section describes the Universal Asynchronous Receiver/Transmitter communications module.

### 18.1 UART Module Overview

The key features of the UART module are:

- Full-Duplex, 8 or 9-bit Data Communication
- Even, Odd or No Parity Options (for 8-bit data)
- · One or Two Stop bits
- Fully Integrated Baud Rate Generator with 16-bit Prescaler
- Baud Rates ranging from 38 bps to 1.875 Mbps at a 30 MHz Instruction Rate
- 4-Word Deep Transmit Data Buffer
- 4-Word Deep Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for Interrupt Only on Address Detect (9th bit = 1)
- Separate Transmit and Receive Interrupts
- Loopback mode for Diagnostic Support

![](_page_14_Figure_17.jpeg)

#### FIGURE 18-1: UART TRANSMITTER BLOCK DIAGRAM

### TABLE 21-7: SYSTEM INTEGRATION REGISTER MAP<sup>(1)</sup>

| SFR<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1   | Bit 0 | Reset State                    |
|-------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|--------|-------|-------|-------|---------|-------|--------------------------------|
| RCON        | 0740  | TRAPR  | IOPUWR | BGST   | _      |        |        |       |       | EXTR  | SWR   | SWDTEN | WDTO  | SLEEP | IDLE  | BOR     | POR   | Depends on type of Reset.      |
| OSCCON      | 0742  | TUN3   | TUN2   | COSC   | C<1:0> | TUN1   | TUN0   | NOSC  | <1:0> | POST  | <1:0> | LOCK   | _     | CF    | —     | LPOSCEN | OSWEN | Depends on Configuration bits. |

Legend: — = unimplemented bit, read as '0'

Note 1: Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields.

## TABLE 21-8: DEVICE CONFIGURATION REGISTER MAP<sup>(1)</sup>

| Name    | Address | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8                   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2                   | Bit 1              | Bit 0  |
|---------|---------|--------|--------|--------|--------|--------|--------|-------|-------------------------|-------|-------|-------|--------|-------|-------------------------|--------------------|--------|
| FOSC    | F80000  | FCKSM  | 1<1:0> | —      | —      | —      | —      | FOS   | S<1:0>                  | —     | —     | —     |        |       | FPR<                    | 3:0>               |        |
| FWDT    | F80002  | FWDTEN |        | —      | —      | —      | —      | —     | —                       | —     | —     | FWPS  | A<1:0> |       | FWPSE                   | 8<3:0>             |        |
| FBORPOR | F80004  | MCLREN | _      | _      | _      | _      | PWMPIN | HPOL  | LPOL                    | BOREN | _     | BORV  | /<1:0> | _     | _                       | FPWR <sup>*</sup>  | T<1:0> |
| FBS     | F80006  | _      | _      | Resei  | ved(2) | _      | _      | _     | Reserved <sup>(2)</sup> | _     | _     | _     | _      |       | Reserv                  | /ed <sup>(2)</sup> |        |
| FSS     | F80008  | _      | _      | Resei  | ved(2) | _      | _      | Rese  | erved <sup>(2)</sup>    | _     | _     | _     | _      |       | Reserv                  | /ed <sup>(2)</sup> |        |
| FGS     | F8000A  | —      |        | —      | —      | —      | —      | —     | —                       | —     | —     | —     |        | —     | Reserved <sup>(2)</sup> | GCP                | GWRP   |
| FICD    | F8000C  | BKBUG  | COE    | _      | _      | _      | _      | _     | _                       | _     | _     | _     | _      | _     | _                       | ICS<               | :1:0>  |

Legend: — = unimplemented bit, read as '0'

Note 1: Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields.

2: Reserved bits read as '1' and must be programmed as '1'.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP. Notable exceptions are the BRA (unconditional/computed branch), indirect CALL/GOTO, all table reads and writes and RETURN/RETFIE instructions, which are single-word instructions but take two or three cycles. Certain instructions that involve skipping over the subsequent instruction, require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or twoword instruction. Moreover, double-word moves require two cycles. The double-word instructions execute in two instruction cycles.

| Note: | For m                        | nore | deta | ails on t | he inst | ructio | n set, |
|-------|------------------------------|------|------|-----------|---------|--------|--------|
|       | refer                        | to   | the  | "16-bit   | MCU     | and    | DSC    |
|       | Reference Manual" (DS70157). |      |      |           |         |        |        |

| TABLE 22-1: | SYMBOLS | USED IN | OPCODE | DESCRIPTIONS |
|-------------|---------|---------|--------|--------------|
|             |         |         |        |              |

| Field           | Description                                                                      |
|-----------------|----------------------------------------------------------------------------------|
| #text           | Means literal defined by "text"                                                  |
| (text)          | Means "content of text"                                                          |
| [text]          | Means "the location addressed by text"                                           |
| { }             | Optional field or operation                                                      |
| <n:m></n:m>     | Register bit field                                                               |
| .b              | Byte mode selection                                                              |
| .d              | Double-Word mode selection                                                       |
| .S              | Shadow register select                                                           |
| .W              | Word mode selection (default)                                                    |
| Acc             | One of two accumulators {A, B}                                                   |
| AWB             | Accumulator Write-Back Destination Address register ∈ {W13, [W13]+=2}            |
| bit4            | 4-bit bit selection field (used in word addressed instructions) $\in \{015\}$    |
| C, DC, N, OV, Z | MCU Status bits: Carry, Digit Carry, Negative, Overflow, Zero                    |
| Expr            | Absolute address, label or expression (resolved by the linker)                   |
| f               | File register address ∈ {0x00000x1FFF}                                           |
| lit1            | 1-bit unsigned literal $\in \{0,1\}$                                             |
| lit4            | 4-bit unsigned literal ∈ {015}                                                   |
| lit5            | 5-bit unsigned literal $\in \{031\}$                                             |
| lit8            | 8-bit unsigned literal $\in \{0255\}$                                            |
| lit10           | 10-bit unsigned literal $\in \{0255\}$ for Byte mode, $\{0:1023\}$ for Word mode |
| lit14           | 14-bit unsigned literal ∈ {016384}                                               |
| lit16           | 16-bit unsigned literal ∈ {065535}                                               |
| lit23           | 23-bit unsigned literal ∈ {08388608}; LSB must be 0                              |
| None            | Field does not require an entry, may be blank                                    |
| OA, OB, SA, SB  | DSP Status bits: ACCA Overflow, ACCB Overflow, ACCA Saturate, ACCB Saturate      |
| PC              | Program Counter                                                                  |
| Slit10          | 10-bit signed literal ∈ {-512511}                                                |
| Slit16          | 16-bit signed literal ∈ {-3276832767}                                            |
| Slit6           | 6-bit signed literal ∈ {-1616}                                                   |

## TABLE 24-20: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET TIMING REQUIREMENTS

| AC CHARACTERISTICS |                         |                                                             | Standard Operating Conditions: 2.5V to 5.5V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |                   |                |                                                  |  |
|--------------------|-------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|----------------|--------------------------------------------------|--|
| Param<br>No.       | Symbol                  | Characteristic <sup>(1)</sup>                               | Min                                                                                                                                                                                      | Typ <sup>(2)</sup> | Max               | Units          | Conditions                                       |  |
| SY10               | TmcL                    | MCLR Pulse Width (low)                                      | 2                                                                                                                                                                                        | _                  |                   | μs             | -40°C to +85°C                                   |  |
| SY11               | TPWRT                   | Power-up Timer Period                                       | 2<br>8<br>32                                                                                                                                                                             | 4<br>16<br>64      | 6<br>24<br>96     | ms             | -40°C to +85°C, VDD = 5V<br>User programmable    |  |
| SY12               | TPOR                    | Power-on Reset Delay                                        | 3                                                                                                                                                                                        | 10                 | 30                | μs             | -40°C to +85°C                                   |  |
| SY13               | Tioz                    | I/O High-Impedance from MCLR<br>Low or Watchdog Timer Reset | _                                                                                                                                                                                        | 0.8                | 1.0               | μs             |                                                  |  |
| SY20               | Twdt1<br>Twdt2<br>Twdt3 | Watchdog Timer Time-out<br>Period<br>(No Prescaler)         | 0.6<br>0.8<br>1.0                                                                                                                                                                        | 2.0<br>2.0<br>2.0  | 3.4<br>3.2<br>3.0 | ms<br>ms<br>ms | VDD = 2.5V<br>VDD = 3.3V, ±10%<br>VDD = 5V, ±10% |  |
| SY25               | TBOR                    | Brown-out Reset Pulse Width <sup>(3)</sup>                  | 100                                                                                                                                                                                      | —                  |                   | μs             | Vdd ⊴Vbor (D034)                                 |  |
| SY30               | Tost                    | Oscillation Start-up Timer Period                           | —                                                                                                                                                                                        | 1024 Tosc          |                   | _              | Tosc = OSC1 period                               |  |
| SY35               | TFSCM                   | Fail-Safe Clock Monitor Delay                               | _                                                                                                                                                                                        | 500                | 900               | μs             | -40°C to +85°C                                   |  |

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated.

**3:** Refer to Figure 24-1 and Table 24-10 for BOR.

#### FIGURE 24-6: BAND GAP START-UP TIME CHARACTERISTICS

![](_page_17_Figure_7.jpeg)

#### TABLE 24-21: BAND GAP START-UP TIME REQUIREMENTS

| AC CHARACTERISTICS |                                      |                           |     | ard Oper<br>ting temp | <b>ating C</b><br>perature | onditio<br>-40°0<br>-40°0 | ns: 2.5V to 5.5V (unless otherwise stated)<br>C ≤TA ≤+85°C for Industrial<br>C ≤TA ≤+125°C for Extended                                                          |
|--------------------|--------------------------------------|---------------------------|-----|-----------------------|----------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param<br>No.       | Symbol Characteristic <sup>(1)</sup> |                           | Min | Typ <sup>(2)</sup>    | Max                        | Units                     | Conditions                                                                                                                                                       |
| SY40               | TBGAP                                | Band Gap<br>Start-up Time | _   | 40                    | 65                         | μs                        | Defined as the time between the instant<br>that the band gap is enabled and the<br>moment that the band gap reference<br>voltage is stable (RCON<13> status bit) |

Note 1: These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typ" column is at 5V, 25°C unless otherwise stated.

# dsPIC30F4011/4012

#### FIGURE 24-12: MOTOR CONTROL PWM MODULE FAULT TIMING CHARACTERISTICS

![](_page_18_Figure_2.jpeg)

#### FIGURE 24-13: MOTOR CONTROL PWM MODULE TIMING CHARACTERISTICS

![](_page_18_Figure_4.jpeg)

#### TABLE 24-29: MOTOR CONTROL PWM MODULE TIMING REQUIREMENTS

| АС СНА       | Standard Operating Conditions: 2.5V to 5.5V         (unless otherwise stated)       -40°C ≤TA ≤+85°C for Industrial         Operating temperature       -40°C ≤TA ≤+125°C for Extended |                                   |     |                    |     |       |                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----|--------------------|-----|-------|--------------------|
| Param<br>No. | Symbol                                                                                                                                                                                 | Characteristic <sup>(1)</sup>     | Min | Typ <sup>(2)</sup> | Max | Units | Conditions         |
| MP10         | TFPWM                                                                                                                                                                                  | PWM Output Fall Time              | _   | _                  | _   | ns    | See parameter DO32 |
| MP11         | TRPWM                                                                                                                                                                                  | PWM Output Rise<br>Time           | —   | —                  |     | ns    | See parameter DO31 |
| MP20         | Tfd                                                                                                                                                                                    | Fault Input ↓to PWM<br>I/O Change | —   | —                  | 50  | ns    |                    |
| MP30         | TFH                                                                                                                                                                                    | Minimum Pulse Width               | 50  | —                  | _   | ns    |                    |

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

## 25.0 PACKAGING INFORMATION

#### 25.1 Package Marking Information

28-Lead PDIP (Skinny DIP)

![](_page_19_Picture_4.jpeg)

28-Lead SOIC

![](_page_19_Picture_6.jpeg)

40-Lead PDIP

![](_page_19_Picture_8.jpeg)

![](_page_19_Picture_9.jpeg)

dsPIC30F4012-30I/SP@3

**M** 0710017

#### Example

Example

![](_page_19_Picture_11.jpeg)

| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information.                                                                                                                                                                                                |

### **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| TO:<br>RE· | Technical Publications Manager<br>Reader Response      | Total Pages Sent                       |
|------------|--------------------------------------------------------|----------------------------------------|
| Eron       |                                                        |                                        |
| FIU        |                                                        |                                        |
|            | Address                                                |                                        |
|            | City / State / ZIP / Country                           |                                        |
|            | Telephone: ()                                          | FAX: ()                                |
| App        | ication (optional):                                    |                                        |
| Wou        | ld you like a reply? Y N                               |                                        |
| Devi       | <br>ce: dsPIC30F4011/4012                              | Literature Number: DS70135G            |
| Que        | stions:                                                |                                        |
| 1.         | What are the best features of this document?           |                                        |
| •          |                                                        |                                        |
| 2.         | How does this document meet your hardware and soft     | ware development needs?                |
|            |                                                        |                                        |
| 3.         | Do you find the organization of this document easy to  | follow? If not, why?                   |
|            |                                                        |                                        |
| 4.         | What additions to the document do you think would er   | hance the structure and subject?       |
|            |                                                        |                                        |
| 5.         | What deletions from the document could be made with    | nout affecting the overall usefulness? |
|            |                                                        |                                        |
| 6.         | Is there any incorrect or misleading information (what | and where)?                            |
|            |                                                        |                                        |
| 7.         | How would you improve this document?                   |                                        |
| •          |                                                        |                                        |