Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM® Cortex®-A8 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 800MHz | | Co-Processors/DSP | Multimedia; NEON™ SIMD | | RAM Controllers | LPDDR, DDR2 | | Graphics Acceleration | Yes | | Display & Interface Controllers | Keypad, LCD | | Ethernet | 10/100Mbps (1) | | SATA | - | | USB | USB 2.0 (3), USB 2.0 + PHY (1) | | Voltage - I/O | 1.2V, 1.875V, 2.775V, 3.0V | | Operating Temperature | -20°C ~ 85°C (TC) | | Security Features | Boot Security, Cryptography, Hardware ID, RTIC, Secure JTAG | | Package / Case | 529-LFBGA | | Supplier Device Package | 529-BGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/pcimx515djm8c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Introduction Features include the following: - Smart Speed Technology—The heart of the i.MX51 processors is a level of power management throughout the device that enables the rich suite of multimedia features and peripherals to achieve minimum system power consumption in both active and various low-power modes. Smart Speed Technology enables the designer to deliver a feature-rich product that requires levels of power that are far less than typical industry expectations. - Applications Processor—The i.MX51 processors boost the capabilities of high-tier portable applications by providing for the ever-increasing MIPS needs of operating systems and games. Freescale's Dynamic Voltage and Frequency Scaling (DVFS) allows the device run at much lower voltage and frequency with sufficient MIPS for tasks such as audio decode resulting in significant power reduction. - Multimedia Powerhouse—The multimedia performance of the i.MX51 processors is boosted by a multi-level cache system and further enhanced by a Multi-Standard Hardware Video Codec, autonomous Image Processing Unit, SD and HD720p Triple Video (TV) Encoder with triple video DAC, Neon (including Advanced SIMD, 32-bit Single-Precision floating point support and Vector Floating Point co-processor), and a programmable smart DMA (SDMA) controller. - **Powerful Graphics Acceleration**—Graphics is the key to mobile game navigation, web browsing, and other applications. The i.MX51 processors provide two independent, integrated Graphics Processing Units: OpenGL ES 2.0 3D graphics accelerator (27 Mtri/s, 166 Mpix/s) and OpenVG 1.1 2D graphics accelerator (166 Mpix/s). - Interface Flexibility—The i.MX51 processor interface supports connection to all popular types of external memories: DDR2, Mobile DDR, NOR Flash, PSRAM, Cellular RAM, NAND Flash (MLC and SLC), and OneNAND. Designers seeking to provide products that deliver a rich multimedia experience find a full suite of on-chip peripherals: LCD controller and CMOS sensor interface, High-Speed USB On-The-Go with PHY, and three High-Speed USB hosts, multiple expansion card ports (High-Speed MMC/SDIO Host and others), 10/100 Ethernet controller, and a variety of other popular interfaces (PATA, UART, I<sup>2</sup>C, I<sup>2</sup>S serial audio, and SIM card, among others). - Increased Security—Because the need for advanced security for mobile devices continues to increase, the i.MX51 processors deliver hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, secure boot, and secure software downloads. For detailed information about the MX51 security features contact your Freescale representative. **Table 3. Special Signal Considerations (continued)** | Signal Name | Remarks | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PMIC_INT_REQ | When using the MC13892 power management IC, the PMIC_INT_REQ high-priority interrupt input on i.MX51 should be either floated or tied to NVCC_SRTC_POW with a 4.7 k $\Omega$ to 68 k $\Omega$ resistor. This avoids a continuous current drain on the real-time clock backup battery due to a 100 k $\Omega$ on-chip pull-up resistor. PMIC_INT_REQ is not used by the Freescale BSP (board support package) software. The BSP requires that the general-purpose INT output from the MC13892 be connected to the i.MX51 GPIO input GPIO1_8 configured to cause an interrupt that is not high-priority. The original intent was for PMIC_INT_REQ to be connected to a circuit that detects when the battery is almost depleted. In this case, the I/O must be configured as alternate mode 0 (ALT0 = power fail). | | POR_B | This cold reset negative logic input resets all modules and logic in the IC. Note: The POR_B input must be immediately asserted at power-up and remain asserted until after the last power rail is at its working voltage. | | RESET_IN_B | This warm reset negative logic input resets all modules and logic except for the following: • Test logic (JTAG, IOMUXC, DAP) • SRTC • Memory repair – Configuration of memory repair per fuse settings • Cold reset logic of WDOG – Some WDOG logic is only reset by POR_B. See WDOG chapter in i.MX51 Multimedia Applications Processor Reference Manual (MCIMX51RM) for details. | | RREFEXT | Determines the reference current for the USB PHY bandgap reference. An external 6.04 k $\Omega$ 1% resistor to GND is required. | | SGND, SVCC, and<br>SVDDGP | These sense lines provide the ability to sense actual on-chip voltage levels on their respective supplies. SGND monitors differentials of the on-chip ground versus an external power source. SVCC monitors on-chip VCC, and SVDDGP monitors VDDGP. Freescale recommends connection of the SVCC and SVDDGP signals to the feedback inputs of switching power-supplies or to test points. | | STR | This signal is reserved for Freescale manufacturing use. The user should float this signal. | | TEST_MODE | TEST_MODE is for Freescale factory use only. This signal is internally connected to an on-chip pull-down device. Users must either float this signal or tie it to GND. | | VREF | When using VREF with DDR-2 I/O, the nominal 0.9 V reference voltage must be half of the NVCC_EMI_DRAM supply. The user must tie VREF to a precision external resistor divider. Use a 1 k $\Omega$ 0.5% resistor to GND and a 1 k $\Omega$ 0.5% resistor to NVCC_EMI_DRAM. Shunt each resistor with a closely-mounted 0.1 $\mu$ F capacitor. To reduce supply current, a pair of 1.5 k $\Omega$ 0.1% resistors can be used. Using resistors with recommended tolerances ensures the ± 2% VREF tolerance (per the DDR-2 specification) is maintained when four DDR-2 ICs plus the i.MX51 are drawing current on the resistor divider. <b>Note:</b> When VREF is used with mDDR this signal must be tied to GND. | | VREFOUT | This signal determines the Triple Video DAC (TVDAC) reference voltage. The user must tie VREFOUT to an external 1.05 k $\Omega$ 1% resistor to GND. | #### **IOMUX Configuration for Boot Media** **Table 3. Special Signal Considerations (continued)** | Signal Name | Remarks | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VREG | This regulator is no longer used and should be floated by the user. | | XTAL/EXTAL | The user should tie a fundamental-mode crystal across XTAL and EXTAL. The crystal must be rated for a maximum drive level of 100 $\mu$ W or higher. An ESR (equivalent series resistance) of 80 $\Omega$ or less is recommended. Freescale BSP (Board Support Package) software requires 24 MHz on EXTAL. The crystal can be eliminated if an external 24 MHz oscillator is available. In this case, EXTAL must be directly driven by the external oscillator and XTAL is floated. The EXTAL signal level must swing from NVCC_OSC to GND. If the clock is used for USB, then there are strict jitter requirements: < 50 ps peak-to-peak below 1.2 MHz and < 100 ps peak-to-peak above 1.2 MHz for the USB PHY. The COSC_EN bit in the CCM (Clock Control Module) must be cleared to put the on-chip oscillator circuit in bypass mode which allows EXTAL to be externally driven. COSC_EN is bit 12 in the CCR register of the CCM. | **Table 4. JTAG Controller Interface Summary** | JTAG | I/O Type | On-Chip Termination | |------------|-------------------------|---------------------| | JTAG_TCK | Input | 100 kΩ pull-down | | JTAG_TMS | Input | 47 kΩ pull-up | | JTAG_TDI | Input | 47 kΩ pull-up | | JTAG_TDO | 3-state output | Keeper | | JTAG_TRSTB | Input | 47 kΩ pull-up | | JTAG_DE_B | Input/open-drain output | 47 kΩ pull-up | | JTAG_MOD | Input | 100 kΩ pull-up | # 3 IOMUX Configuration for Boot Media The information provided in this section describes the contacts assigned for each type of bootable media. It also includes data about the clocks used during boot flow and their frequencies. Signals that can be multiplexed appear in tables throughout this section. See the IOMUXC chapter in the *i.MX51 Multimedia Applications Processor Reference Manual* (MCIMX51RM) for details about how to program the IOMUX controller. Table 13. i.MX51 Operating Ranges (continued) | Symbol | Parameter | Minimum <sup>1</sup> | Nominal <sup>2</sup> | Maximum <sup>1</sup> | Unit | |---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|------| | NVCC_EMI<br>NVCC_PER5<br>NVCC_PER10<br>NVCC_PER11<br>NVCC_PER12<br>NVCC_PER13<br>NVCC_PER14 | GPIO EMI Supply and additional digital power supplies. | 1.65 | 1.875 or<br>2.775 | 3.1 | V | | NVCC_IPUx <sup>3</sup><br>NVCC_PER3<br>NVCC_PER8<br>NVCC_PER9 | GPIO IPU Supply and additional digital power supplies. | 1.65 | 1.875 or<br>2.775 | 3.1 | V | | NVCC_EMI_DRAM | DDR and Fuse Read Supply | 1.65 | 1.8 | 1.95 | V | | VDD_FUSE <sup>4</sup> | Fusebox Program Supply (Write Only) | 3.0 | _ | 3.3 | V | | NVCC_NANDF_x <sup>5</sup> | Ultra High voltage I/O (UHVIO) supplies | | _ | | V | | NVCC_PER15<br>NVCC_PER17 | UHVIO_L | 1.65 | 1.875 | 1.95 | | | _ | UHVIO_H | 2.5 | 2.775 | 3.1 | | | | UHVIO_UH | 3.0 | 3.3 | 3.6 | | | NVCC_USBPHY<br>NVCC_OSC | USB_PHY analog supply, oscillator analog supply <sup>6</sup> | 2.25 | 2.5 | 2.75 | V | | TVDAC_DHVDD,<br>NVCC_TV_BACK,<br>AHVDDRGB | TVE-to-DAC level shifter supply, cable detector supply, analog power supply to RGB channel | 2.69 | 2.75 | 2.91 | V | | NVCC_HS4_1<br>NVCC_HS4_2<br>NVCC_HS6<br>NVCC_HS10 | HS-GPIO additional digital power supplies | 1.65 | _ | 3.1 | V | | NVCC_I2C | I <sup>2</sup> C and HS-I <sup>2</sup> C I/O Supply <sup>7</sup> | 1.65 | 1.875 | 1.95 | V | | | | 2.7 | 3.0 | 3.3 | | | NVCC_SRTC_<br>POW | SRTC Core and I/O Supply (LVIO) | 1.1 | 1.2 | 1.3 | V | | VDDA33 | USB PHY I/O analog supply | 3.0 | 3.3 | 3.6 | V | | VBUS | See Table 11 and Table 126 for details. This is not a power supply. | _ | _ | _ | _ | | T <sub>C</sub> | Case Temperature (MCIMX51xD—Consumer) | -20 | _ | 85 | °C | | | Case Temperature (MCIMX51xC—Industrial) | -40 | _ | 95 | °C | Voltage at the package power supply contact must be maintained between the minimum and maximum voltages. The design must allow for supply tolerances and system voltage drops. i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 <sup>&</sup>lt;sup>2</sup> The nominal values for the supplies indicate the target setpoint for a tolerance no tighter than ± 50 mV. Use of supplies with a tighter tolerance allows reduction of the setpoint with commensurate power savings. The NVCC\_IPUx rails are isolated from one another. This allows the connection of different supply voltages for each one. For example, NVCC\_IPU2 can operate at 1.8 V while NVCC\_IPU4 operates at 3.0 V. Table 16. i.MX51 Stop Mode Current and Power Consumption (continued) | Mode | Condition | Supply | Nominal | Unit | |----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|------| | Stop Mode | VDDGP = 1.1 V, VCC = 1.225 V, VDDA = 1.2 V<br>ARM CORE in SRPG mode<br>L1 and L2 caches power gated | VDDGP | 0.24 | mA | | External reference clocks<br>gated | | VCC | 0.45 | | | Power gating for ARM and | IPU in S&RPG mode | VDDA | 0.2 | | | <ul><li>processing units</li><li>HPM voltage</li></ul> | VPU and GPU in PG mode All PLLs off, all CCM-generated clocks off | NVCC_OSC | 0.012 | | | | CKIL input on with 32 kHz signal present All modules disabled. USBPHY PLL off External (MHz) crystal and on-chip oscillator powered down (SBYOS bit asserted) No external resistive loads that cause current flow TA = 25°C | Total | 1.09 | mW | | Stop Mode | VDDGP = 1.1 V, VCC = 1.225 V, VDDA = 1.20 V ARM CORE in SRPG mode L1 and L2 caches power gated IPU in S&RPG mode VPU and GPU in PG mode All PLLs off, all CCM-generated clocks off CKIL input on with 32 kHz signal present All modules disabled USBPHY PLL off External (MHz) crystal and on-chip oscillator powered and generating reference clock No external resistive loads that cause current flow TA = 25 °C | VDDGP | 0.24 | mA | | <ul><li>External reference clocks<br/>enabled</li><li>Power gating for ARM and</li></ul> | | VCC | 0.45 | | | | | VDDA | 0.2 | | | <ul><li>processing units</li><li>HPM voltage</li></ul> | | NVCC_OSC | 1.5 | | | | | Total | 4.8 | mW | | Stop Mode | VDDGP = 1.1 V, VCC = 1.225 V, VDDA = 1.2 V | VDDGP | 50 | mA | | External reference clocks enabled No power gating for ARM and processing units HPM voltage | All PLLs off, all CCM-generated clocks off CKIL input on with 32 kHz signal present | VCC | 2 | | | | All modules disabled USBPHY PLL off | VDDA | 1.15 | | | | External (MHz) crystal and on-chip oscillator | NVCC_OSC | 1.5 | | | | powered and generating reference clock No external resistive loads that cause current flow TA = 25 °C | Total | 63 | mW | Table 51. WEIM Signal Cross Reference (continued) | Reference Manual<br>WEIM Chapter Nomenclature | Data Sheet Nomenclature, Reference Manual External Signals and Pin Multiplexing Chapter, and IOMUX Controller Chapter Nomenclature | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | ADDR | EIM_A[27:16], EIM_DA[15:0] | | ADDR/M_DATA | EIM_DAx (Addr/Data muxed mode) | | DATA | EIM_NFC_D (Data bus shared with NAND Flash) EIM_Dx (dedicated data bus) | | WAIT_B | EIM_WAIT | # 4.6.7.2 WEIM Internal Module Multiplexing Table 52 provides WEIM internal muxing information. Table 52. WEIM Interface Pinout in Various Configurations | | Non Multiplexed Address/Data Mode<br>(MUM=0) | | | | | | Address/I | olexed<br>Data Mode<br>M=1) | | |----------------------|----------------------------------------------|--------------------|-------------------------------------|------------------------|---------------------|---------------------|-------------------------|-----------------------------|---------------------| | | 8-Bit<br>(DSZ=100) | 8-Bit<br>(DSZ=101) | 8-Bit <sup>1</sup><br>(DSZ=110<br>) | 8-Bit<br>(DSZ=111<br>) | 16-Bit<br>(DSZ=001) | 16-Bit<br>(DSZ=010) | 32-Bit<br>(DSZ=011<br>) | 16-Bit<br>(DSZ=001) | 32-Bit<br>(DSZ=011) | | A[15:0] | EIM_DA<br>[15:0] | A[27:16] | EIM_A<br>[27:16] NANDF_D<br>[11:0] | | D[7:0],<br>EIM_EB0 | NANDF_D<br>[7:0] | _ | _ | _ | NANDF_D<br>[7:0] | _ | NANDF_D<br>[7:0] | EIM_DA<br>[7:0] | EIM_DA<br>[7:0] | | D[15:8],<br>EIM_EB1 | _ | NANDF_D<br>[15:8] | _ | _ | NANDF_D<br>[15:8] | _ | NANDF_D<br>[15:8] | EIM_DA<br>[15:8] | EIM_DA<br>[15:8] | | D[23:16],<br>EIM_EB2 | _ | _ | EIM_D<br>[23:16] | _ | _ | EIM_D<br>[23:16] | EIM_D<br>[23:16] | _ | NANDF_D<br>[7:0] | | D[31:24],<br>EIM_EB3 | _ | _ | _ | EIM_D<br>[31:24] | _ | EIM_D<br>[31:24] | EIM_D<br>[31:24] | _ | NANDF_D<br>[15:8] | <sup>&</sup>lt;sup>1</sup> This mode is not supported due to erratum ENGcm11244. Table 54. WEIM Asynchronous Timing Parameters Table Relative Chip Select | Ref No. | Parameter | Determination by<br>Synchronous measured<br>parameters <sup>12</sup> | Min | Max<br>(If 133 MHz is<br>supported by SOC) | Unit | |-------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------|--------------------------------------------|------| | WE31 | CSx_B valid to Address Valid | WE4 - WE6 - CSA <sup>3</sup> | _ | 3 - CSA | ns | | WE32 | Address Invalid to CSx_B invalid | WE7 - WE5 - CSN <sup>4</sup> | _ | 3 - CSN | ns | | WE32A(<br>muxed<br>A/D | CSx_B valid to Address Invalid | t <sup>5</sup> + WE4 - WE7 + (ADVN +<br>ADVA + 1 - CSA <sup>3</sup> ) | -3 + (ADVN +<br>ADVA + 1 - CSA) | _ | ns | | WE33 | CSx_B Valid to WE_B Valid | WE8 - WE6 + (WEA - CSA) | _ | 3 + (WEA - CSA) | ns | | WE34 | WE_B Invalid to CSx_B Invalid | WE7 - WE9 + (WEN - CSN) | _ | 3 - (WEN_CSN) | ns | | WE35 | CSx_B Valid to OE_B Valid | WE10 - WE6 + (OEA - CSA) | _ | 3 + (OEA - CSA) | ns | | WE35A<br>(muxed<br>A/D) | CSx_B Valid to OE_B Valid | WE10 - WE6 + (OEA + RADVN<br>+ RADVA + ADH + 1 - CSA) | -3 + (OEA +<br>RADVN+RADVA+<br>ADH+1-CSA) | 3 + (OEA +<br>RADVN+RADVA+AD<br>H+1-CSA) | ns | | WE36 | OE_B Invalid to CSx_B Invalid | WE7 - WE11 + (OEN - CSN) | _ | 3 - (OEN - CSN) | ns | | WE37 | CSx_B Valid to BEy_B Valid<br>(Read access) | WE12 - WE6 + (RBEA - CSA) | _ | 3 + (RBEA <sup>6</sup> - CSA) | ns | | WE38 | BEy_B Invalid to CSx_B Invalid (Read access) | WE7 - WE13 + (RBEN - CSN) | _ | 3 - (RBEN <sup>7</sup> - CSN) | ns | | WE39 | CSx_B Valid to ADV_B Valid | WE14 - WE6 + (ADVA - CSA) | _ | 3 + (ADVA - CSA) | ns | | WE40 | ADV_B Invalid to CSx_B<br>Invalid (ADVL is asserted) | WE7 - WE15 - CSN | _ | 3 - CSN | ns | | WE40A<br>(muxed<br>A/D) | CSx_B Valid to ADV_B Invalid | WE14 - WE6 + (ADVN + ADVA<br>+ 1 - CSA) | -3 + (ADVN +<br>ADVA + 1 - CSA) | 3 + (ADVN + ADVA +<br>1 - CSA) | ns | | WE41 | CSx_B Valid to Output Data<br>Valid | WE16 - WE6 - WCSA | _ | 3 - WCSA | ns | | WE41A<br>(muxed<br>A/D) | CSx_B Valid to Output Data<br>Valid | WE16 - WE6 + (WADVN +<br>WADVA + ADH + 1 - WCSA) | _ | 3 + (WADVN +<br>WADVA + ADH + 1 -<br>WCSA) | ns | | WE42 | Output Data Invalid to CSx_B<br>Invalid | WE17 - WE7 - CSN | _ | 3 - CSN | ns | | MAXCO | Output max. delay from internal driving ADDR/control FFs to chip outputs. | 10 | _ | _ | ns | | MAXCS<br>O | Output max. delay from CSx internal driving FFs to CSx out. | 10 | _ | _ | | | MAXDI | DATA MAXIMUM delay from chip input data to its internal FF | 5 | _ | _ | | # 4.7 External Peripheral Interfaces The following sections provide information on external peripheral interfaces. ## 4.7.1 CSPI Timing Parameters This section describes the timing parameters of the CSPI. The CSPI has separate timing parameters for master and slave modes. The nomenclature used with the CSPI modules and the respective routing of these signals is shown in Table 64. | Module | I/O Access | |--------|-----------------------------------------------| | eCSPI1 | CSPI1 <sup>1</sup> , USBH1, and DI1 via IOMUX | | eCSPI2 | NANDF and USBH1 via IOMUX | | CSPI | NANDF, USBH1, SD1, SD2, and GPIO via IOMUX | Table 64. CSPI Nomenclature and Routing ### 4.7.1.1 CSPI Master Mode Timing Figure 38 depicts the timing of CSPI in Master mode and Table 65 lists the CSPI Master Mode timing characteristics. Figure 38. CSPI Master Mode Timing Diagram **Table 65. CSPI Master Mode Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------|------------------------|-----|-----|------| | CS1 | SCLK Cycle Time | t <sub>clk</sub> | 60 | _ | ns | | CS2 | SCLK High or Low Time | t <sub>SW</sub> | 26 | _ | ns | | CS3 | SCLK Rise or Fall <sup>1</sup> | t <sub>RISE/FALL</sub> | _ | _ | ns | | CS4 | SSx pulse width | t <sub>CSLH</sub> | 26 | _ | ns | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 <sup>&</sup>lt;sup>1</sup> This set of BGA contacts is labeled CSPI, but is actually an eCSPI channel | ID | Parameter | Symbol | Min | Max | Unit | |------|----------------------------------------------------|---------------------|-----|-----|------| | CS5 | SSx Lead Time (Slave Select setup time) | t <sub>SCS</sub> | 26 | _ | ns | | CS6 | SSx Lag Time (SS hold time) | t <sub>HCS</sub> | 26 | _ | ns | | CS7 | MOSI Propagation Delay (C <sub>LOAD</sub> = 20 pF) | t <sub>PDmosi</sub> | -1 | 21 | ns | | CS8 | MISO Setup Time | t <sub>Smiso</sub> | 5 | _ | ns | | CS9 | MISO Hold Time | t <sub>Hmiso</sub> | 5 | _ | ns | | CS10 | RDY to SSx Time <sup>2</sup> | t <sub>SDRY</sub> | 5 | _ | ns | **Table 65. CSPI Master Mode Timing Parameters (continued)** # 4.7.1.2 CSPI Slave Mode Timing Figure 39 depicts the timing of CSPI in Slave mode. Table 66 lists the CSPI Slave Mode timing characteristics. Figure 39. CSPI Slave Mode Timing Diagram **Table 66. CSPI Slave Mode Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|-------------------------------|--------------------|-----|-----|------| | CS1 | SCLK Cycle Time | t <sub>clk</sub> | 60 | _ | ns | | CS2 | SCLK High or Low Time | t <sub>SW</sub> | 26 | _ | ns | | CS4 | SSx pulse width | t <sub>CSLH</sub> | 26 | _ | ns | | CS5 | SSx Lead Time (SS setup time) | t <sub>SCS</sub> | 26 | _ | ns | | CS6 | SSx Lag Time (SS hold time) | t <sub>HCS</sub> | 26 | _ | ns | | CS7 | MOSI Setup Time | t <sub>Smosi</sub> | 5 | _ | ns | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 See specific I/O AC parameters Section 4.5, "I/O AC Parameters" $<sup>^2\,</sup>$ SPI\_RDY is sampled internally by ipg\_clk and is asynchronous to all other CSPI signals. Single access mode (all control signals are not active for one display interface clock after each display access) Figure 59. Asynchronous Parallel System 80 Interface (Type 2) Timing Diagram ### 4.7.8.7.2 Asynchronous Parallel Interface Timing Parameters Figure 63 depicts timing of asynchronous parallel interfaces based on the system 80 and system 68k interfaces. Table 84 shows the timing characteristics at display access level. Table 83 shows the timing characteristics at the logical level—from configuration perspective. All timing diagrams are based on active low control signals (signals polarity is controlled through the DI\_DISP\_SIG\_POL register). Figure 63. Asynchronous Parallel Interface Timing Diagram Table 83. Asynchronous Display Interface Timing Parameters (Pixel Level) | ID | Parameter | Symbol | Value | Description | Unit | |-------|---------------------------------|--------|---------------|---------------------------------------------------|------| | IP27 | Read system cycle time | Tcycr | ACCESS_SIZE_# | predefined value in DI REGISTER | ns | | IP28a | Address Write system cycle time | Tcycwa | ACCESS_SIZE_# | predefined value in DI REGISTER | ns | | IP28d | Data Write system cycle time | Tcycwd | ACCESS_SIZE_# | predefined value in DI REGISTER | ns | | IP29 | RS start | Tdcsrr | UP# | RS strobe switch, predefined value in DI REGISTER | ns | | IP30 | CS start | Tdcsc | UP# | CS strobe switch, predefined value in DI REGISTER | ns | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 Figure 83. UDMA Out Device Terminates Transfer Timing Diagram #### **Table 96. UDMA Out Burst Timing Parameters** | ATA<br>Parameter | Parameter<br>from<br>Figure 81,<br>Figure 82,<br>Figure 83 | Value | Controlling<br>Variable | |------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------| | tack | tack | $tack (min) = (time_ack \times T) - (tskew1 + tskew2)$ | time_ack | | tenv | tenv | tenv (min) = (time_env $\times$ T) - (tskew1 + tskew2)<br>tenv (max) = (time_env $\times$ T) + (tskew1 + tskew2) | time_env | | tdvs | tdvs | $tdvs = (time_dvs \times T) - (tskew1 + tskew2)$ | time_dvs | | tdvh | tdvh | $tdvs = (time_dvh \times T) - (tskew1 + tskew2)$ | time_dvh | | tcyc | tcyc | tcyc = time_cyc × T - (tskew1 + tskew2) | time_cyc | | t2cyc | _ | $t2cyc = time\_cyc \times 2 \times T$ | time_cyc | | trfs1 | trfs | $trfs = 1.6 \times T + tsui + tco + tbuf + tbuf$ | _ | | _ | tdzfs | $tdzfs = time\_dzfs \times T - (tskew1)$ | time_dzfs | | tss | tss | tss = time_ss × T - (tskew1 + tskew2) | time_ss | | tmli | tdzfs_mli | tdzfs_mli =max (time_dzfs, time_mli) × T - (tskew1 + tskew2) | _ | | tli | tli1 | tli1 > 0 | _ | | tli | tli2 | tli2 > 0 | _ | | tli | tli3 | tli3 > 0 | _ | | tcvh | tcvh | $tcvh = (time_cvh \times T) - (tskew1 + tskew2)$ | time_cvh | | _ | ton<br>toff | ton = time_on × T - tskew1<br>toff = time_off × T - tskew1 | _ | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 Each of these steps is done in one CKIL period (usually 32 kHz). Power-down can be started because of a SIM Card removal detection or launched by the processor. Figure 87 and Table 98 shows the usual timing requirements for this sequence, with Fckil = CKIL frequency value. Figure 87. SmartCard Interface Power Down AC Timing **Table 98. Timing Requirements for Power Down Sequence** | ID | Parameter | Symbol | Min | Max | Unit | |------|--------------------------------------|----------------------|-------------|-------------|------| | SI7 | SIM reset to SIM clock stop | S <sub>rst2clk</sub> | 0.9×1/Fckil | 1.1×1/Fckil | ns | | SI8 | SIM reset to SIM TX data low | S <sub>rst2dat</sub> | 1.8×1/Fckil | 2.2×1/Fckil | ns | | SI9 | SIM reset to SIM voltage enable low | S <sub>rst2ven</sub> | 2.7×1/Fckil | 3.3×1/Fckil | ns | | SI10 | SIM presence detect to SIM reset low | S <sub>pd2rst</sub> | 0.9×1/Fckil | 1.1×1/Fckil | ns | Table 104. SSI Transmitter Timing with External Clock (continued) | ID | Parameter | Min | Max | Unit | | | | | |------|--------------------------------------|------|------|------|--|--|--|--| | SS39 | (Tx) CK high to STXD high impedance | _ | 15.0 | ns | | | | | | | Synchronous External Clock Operation | | | | | | | | | SS44 | SRXD setup before (Tx) CK falling | 10.0 | _ | ns | | | | | | SS45 | SRXD hold after (Tx) CK falling | 2.0 | _ | ns | | | | | | SS46 | SRXD rise/fall time | _ | 6.0 | ns | | | | | #### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI. - The terms WL and BL refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation). i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 #### **NOTE** - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - "Tx" and "Rx" refer to the Transmit and Receive sections of the SSI. - The terms WL and BL refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the FS timing is same as that of Tx Data (for example, during AC97 mode of operation). #### 4.7.16 UART Table 106 shows the UART I/O configuration based on which mode is enabled. **DTE Mode DCE Mode Port** Direction Description Direction Description RTS RTS from DTE to DCE RTS from DTE to DCE Output Input CTS Input CTS from DCE to DTE Output CTS from DCE to DTE DTR DTR from DTE to DCE DTR from DTE to DCE Output Input DSR Input DSR from DCE to DTE Output DSR from DCE to DTE Output DCD DCD from DCE to DTE DCD from DCE to DTE Input RΙ Input RING from DCE to DTE Output RING from DCE to DTE TXD\_MUX Serial data from DCE to DTE Serial data from DCE to DTE Input Output RXD\_MUX Serial data from DTE to DCE Serial data from DTE to DCE Output Input Table 106. UART I/O Configuration vs. Mode #### 4.7.16.1 UART Electrical This section describes the electrical information of the UART module. Table 128. 13 x 13 mm Signal Assignments, Power Rails, and I/O (continued) | Contact Name | Contact Assignment | Power Rail | I/O Buffer<br>Type | Direction<br>after Reset <sup>1</sup> | Configuraton after Reset <sup>1</sup> | |----------------------|--------------------|------------|--------------------|---------------------------------------|---------------------------------------| | EIM_A21 <sup>1</sup> | AD6 | NVCC_EMI | GPIO | Input | 100 kΩ pull-up | | EIM_A22 | AB9 | NVCC_EMI | GPIO | Output | High | | EIM_A23 <sup>1</sup> | AE5 | NVCC_EMI | GPIO | Input | 100 kΩ pull-up | | EIM_A24 | Y9 | NVCC_EMI | GPIO | Input | 100 kΩ pull-up | | EIM_A25 | AD5 | NVCC_EMI | GPIO | Input | 100 kΩ pull-up | | EIM_A26 | AB7 | NVCC_EMI | GPIO | Input | 100 kΩ pull-up | | EIM_A27 | AC6 | NVCC_EMI | GPIO | Input | Keeper | | EIM_BCLK | Y10 | NVCC_EMI | GPIO | Input | Keeper | | EIM_CRE | V6 | NVCC_EMI | GPIO | Output | High | | EIM_CS0 | Y17 | NVCC_EMI | GPIO | Output | High | | EIM_CS1 | W6 | NVCC_EMI | GPIO | Output | High | | EIM_CS2 | AE4 | NVCC_EMI | GPIO | Input | Keeper | | EIM_CS3 | Y8 | NVCC_EMI | GPIO | Input | Keeper | | EIM_CS4 | AC7 | NVCC_EMI | GPIO | Input | Keeper | | EIM_CS5 | Y7 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D16 | AB12 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D17 | AE8 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D18 | AD9 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D19 | AC10 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D20 | AD10 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D21 | AE10 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D22 | AE11 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D23 | AB11 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D24 | AE9 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D25 | AC9 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D26 | AD8 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D27 | AB10 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D28 | Y11 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D29 | AD7 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D30 | AC8 | NVCC_EMI | GPIO | Input | Keeper | | EIM_D31 | AB8 | NVCC_EMI | GPIO | Input | Keeper | | EIM_DA0 | AE15 | NVCC_EMI | GPIO | Input | Keeper | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 Table 128. 13 x 13 mm Signal Assignments, Power Rails, and I/O (continued) | Contact Name | Contact Assignment | Power Rail | I/O Buffer<br>Type | Direction<br>after Reset <sup>1</sup> | Configuraton after Reset <sup>1</sup> | |---------------|--------------------|---------------|--------------------|---------------------------------------|---------------------------------------| | NANDF_D8 | A4 | NVCC_NANDF_B | UHVIO | Input | Keeper | | NANDF_D9 | H6 | NVCC_NANDF_B | UHVIO | Input | Keeper | | NANDF_RB0 | D2 | NVCC_NANDF_A | UHVIO | Input | 100 kΩ pull-up | | NANDF_RB1 | C1 | NVCC_NANDF_A | UHVIO | Input | 100 kΩ pull-up | | NANDF_RB2 | D3 | NVCC_NANDF_A | UHVIO | Input | 100 kΩ pull-up | | NANDF_RB3 | C2 | NVCC_NANDF_A | UHVIO | Input | 100 kΩ pull-up | | NANDF_RDY_INT | D6 | NVCC_NANDF_B | UHVIO | Input | 100 kΩ pull-up | | NANDF_RE_B | F6 | NVCC_NANDF_A | UHVIO | Output | _ | | NANDF_WE_B | G6 | NVCC_NANDF_A | UHVIO | Output | _ | | NANDF_WP_B | E3 | NVCC_NANDF_A | UHVIO | Output | _ | | OWIRE_LINE | A15 | NVCC_PER12 | GPIO | Input | 100 kΩ pull-up | | PMIC_INT_REQ | AC18 | NVCC_SRTC_POW | GPIO | Input | 100 kΩ pull-up | | PMIC_ON_REQ | AE18 | NVCC_SRTC_POW | GPIO | Input | 100 kΩ pull-up | | PMIC_RDY | AC19 | NVCC_SRTC_POW | GPIO | Input | 100 kΩ pull-up | | PMIC_STBY_REQ | AB18 | NVCC_SRTC_POW | GPIO | Input | 100 kΩ pull-up | | POR_B | Y24 | NVCC_PER3 | LVIO | Input | 100 kΩ pull-up | | RESET_IN_B | AA25 | NVCC_PER3 | LVIO | Input | 100 kΩ pull-up | | SD1_CLK | A18 | NVCC_PER15 | UHVIO | Output | _ | | SD1_CMD | C17 | NVCC_PER15 | UHVIO | Input | 47 kΩ pull-up | | SD1_DATA0 | B18 | NVCC_PER15 | UHVIO | Input | 47 kΩ pull-up | | SD1_DATA1 | D17 | NVCC_PER15 | UHVIO | Input | 47 kΩ pull-up | | SD1_DATA2 | D18 | NVCC_PER15 | UHVIO | Input | 47 kΩ pull-up | | SD1_DATA3 | C18 | NVCC_PER15 | UHVIO | Input | 360 kΩ<br>pull-down | | SD2_CLK | A19 | NVCC_PER17 | UHVIO | Output | _ | | SD2_CMD | F16 | NVCC_PER17 | UHVIO | Input | 47 kΩ pull-up | | SD2_DATA0 | F18 | NVCC_PER17 | UHVIO | Input | 47 kΩ pull-up | | SD2_DATA1 | B21 | NVCC_PER17 | UHVIO Input | | 47 kΩ pull-up | | SD2_DATA2 | A21 | NVCC_PER17 | 117 UHVIO Input | | 47 kΩ pull-up | | SD2_DATA3 | F17 | NVCC_PER17 | PER17 UHVIO Input | | 360 kΩ<br>pull-down | | STR | D14 | NVCC_PER12 | _ | _ | _ | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 Table 131. 19 x 19 mm Signal Assignments, Power Rails, and I/O (continued) | Contact Name | Contact<br>Assignment | Power Rail | I/O Buffer Type | Direction after<br>Reset <sup>1</sup> | Configuraton<br>after Reset <sup>1</sup> | | |-------------------------|-----------------------|---------------|-----------------|---------------------------------------|------------------------------------------|--| | DISP1_DAT5 | T23 | NVCC_HS6 | HSGPIO | Input | Keeper | | | DISP1_DAT6 <sup>3</sup> | C22 | NVCC_IPU4 | GPIO | Input | Keeper | | | DISP1_DAT7 <sup>3</sup> | C23 | NVCC_IPU4 | GPIO | Input | Keeper | | | DISP1_DAT8 <sup>3</sup> | D21 | NVCC_IPU4 | GPIO | Input | Keeper | | | DISP1_DAT9 <sup>3</sup> | E20 | NVCC_IPU4 | GPIO | Input | Keeper | | | DISP2_DAT0 | R21 | NVCC_IPU8 | GPIO | Input | Keeper | | | DISP2_DAT1 | M19 | NVCC_IPU8 | GPIO | Input | Keeper | | | DISP2_DAT10 | W22 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT11 | R19 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT12 | Y23 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT13 | T19 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT14 | AA23 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT15 | T21 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT2 | P20 | NVCC_HS4_2 | HSGPIO | Input | Keeper | | | DISP2_DAT3 | P21 | NVCC_HS4_2 | HSGPIO | Input | Keeper | | | DISP2_DAT4 | V22 | NVCC_HS4_2 | HSGPIO | Input | Keeper | | | DISP2_DAT5 | V23 | NVCC_HS4_2 | HSGPIO | Input | Keeper | | | DISP2_DAT6 | N19 | NVCC_IPU8 | GPIO | Input | Keeper | | | DISP2_DAT7 | W23 | NVCC_IPU8 | GPIO | Input | Keeper | | | DISP2_DAT8 | P19 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISP2_DAT9 | R20 | NVCC_IPU9 | GPIO | Input | Keeper | | | DISPB2_SER_CLK | AC22 | NVCC_IPU2 | GPIO | Output | High | | | DISPB2_SER_DIN | U19 | NVCC_IPU2 | GPIO | Input | 100 kΩ pull-up | | | DISPB2_SER_DIO | V21 | NVCC_IPU2 | GPIO | Input | 100 kΩ pull-up | | | DISPB2_SER_RS | W21 | NVCC_IPU2 | GPIO | Output | High | | | DN | K22 | VDDA33 | Analog | Output | - | | | DP | K23 | VDDA33 | Analog | Output | - | | | DRAM_A0 | AB1 | NVCC_EMI_DRAM | DDR2 | Output | t High | | | DRAM_A1 | AA2 | NVCC_EMI_DRAM | DDR2 | Output | High | | | DRAM_A10 | V2 | NVCC_EMI_DRAM | DDR2 | Output | High | | | DRAM_A11 | U4 | NVCC_EMI_DRAM | DDR2 | Output | High | | | DRAM_A12 | U2 | NVCC_EMI_DRAM | DDR2 | Output | High | | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 ### Table 134. 19 $\times$ 19 mm, 0.8 Pitch Ball Map (continued) | | - | 2 | 3 | 4 | 5 | 9 | 7 | 8 | 6 | 10 | 7 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | |----|-------------|----------|------------|--------------|-------------|---------------|---------------|----------|----------|----------|----------|----------|------------|---------------|---------------|--------------|---------------|---------------|----------------|------------|----------------|-------------|-------------|----| | Я | DRAM_D3 | DRAM_D2 | DRAM_D1 | DRAM_D4 | VREF | NVCC_EMI_DRAM | VDD_FUSE | GNÐ | GNÐ | GND | GNÐ | GND | GND | GND | GND | GND | 22/ | NVCC_IPU9 | DISP2_DAT11 | DISP2_DAT9 | DISP2_DAT0 | CSI1_D10 | CSI1_D11 | В | | Ŧ | DRAM_D0 | DRAM_A14 | DRAM_SDCLK | DRAM_SDCLK_B | GND | NVCC_EMI_DRAM | GND_DIG_PLL_A | NCC | NCC | VCC | NCC | VCC | VDDA | NVCC_I2C | NGND_TV_BACK | GND | NCC | NVCC_IPU2 | DISP2_DAT13 | DI1_PIN13 | DISP2_DAT15 | DISP1_DAT4 | DISP1_DAT5 | Т | | n | DRAM_A13 | DRAM_A12 | EIM_SDBA1 | DRAM_A11 | DRAM_SDWE | VDD_DIG_PLL_A | GND_ANA_PLL_A | NVCC_EMI | NVCC_EMI | NVCC_EMI | NVCC_EMI | NVCC_EMI | NVCC_PER14 | NVCC_SRTC_POW | VREFOUT | NVCC_TV_BACK | GND_ANA_PLL_B | NVCC_PER3 | DISPB2_SER_DIN | POR_B | DI1_D0_CS | DISP1_DAT2 | DISP1_DAT3 | U | | ^ | EIM_SDBA0 | DRAM_A10 | DRAM_A9 | DRAM_CAS | DRAM_A3 | VDD_ANA_PLL_A | NVCC_EMI | EIM_D23 | EIM_EB3 | EIM_EB2 | EIM_DA11 | EIM_EB0 | EIM_DA1 | JTAG_MOD | JTAG_TCK | TVDAC_DHVDD | NGND_OSC | GND_DIG_PLL_B | CKIH1 | TEST_MODE | DISPB2_SER_DIO | DISP2_DAT4 | DISP2_DAT5 | Λ | | M | DRAM_RAS | DRAM_A8 | DRAM_A6 | DRAM_A4 | DRAM_SDCKE1 | EIM_CS0 | EIM_D31 | EIM_D27 | EIM_D21 | EIM_D17 | EIM_DA13 | EIM_EB1 | EIM_DA7 | JTAG_TRSTB | I2C1_CLK | PMIC_ON_REQ | NVCC_OSC | VDD_DIG_PLL_B | VDD_ANA_PLL_B | FASTR_ANA | DISPB2_SER_RS | DISP2_DAT10 | DISP2_DAT7 | W | | ٨ | DRAM_A7 | DRAM_A5 | DRAM_CS1 | DRAM_CS0 | EIM_DTACK | EIM_CS1 | EIM_CS2 | EIM_D29 | EIM_D25 | EIM_D19 | EIM_DA15 | EIM_DA9 | EIM_DA5 | JTAG_TDI | PMIC_STBY_REQ | CKIL | COMP | AHVDDRGB | AHVSSRGB | FASTR_DIG | RESET_IN_B | DI1_PIN11 | DISP2_DAT12 | Å | | VΥ | DRAM_SDCKE0 | DRAM_A1 | DRAM_A2 | EIM_BCLK | EIM_CS5 | EIM_CS4 | EIM_OE | EIM_A19 | EIM_A16 | EIM_D24 | EIM_D18 | EIM_DA12 | EIM_DA6 | EIM_DA2 | JTAG_TDO | PMIC_INT_REQ | PMIC_RDY | AHVDDRGB | AHVSSRGB | CKIH2 | SS_XLO | DI1_PIN12 | DISP2_DAT14 | VΥ | | | 1 | 2 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | i.MX51 Applications Processors for Consumer and Industrial Products, Rev. 6 ### Table 135. i.MX51 Data Sheet Document Revision History (continued) | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. 2 | 05/2010 | <ul> <li>Updated CaseTemperature Range column in Table 1, "Ordering Information," on page 3.</li> <li>Changed the VREFOUT column in Table 3, "Special Signal Considerations," on page 12.</li> <li>Added Section 3, "IOMUX Configuration for Boot Media".</li> <li>Updated Figure 2, "Power-Up Sequence," on page 24.</li> <li>Updated the Minimum and Maximum columns in Table 13, "i.MX51 Operating Ranges," on page 19.</li> <li>Added a note in Section 4.2.1, "Power-Up Sequence."</li> <li>Updated Section 4.2.1, "Power-Up Sequence."</li> <li>Changed the Input current (47 kΩ Pull-up) column in Table 21, "UHVIO DC Electrical Characteristics," on page 27 to Input current (75 kO Pull-up).</li> <li>Added new table for parameters for DDR2 Pad output buffer Impedance. See Table 27, "DDR2 I/O Output Buffer Impedance HVE = 0," on page 32.</li> <li>Added new section under Section 4.5, "I/O AC Parameters". See Section 4.5.4, "AC Electrical Characteristics for DDR2".</li> <li>Updated Table 47, "CAMP Electrical Parameters (CKIH1, CKIH2)," on page 48. In the VIH (for square wave input) parameter, the minimum frequency was changed to NVCC_PER3 - 0.25V and the maximum frequency was changed to NVCC_PER3.</li> <li>Added a note in Section 4.6.6, "NAND Flash Controller (NFC) Parameters" after Table 49.</li> <li>Updated Asymmetric Mode Min, Symmetric Mode Min, and Max columns of Table 50.</li> <li>Removed Conditions parameters of the Full scale output voltage row in Table 82.</li> <li>Updated Section 4.7.11, "P-ATA Timing Parameters". Replaced ATA/ATAPI-6 specification with ATA/ATAPI-5 specification.</li> <li>In Table 102, "SSI Transmitter Timing with Internal Clock," on page 135, under the Synchronous Internal Clock Operation section for ID SS20, minimum frequency was changed from 10.0 to 30.</li> <li>In Table 104, "SSI Transmitter Timing with Internal Clock," on page 136, under the Internal Clock Operation section for ID SS20, minimum frequency was changed from 10.0 to 30.</li> <li>In Table 104, "SSI Transmitter Timing with Leternal Clock," on</li></ul> | | Rev. 1 | 10/2009 | Initial public release. |