# E · / Faralog Devices Inc./Maxim Integrated - MAXQ617V-L000+UW Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | MAXQ20S                                                              |
| Core Size                  | 16-Bit                                                               |
| Speed                      | 12MHz                                                                |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                     |
| Number of I/O              | 10                                                                   |
| Program Memory Size        | 80KB (40K x 16)                                                      |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | ·                                                                    |
| RAM Size                   | 4K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.67V ~ 3.6V                                                         |
| Data Converters            |                                                                      |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -20°C ~ 70°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 16-WFBGA, WLBGA                                                      |
| Supplier Device Package    | 16-WLP                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/maxq617v-l000-uw |
|                            |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Infrared Remote Control System-on-Chip**

### **TABLE OF CONTENTS (continued)**

| Appendix A                                        | 23 |
|---------------------------------------------------|----|
| I <sup>2</sup> C Serial peripheral specifications | 23 |
| I <sup>2</sup> C Serial Diagrams                  | 25 |
| SPI Electrical Characteristics                    | 26 |
| SPI Timing Diagrams                               | 27 |
| USART Timing                                      | 28 |
| Revision History                                  | 29 |

### LIST OF FIGURES

### LIST OF TABLES

| Table 1. Watchdog Interrupt Timeout (Sysclk = 12MHz, CD[1:0] = 00).             | . 10 |
|---------------------------------------------------------------------------------|------|
| Table 2. USART Mode Details                                                     | . 16 |
| Table 3. Power-Fail Warning Voltage Selection                                   | . 17 |
| Table 4. Power-Fail Detection States During Normal Operation                    | . 18 |
| Table 5. Stop Mode Power-Fail Detection States with Power-Fail Monitor Enabled  | . 19 |
| Table 6. Stop Mode Power-Fail Detection States with Power-Fail Monitor Disabled | . 20 |

### **Infrared Remote Control System-on-Chip**

### **ELECTRICAL CHARACTERISTICS (continued)**

(Limits are 100% tested at  $T_A = +25^{\circ}$ C and  $T_A = +85^{\circ}$ C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                         | SYMBOL              | CONDITIONS                                                           | MIN                    | ТҮР                          | МАХ                    | UNITS |  |
|---------------------------------------------------|---------------------|----------------------------------------------------------------------|------------------------|------------------------------|------------------------|-------|--|
| Stop Mode Resume Time                             | t <sub>ON</sub>     |                                                                      | 375                    | 375 + (8192t <sub>CK</sub> ) |                        | μs    |  |
| Input Low Voltage for IRRX and All Port Pins      | V <sub>IL</sub>     |                                                                      | V <sub>GND</sub>       |                              | 0.3<br>V <sub>DD</sub> | V     |  |
| Input High Voltage for IRRX and All Port Pins     | V <sub>IH</sub>     |                                                                      | 0.7<br>V <sub>DD</sub> |                              | V <sub>DD</sub>        | V     |  |
| Input Hysteresis (Schmitt)                        | V <sub>IHYS</sub>   | $V_{DD} = 3.3V, T_A = +25^{\circ}C$                                  |                        | 300                          |                        | mV    |  |
| IRRX Input Filter Pulse-Width<br>Reject           | <sup>t</sup> IRRX_R |                                                                      |                        |                              | 50                     | ns    |  |
| IRRX Input Filter Pulse-Width<br>Accept           | t <sub>IRRX_A</sub> |                                                                      | 300                    |                              |                        | ns    |  |
| IRTX Sink Current                                 | I <sub>IRTX</sub>   | $V_{IRTX} \ge 0.25V$                                                 | 200                    |                              |                        | mA    |  |
|                                                   |                     | V <sub>DD</sub> = 3.6V, I <sub>OL</sub> = 11mA                       |                        | 0.4                          | 0.5                    |       |  |
| Output Low Voltage for All Port<br>Pins           | V <sub>OL</sub>     | $V_{DD} = 2.35V, I_{OL} = 8mA$                                       |                        | 0.4                          | 0.5                    | V     |  |
|                                                   |                     | V <sub>DD</sub> = 1.8V, I <sub>OL</sub> = 4.5mA                      |                        | 0.4                          | 0.5                    |       |  |
| Output High Voltage All Port Pins                 | V <sub>OH</sub>     | I <sub>OH</sub> = -2mA V <sub>DD</sub> - 0.5                         |                        |                              | V <sub>DD</sub>        | V     |  |
| Input/Output Pin Capacitance for<br>All Port Pins | C <sub>IO</sub>     |                                                                      |                        | 15                           |                        | pF    |  |
| Input Leakage Current for All<br>Pins             | ۱L                  | Internal pullup disabled                                             | -100                   |                              | +100                   | nA    |  |
| Input Pullup Resistor for RESET,                  | D                   | $V_{DD} = 3.0V, V_{OL} = 0.4V$                                       | 16                     | 28                           | 39                     | kΩ    |  |
| RRX, and All Port Pins                            |                     | $V_{DD} = 1.8V, V_{OL} = 0.4V$                                       | 18                     | 31                           | 43                     | kΩ    |  |
| LEARNING AMPLIFIER                                |                     | 1                                                                    |                        |                              |                        |       |  |
| IRRX Amplifier Input Low<br>Detection             | I <sub>DL</sub>     | $V_{DD} = 1.8V$ , $I_{RRCVEN} = 1$                                   |                        |                              | 0.2                    | μA    |  |
| IRRX Amplifier Input High<br>Detection            | IDH                 | V <sub>DD</sub> = 1.8V, I <sub>RRCVEN</sub> = 1                      | 1.25                   |                              |                        | μA    |  |
| CLOCK                                             |                     |                                                                      |                        |                              |                        |       |  |
| Internal Oscillator Frequency                     | fosc                |                                                                      |                        | 12                           |                        | MHz   |  |
|                                                   |                     | $T_{A} = -20^{\circ}C \text{ to } +70^{\circ}C$                      |                        |                              | ±1%                    |       |  |
| Internal Oscillator Variability                   | fosc_var            | $T_A = +25^{\circ}C, V_{DD} = 1.8V$                                  | _                      |                              | ±0.5%                  | MHz   |  |
|                                                   |                     | $T_A = +15^{\circ}C \text{ to } +40^{\circ}C, V_{DD} = 1.8V \pm 5\%$ |                        | ±0.5%                        |                        |       |  |

## **Infrared Remote Control System-on-Chip**

### **ELECTRICAL CHARACTERISTICS (continued)**

(Limits are 100% tested at  $T_A = +25^{\circ}$ C and  $T_A = +85^{\circ}$ C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                      | SYMBOL                | CONDITIONS                                                                                               | MIN                     | ТҮР               | МАХ                          | UNITS  |
|------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------|-------------------------|-------------------|------------------------------|--------|
| System Clock Period                            | t <sub>CK</sub>       |                                                                                                          |                         | 1/fosc            |                              | ns     |
| System Clock Frequency                         | fCK                   |                                                                                                          |                         | 1/t <sub>CK</sub> |                              | MHz    |
| NANOPOWER RING                                 |                       |                                                                                                          |                         |                   |                              |        |
|                                                | f                     | $T_A = +25^{\circ}C$                                                                                     | 3.0                     | 8.0               | 20.0                         |        |
| Nanopower Ring Frequency                       | <sup>†</sup> NANO     | $T_A = +25^{\circ}C, V_{DD} = POR voltage$                                                               | 1.7                     | 2.4               | kHz                          |        |
| WAKE-UP TIMER                                  |                       |                                                                                                          |                         |                   |                              |        |
| Wakeup Timer Interval                          | twakeup               |                                                                                                          | 1/<br>f <sub>NANO</sub> |                   | 65,535/<br>f <sub>NANO</sub> | S      |
| FLASH MEMORY                                   |                       |                                                                                                          |                         |                   |                              |        |
| System Clock During Flash<br>Programming/Erase | <sup>f</sup> FPSYSCLK | f <sub>FPSYSCLK</sub> /(FCKDIV[3:0]+1) must equal<br>1MHz, verify PFI = 0 before calling utility<br>ROM. |                         | f <sub>OSC</sub>  |                              | MHz    |
|                                                | t <sub>ME</sub>       | Mass erase                                                                                               |                         | 40                |                              | ms     |
| Flash Erase Time                               | terase                | Page erase                                                                                               |                         | 40                |                              | ms     |
| Flash Programming Time per<br>Word             | tprog                 | Excluding utility ROM overhead                                                                           |                         | 40                |                              | μs     |
| Write/Erase Cycles                             |                       |                                                                                                          | 20,000                  |                   |                              | Cycles |
| Data Retention                                 |                       | $T_A = +25^{\circ}C$                                                                                     | 100                     |                   |                              | Years  |

## **Infrared Remote Control System-on-Chip**

### **Ball Configuration**



### **Ball Description**

| BALL | NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FUNCTION                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|      | POWER BALLS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| B4   | V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Supply Voltage                                                                                                                                                                                                                                                           |  |  |  |  |  |
| C2   | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ground. Connect directly to the ground plane.                                                                                                                                                                                                                            |  |  |  |  |  |
| C4   | REG18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1.8V Regulator Output. This pin must be connected to ground through a $1.0\mu$ F external ceramic-<br>chip capacitor. The capacitor must be placed as close to this pin as possible. No devices other<br>than the capacitor should be connected to this pin.             |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RESET BALLS                                                                                                                                                                                                                                                              |  |  |  |  |  |
| A4   | Digital, Active-Low Reset Input/Output. The device remains in reset as long as this pin is low and begins executing from the utility ROM at address 8000h when this pin returns to a high state. The pin includes pullup current source; if this pin is driven by an external device, it should be driven by an open-drain source capable of sinking in excess of 4mA. This pin can be left unconnected if there is no need to place the device in a reset state using an external signal. This pin is driven low as an output when an internal reset condition occurs. |                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | IR FUNCTION BALLS                                                                                                                                                                                                                                                        |  |  |  |  |  |
| C1   | IRTX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | IR Transmit Output. This pin defaults to a high-impedance input with the weak pullup disabled during all forms of reset. Software must configure this pin after release from reset to remove the high-impedance input condition.                                         |  |  |  |  |  |
| B1   | IRRX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | IR Receive Input. This pin defaults to a high-impedance input with the weak pullup disabled during all forms of reset. Software must configure this pin after release from reset to remove the high-impedance input condition and to enable the IR amplifier if desired. |  |  |  |  |  |

# **Infrared Remote Control System-on-Chip**

| BALL | NAME                         |                                          | FUNCTION                                                                                                                                                                                                                                                                                                                                   |
|------|------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                              | GENERAL-PURP                             | OSE I/O AND SPECIAL FUNCTION BALLS                                                                                                                                                                                                                                                                                                         |
|      |                              | their input and output high-impedance mo | ose, Digital I/O Pins. These port pins function as general-purpose I/O pins with<br>ut states controlled by the PD0, PO0, and PI0 registers. All port pins default to<br>de after a reset. Software must configure these pins after release from reset to<br>bedance condition. All special functions must be enabled from software before |
|      |                              | GPIO PORT PIN                            | SPECIAL FUNCTION                                                                                                                                                                                                                                                                                                                           |
| A1   | P0.0<br>RX0<br>MOSI<br>INT0  | P0.0                                     | RX0: USART receive<br>MOSI: SPI master out slave in<br>INT0: External interrupt 0                                                                                                                                                                                                                                                          |
| B2   | P0.1<br>TX0<br>MISO<br>INT1  | P0.1                                     | TX0: USART transmit<br>MISO: SPI master in slave out<br>INT1: External interrupt 1                                                                                                                                                                                                                                                         |
| A2   | P0.2<br>SCL0<br>SCLK<br>INT2 | P0.2                                     | SCL0: I <sup>2</sup> C clock<br>SCLK: SPI clock<br>INT2: External interrupt 2                                                                                                                                                                                                                                                              |
| A3   | P0.3<br>SDA0<br>SSEL<br>INT3 | P0.3                                     | SDA0: I <sup>2</sup> C data<br>SSEL: SPI slave select<br>INT3: External interrupt 3                                                                                                                                                                                                                                                        |
| B3   | P0.4<br>TBA0<br>INT4         | P0.4                                     | TBA0: Timer B A0<br>INT4: External interrupt 4                                                                                                                                                                                                                                                                                             |
| C3   | P0.5<br>TBB0<br>INT5         | P0.5                                     | TBB0: Timer B B0<br>INT5: External interrupt 5                                                                                                                                                                                                                                                                                             |
|      |                              | their input and output                   | bse, Digital I/O Pins. These port pins function as general-purpose I/O pins with<br>ut states controlled by the PD1, PO1, and PI1 registers. The JTAG pins default<br>on with weak pullups enabled after a reset. The JTAG function can be disabled<br>the SC register.                                                                    |
|      |                              | GPIO PORT PIN                            | SPECIAL FUNCTION                                                                                                                                                                                                                                                                                                                           |
| D4   | P1.4/TCK/SCL1                | P1.4                                     | SCL1: I <sup>2</sup> C clock, TCK: JTAG test clock                                                                                                                                                                                                                                                                                         |
| D3   | P1.5/TDI/SDA1                | P1.5                                     | SDA1: I <sup>2</sup> C data, TDI: JTAG data input                                                                                                                                                                                                                                                                                          |
| D2   | P1.6/TMS                     | P1.6                                     | TMS: JTAG test mode select                                                                                                                                                                                                                                                                                                                 |
| D1   | P1.7/TDO                     | P1.7                                     | TDO: JTAG Data Output. TDO functions as the test-data output on reset and defaults to an input with a weak pullup. The output function of the test data is only enabled during the TAP's Shift_IR or Shift_DR states.                                                                                                                      |

### **Ball Description (continued)**

## **Infrared Remote Control System-on-Chip**

### **Detailed Description**

The MAXQ617 provides integrated, low-cost solutions that simplify the design of IR communications equipment such as universal remote controls. Standard features include the highly optimized, single-cycle, MAXQ, 16-bit RISC core; 80KB flash memory; 4KB data RAM; soft stack; 16 general-purpose registers; and three data pointers. The MAXQ core has the industry's best MIPS/ mA rating, allowing developers to achieve the same performance as competing microcontrollers at substantially lower clock rates. Lower active-mode current combined with the even lower stop-mode current (0.2µA typ) results in increased battery life. Application-specific peripherals include flexible timers for generating IR carrier frequencies and modulation. A high-current IR drive pin operates with an internal receiver amplifier without external components. It also includes general-purpose I/O pins ideal for keypad matrix input, and a power-fail-detection circuit to notify the application when the supply voltage is nearing the microcontroller's minimum operating voltage.

The internal 12MHz oscillator requires no external components and executes instructions. Operating from DC to 12MHz, almost all instructions execute in a single clock cycle (83.3ns at 12MHz), enabling nearly 12MIPS true-code operation. When active device operation is not required, an ultra-low-power stop mode can be invoked from software, resulting in guiescent current consumption of less than 0.2µA (typ) and 2.0µA (max). The combination of high-performance instructions and ultra-low stop-mode current increases battery life over competing microcontrollers. An integrated POR circuit with brownout support resets the device to a known condition following a power-up cycle or brownout condition. Additionally, a power-fail warning flag is set, and a power-fail interrupt can be generated when the system voltage falls below the power-fail warning voltage, V<sub>PFW</sub>. The configurable power-fail warning feature allows the application to notify the user that the system supply is low and appropriate action should be taken.

#### **Microprocessor**

The device is based on Maxim Integrated's low-power, 16-bit MAXQ20S. The core supports the Harvard memory architecture with separate 16-bit program and data address buses. A fixed 16-bit instruction word is standard, but data can be arranged in 8 or 16 bits. The MAXQ core in the device is implemented as a pipelined processor with performance approaching 1MIPS per MHz. The 16-bit data path is implemented around register modules, and each register module contributes specific functions to the core. The accumulator module consists of sixteen 16-bit registers and is tightly coupled with the arithmetic logic unit (ALU). A configurable soft stack supports program flow.

Execution of instructions is triggered by data transfer between functional register modules or between a functional register module and memory. Because data movement involves only source and destination modules, circuit switching activities are limited to active modules only. For power-conscious applications, this approach localizes power dissipation and minimizes switching noise. The modular architecture also provides a maximum of flexibility and reusability that are important for a microprocessor used in embedded applications.

The MAXQ instruction set is highly orthogonal. All arithmetical and logical operations can use any register in conjunction with the accumulator. Data movement is supported from any register to any other register. Memory is accessed through specific data-pointer registers with autoincrement/decrement support.

#### Memory

The microcontroller incorporates several memory types:

- 80KB flash memory
- 4KB SRAM data memory
- Dedicated utility ROM
- Soft stack

#### **Stack Memory**

The device provides a soft stack that can be used to store program return addresses (for subroutine calls and interrupt handling) and other general-purpose data. This soft stack is located in the SRAM data memory, which means that the SRAM data memory must be shared between the soft stack and general-purpose application data storage. However, the location and size of the soft stack is determined by the user, providing maximum flexibility when allocating resources for a particular application. The stack is used automatically by the processor when the CALL, RET, and RETI instructions are executed and when an interrupt is serviced. An application can also store and retrieve values explicitly using the stack by means of the PUSH, POP, and POPI instructions.

### **Infrared Remote Control System-on-Chip**

The SP pointer indicates the current top of the stack, which initializes by default to the top of the SRAM data memory. As values are pushed onto the stack, the SP pointer decrements, which means that the stack grows downward towards the bottom (lowest address) of the data memory. Popping values off the stack causes the SP pointer value to increase. Refer to the *User's Guide* for more details.

**Utility ROM** The utility ROM is located in program space beginning at address 8000h. This ROM includes the following routines:

- Production test routines (internal memory tests, memory loader, etc.), which are used for internal testing only, and are generally of no use to the end-application developer
- User-callable routines for buffer copying and fast table lookup (more information on these routines can be found in the *User's Guide*)

Following any reset, execution begins in the utility ROM at address 8000h. At this point, unless test mode has been invoked (which requires special programming through the JTAG interface), the utility ROM in the device always automatically jumps to location 0000h, which is the beginning of user application code.

#### Watchdog Timer

The internal watchdog timer greatly increases system reliability. The timer resets the device if software execution is disturbed. The watchdog timer is a free-running counter designed to be periodically reset by the application software. If software is operating correctly, the counter is periodically reset and never reaches its maximum count. However, if software operation is interrupted, the timer does not reset, triggering a system reset and optionally a watchdog timer interrupt. This protects the system against electrical noise or electrostatic discharge (ESD) upsets that could cause uncontrolled processor operation. The internal watchdog timer is an upgrade to older designs with external watchdog devices, reducing system cost and simultaneously increasing reliability.

The watchdog timer functions as the source of both the watchdog timer timeout and the watchdog timer reset. The timeout period can be programmed in a range of  $2^{15}$  to  $2^{24}$  system clock cycles. An interrupt is generated when the timeout period expires if the interrupt is enabled. All watchdog timer resets follow the programmed interrupt timeouts by 512 system clock cycles. If the watchdog timer is not restarted for another full interval in this time period, a system reset occurs when the reset timeout expires. See Table 1.

### IR Carrier Generation and Modulation Timer

The dedicated IR timer/counter module simplifies lowspeed infrared (IR) communication. The IR timer implements two pins (IRTX and IRRX) for supporting IR transmit and receive, respectively. The IRTX pin has no corresponding port pin designation, so the standard PD, PO, and PI port control status bits are not present. However, the IRTX pin output can be manipulated high or low using the PWCN.IRTXOUT and PWCN.IRTXOE bits when the IR timer is not enabled (i.e., IREN = 0).

| WD[1:0] | WATCHDOG CLOCK         | WATCHDOG INTERRUPT TIMEOUT | WATCHDOG RESET AFTER<br>WATCHDOG INTERRUPT (μs) |
|---------|------------------------|----------------------------|-------------------------------------------------|
| 00      | Sysclk/2 <sup>15</sup> | 2.7ms                      | 42.7                                            |
| 01      | Sysclk/2 <sup>18</sup> | 21.9ms                     | 42.7                                            |
| 10      | Sysclk/2 <sup>21</sup> | 174.7ms                    | 42.7                                            |
| 11      | Sysclk/2 <sup>24</sup> | 1.4s                       | 42.7                                            |

#### Table 1. Watchdog Interrupt Timeout (Syscik = 12MHz, CD[1:0] = 00)

### **Infrared Remote Control System-on-Chip**

The IR timer is composed of a carrier generator and a carrier modulator. The carrier generation module uses the 16-bit IR carrier register (IRCA) to define the high and low time of the carrier through the IR carrier high byte (IRCAH) and IR carrier low byte (IRCAL). The carrier modulator uses the IR data bit (IRDATA) and IR modulator time register (IRMT) to determine whether the carrier or the idle condition is present on IRTX.

The IR timer is enabled when the IR enable bit (IREN) is set to 1. The IR Value register (IRV) defines the beginning value for the carrier modulator. During transmission, the IRV register is initially loaded with the IRMT value and begins down counting towards 0000h, whereas in receive mode it counts upward from the initial IRV register value. During the receive operation, the IRV register can be configured to reload with 0000h when capture occurs on detection of selected edges or can be allowed to continue free-running throughout the receive operation. An overflow occurs when the IR timer value rolls over from 0FFFFh to 0000h. The IR overflow flag (IROV) is set to 1 and an interrupt is generated if enabled (IRIE = 1).

#### **Carrier Generation Module**

The IRCAH byte defines the carrier high time in terms of the number of IR input clocks, whereas the IRCAL byte defines the carrier low time.

- IR Input Clock (f<sub>IRCLK</sub>) = f<sub>SYS</sub>/2<sup>IRDIV</sup>[2:0]
- Carrier Frequency  $(f_{CARRIER}) = f_{IRCLK}/(IRCAH + IRCAL + 2)$
- Carrier High Time = IRCAH + 1
- Carrier Low Time = IRCAL + 1
- Carrier Duty Cycle = (IRCAH + 1)/(IRCAH + IRCAL + 2)

During transmission, the IRCA register is latched for each IRV down-count interval, and is sampled along with the IRTXPOL and IRDATA bits at the beginning of each new IRV down-count interval so that duty-cycle variation and frequency shifting is possible from one interval to the next, which is illustrated in Figure 1.

Figure 2 illustrates the basic carrier generation and its path to the IRTX output pin. The IR transmit polarity bit (IRTXPOL) defines the starting/idle state and the carrier polarity of the IRTX pin when the IR timer is enabled.

#### **IR Transmission**

During IR transmission (IRMODE = 1), the carrier generator creates the appropriate carrier waveform, while the carrier modulator performs the modulation. The carrier modulation can be performed as a function of carrier cycles or IRCLK cycles dependent on the setting of the IRCFME bit. When IRCFME = 0, the IRV down counter is clocked by the carrier frequency and thus the modulation is a function of carrier cycles (Figure 3). When IRCFME = 1, the IRV down counter is clocked by IRCLK, allowing carrier modulation timing with IRCLK resolution.

The IRTXPOL bit defines the starting/idle state as well as the carrier polarity for the IRTX pin. If IRTXPOL = 1, the IRTX pin is set to a logic-high when the IR timer module is enabled. If IRTXPOL = 0, the IRTX pin is set to a logic-low when the IR timer is enabled.

A separate register bit, IR data (IRDATA), is used to determine whether the carrier generator output is output to the IRTX pin for the next IRMT carrier cycles. When IRDATA = 1, the carrier waveform (or inversion of this waveform if IRTXPOL = 1) is output on the IRTX pin during the next IRMT cycles. When IRDATA = 0, the idle condition, as defined by IRTXPOL, is output on the IRTX pin during the next IRMT cycles.

The IR timer acts as a down counter in transmit mode. An IR transmission starts when the IREN bit is set to 1 when IRMODE = 1; when the IRMODE bit is set to 1 when IREN = 1; or when IREN and IRMODE are both set to 1 in the same instruction. The IRMT and IRCA registers, along with the IRDATA and IRTXPOL bits, are sampled at the beginning of the transmit process and every time the IR timer value reload its value. When the IRV reaches 0000h value, on the next carrier clock, it does the following:

- 1) Reloads IRV with IRMT.
- 2) Samples IRCA, IRDATA, and IRTXPOL.
- 3) Generates IRTX accordingly.
- 4) Sets IRIF to 1.
- 5) Generates an interrupt to the CPU if enabled (IRIE = 1).

To terminate the current transmission, the user can switch to receive mode (IRMODE = 0) or clear IREN to 0.

Carrier Modulation Time = IRMT + 1 carrier cycles



## **Infrared Remote Control System-on-Chip**

Figure 1. IR Transmit Frequency Shifting Example (IRCFME = 0)



Figure 2. IR Transmit Carrier Generation and Carrier Modulator Control



### **Infrared Remote Control System-on-Chip**

Figure 4. IR Capture

#### **Carrier Burst-Count Mode**

A special mode reduces the CPU processing burden when performing IR learning functions. Typically, when operating in an IR learning capacity, some number of carrier cycles are examined for frequency determination. Once the frequency has been determined, the IR receive function can be reduced to counting the number of carrier pulses in the burst and the duration of the combined mark-space time within the burst. To simplify this process, the receive burst-count mode (as enabled by the RXBCNT bit) can be used. When RXBCNT = 0, the standard IR receive capture functionality is in place. When RXBCNT = 1, the IRV capture operation is disabled and the interrupt flag associated with the capture no longer denotes a capture. In the carrier burst-count mode, the IRMT register only counts gualified edges. The IRIF interrupt flag (normally used to signal a capture when RXBCNT = 0) now becomes set if two IRCA cycles elapse without getting a gualified edge. The IRIF interrupt flag thus denotes absence of the carrier and the beginning of a space in the receive signal. When the RXBCNT bit is changed from 0 to 1, the IRMT register is set to 0001h. The IRCFME bit is still used to define

whether the IRV register is counting system IRCLK clocks or IRCA-defined carrier cycles. The IRXRL bit defines whether the IRV register is reloaded with 0000h on detection of a qualified edge (per the IRRXSEL[1:0] bits). Figure 5 and the descriptive sequence embedded in the figure illustrate the expected usage of the receive burst-count mode.

### **16-Bit Timers/Counters**

The microcontroller provides two timers/counters that support the following functions:

- 16-bit timer/counter
- 16-bit up/down autoreload
- Counter function of external pulse
- 16-bit timer with capture
- 16-bit timer with compare
- Input/output enhancements for pulse-width modulation
- Set/reset/toggle output state on comparator match
- Prescaler with 2<sup>n</sup> divider (for n = 0, 2, 4, 6, 8, 10)

## **Infrared Remote Control System-on-Chip**



Figure 5. Receive Burst-Count Example

### **Serial Peripherals**

#### Serial Peripheral Interface (SPI)

The device provides two SPI ports. The SPI is an interdevice bus protocol that provides fast, synchronous, fullduplex communications between devices. The integrated SPI interface acts as either an SPI master or slave device. The master drives the synchronous clock and selects which of several slaves is being addressed. Every SPI peripheral consists of a single shift register and control circuitry so that an addressed serial peripheral interface SPI peripheral is simultaneously transmitting and receiving. The maximum SPI master transfer rate is Sysclk/2. When operating as an SPI slave, the device can support up to Sysclk/4 SPI transfer rate. Data can be transferred as an 8-bit or 16-bit value, MSB first. In addition, the SPI module supports configuration of the active SSEL state through the slave active-select pin.

Four signals are used in SPI communication:

- **SCLK:** The synchronous clock used by all devices. The master drives this clock and the slaves receive the clock. Note that SCLK can be gated and need not be driven between SPI transactions.
- **MOSI:** Master out-slave in. This is the main data line driven by the master to all slaves on the SPI bus. Only the selected slave clocks data from MOSI.

## **Infrared Remote Control System-on-Chip**

- **MISO:** Master in-slave out. This is the main data line driven by the selected slave to the master. Only the selected slave may drive this circuit. In fact, it is the only circuit in the SPI bus arrangement that a slave is ever permitted to drive.
- SSEL: This signal is unique to each slave. When active (generally low), the selected slave must drive MISO.

#### I<sup>2</sup>C Bus

The microcontroller provides two internal I<sup>2</sup>C bus master/ slave peripherals for communication with a wide variety of other I<sup>2</sup>C-enabled devices. The I<sup>2</sup>C bus is a 2-wire, bidirectional bus using two bus lines—the serial data line (SDA) and the serial clock line (SCL)—and a ground line. Both the SDA and SDL lines must be driven as opencollector/drain outputs. External resistors are required to pull the lines to a logic-high state.

The device supports both the master and slave protocols. In the master mode, the device has ownership of the I<sup>2</sup>C bus, drives the clock, and generates the START and STOP signals. This allows it to send data to a slave or receive data from a slave as required. In slave mode, the device relies on an externally generated clock to drive SCL and responds to data and commands only when requested by the I<sup>2</sup>C master device.

#### USART

The device provides two USART peripherals with operation modes described in <u>Table 2</u>. The USART provides the following features:

- 2-wire interface
- Full-duplex operation for asynchronous data transfers
- Half-duplex operation for synchronous data transfers
- Programmable interrupt when transmit or receive data operation completes
- Independent programmable baud-rate generator
- Optional 9th bit parity support
- Start/stop bit support

### General-Purpose I/O

The microcontroller provides port pins for general-purpose I/O that have the following features:

- CMOS output drivers
- Schmitt trigger inputs
- Optional weak pullup to V<sub>DD</sub> when operating in input mode

While the microcontroller is in a reset state, all port pins become high impedance with both weak pullups and input buffers disabled, unless otherwise noted.

From a software perspective, each port appears as a group of peripheral registers with unique addresses. Special function pins can also be used as general-purpose I/O pins when the special functions are disabled. For a detailed description of the special functions available for each pin, refer to the *User's Guide*.

### **On-Chip Oscillator**

The device provides an internal 12MHz oscillator that requires no external components, thereby reducing system cost, PCB area, and radiated EMI.

### **Operating Modes**

The lowest power mode of operation is stop mode. In this mode, CPU state and memories are preserved, but the CPU is not actively running. Wake-up sources include external I/O interrupts, the power-fail warning interrupt, wake-up timer, or a power-fail reset. Any time the micro-controller is in a state where code does not need to be executed, the user software can put the device into stop mode. The nanopower ring oscillator is an internal ultra-low-power (400nA) 8kHz ring oscillator that can be used to drive a wake-up timer that exits stop mode. The wake-up timer is programmable by software in steps of 125µs up to approximately 8s.

| MODE   | ТҮРЕ         | START BITS | DATA BITS | STOP BITS |
|--------|--------------|------------|-----------|-----------|
| Mode 0 | Synchronous  | N/A        | 8         | N/A       |
| Mode 1 | Asynchronous | 1          | 8         | 1         |
| Mode 2 | Asynchronous | 1          | 8 + 1     | 1         |
| Mode 3 | Asynchronous | 1          | 8 + 1     | 1         |

#### Table 2. USART Mode Details



## **Infrared Remote Control System-on-Chip**

Figure 8. Stop Mode Power-Fail Detection with Power-Fail Monitor Disabled

### Table 6. Stop Mode Power-Fail Detection States with Power-Fail Monitor Disabled

| STATE | POWER-FAIL | INTERNAL<br>REGULATOR | CRYSTAL<br>OSCILLATOR | SRAM<br>RETENTION | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|------------|-----------------------|-----------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A     | Off        | Off                   | Off                   | Yes               | Application enters stop mode.<br>V <sub>DD</sub> > V <sub>RST</sub> .<br>CPU in stop mode.                                                                                                                                                                                                                                                                                                                                                            |
| В     | Off        | Off                   | Off                   | Yes               | V <sub>DD</sub> < V <sub>PFW</sub> .<br>Power-fail not detected because power-fail<br>monitor is disabled.                                                                                                                                                                                                                                                                                                                                            |
| С     | On         | On                    | On                    | Yes               | V <sub>RST</sub> < V <sub>DD</sub> < V <sub>PFW</sub> .<br>An interrupt occurs that causes the CPU to<br>exit stop mode.<br>Power-fail monitor is turned on, detects a<br>power-fail warning, and sets the power-fail<br>interrupt flag.<br>Turn on regulator and crystal.<br>Crystal warmup time, t <sub>XTAL_RDY</sub> .<br>On stop mode exit, CPU vectors to the<br>higher priority of power-fail and the interrupt<br>that causes stop mode exit. |

### **Infrared Remote Control System-on-Chip**

### Additional Documentation

Engineers must have the following documents to fully use this device:

- This data sheet, containing pin descriptions, feature overviews, and electrical specifications.
- The device-appropriate user guide, containing detailed information and programming guidelines for core features and peripherals.
- Errata sheets for specific revisions noting deviations from published specifications.

For information regarding these documents, visit Technical Support at <u>support.maximintegrated.com/</u><u>micro</u>.

### **Development and Technical Support**

Contact technical support for information about highly versatile, affordable development tools, available from Maxim Integrated and third-party vendors.

- Evaluation kits
- Compilers
- Integrated development environments (IDEs)
- USB interface modules for programming and debugging

For technical support, go to support.maximintegrated.com/micro.

### **Ordering Information/Selector Guide**

| PART            | TEMP RANGE     | OPERATING<br>VOLTAGE (V) | PROGRAM<br>MEMORY (KB) | DATA<br>MEMORY (KB) | GPIO | PIN-PACKAGE |
|-----------------|----------------|--------------------------|------------------------|---------------------|------|-------------|
| MAXQ617V-XXXX+T | -20°C to +70°C | 1.67 to 3.6              | 80 Flash               | 4                   | 10   | 16 WLP      |

**Note:** The 4-digit suffix "-XXXX" indicates a device preprogrammed at Maxim Integrated with proprietary customer-supplied software. For more information on factory preprogramming of this device, contact Maxim Integrated at

support.maximintegrated.com/micro

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO.    | LAND PATTERN NO.                  |
|--------------|--------------|----------------|-----------------------------------|
| 16 WLP       | W162K2+1     | <u>21-0491</u> | Refer to<br>Application Note 1891 |

# **Infrared Remote Control System-on-Chip**

### Appendix A

### I<sup>2</sup>C SERIAL PERIPHERAL SPECIFICATIONS

(Figure 9 and Figure 10)

|                                                                                                                   | CYMBOL                |                                                                                                                 | STANDARD MODE         |                       | FAST MODE                 |                           | UNITS |
|-------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|---------------------------|---------------------------|-------|
| PARAMETER                                                                                                         | SYMBOL                | CONDITIONS                                                                                                      | MIN                   | MAX                   | MIN                       | MAX                       | UNITS |
| Input Low Voltage                                                                                                 | V <sub>IL_I2C</sub>   | Supply voltages that mismatch $I^2C$ bus levels must relate input levels to the $R_P$ pullup voltage            | -0.5                  | 0.3 x V <sub>DD</sub> | -0.5                      | 0.3 x V <sub>DD</sub>     | V     |
| Input High Voltage                                                                                                | V <sub>IH_I2C</sub>   | Supply voltages that mismatch $I^2C$ bus levels must relate input levels to the $R_P$ pullup voltage            | 0.7 x V <sub>DD</sub> |                       | 0.7 x V <sub>DD</sub>     | V <sub>DD</sub> +<br>0.5V | V     |
| Input Hysteresis<br>(Schmitt)                                                                                     | V <sub>IHYS_I2C</sub> | $V_{DD} > 2V$                                                                                                   |                       |                       | 0.05 x<br>V <sub>DD</sub> |                           | V     |
| Output Logic-Low (Open<br>Drain or Open Collector)                                                                | V <sub>OL_I2C</sub>   | V <sub>DD</sub> > 2V, 3mA sink<br>current                                                                       | 0                     | 0.4                   | 0                         | 0.4                       | V     |
| Capacitive Load for Each<br>Bus Line                                                                              | CB                    |                                                                                                                 |                       | 400                   |                           | 400                       | pF    |
| Output Fall Time from<br>V <sub>IH_MIN</sub> to V <sub>IL_MAX</sub> with<br>Bus Capacitance from<br>10pF to 400pF | <sup>t</sup> OF_I2C   | t <sub>R/F_I2C</sub> exceeds<br>t <sub>OF_I2C</sub> , which permits<br>RS to be connected as<br>shown in figure |                       | 250                   | 20 +<br>0.1C <sub>B</sub> | 250                       | ns    |
| Pulse Width of Spike<br>Filtering That Must Be<br>Suppressed by Input<br>Filter                                   | tsp_12C               |                                                                                                                 |                       |                       | 0                         | 50                        | ns    |
| Input Current on I/O                                                                                              | I <sub>IN_I2C</sub>   | Input voltage from<br>0.1 x V <sub>DD</sub> to 0.9 x V <sub>DD</sub>                                            | -10                   | +10                   | -10                       | +10                       | μA    |
| I/O Capacitance                                                                                                   | C <sub>IO_I2C</sub>   |                                                                                                                 |                       | 10                    |                           | 10                        | рF    |
| I <sup>2</sup> C Bus Operating<br>Frequency                                                                       | f <sub>I2C</sub>      |                                                                                                                 | 0                     | 100                   | 0                         | 400                       | kHz   |
| System Frequency                                                                                                  | f <sub>SYS</sub>      |                                                                                                                 | 0.90                  |                       | 3.60                      |                           | MHz   |
| I <sup>2</sup> C Bit Rate                                                                                         | f <sub>I2C</sub>      |                                                                                                                 |                       | f <sub>SYS</sub> /8   |                           | f <sub>SYS</sub> /8       | Hz    |
| Hold Time After<br>(Repeated) START                                                                               | t <sub>HD:STA</sub>   |                                                                                                                 | 4.0                   |                       | 0.6                       |                           | μs    |
| Clock Low Period                                                                                                  | tLOW_I2C              |                                                                                                                 | 4.7                   |                       | 1.3                       |                           | μs    |
| Clock High Period                                                                                                 | tHIGH_I2C             |                                                                                                                 | 4.0                   |                       | 0.6                       |                           | μs    |
| Setup Time for Repeated<br>START                                                                                  | <sup>t</sup> SU:STA   |                                                                                                                 | 4.7                   |                       | 0.6                       |                           | μs    |

## **Infrared Remote Control System-on-Chip**

### I<sup>2</sup>C SERIAL PERIPHERAL SPECIFICATIONS (continued)

(Figure 9 and Figure 10)

|                                                                                         | OVMDOL              |                                                                                                                                                                                                                                                                                                                                                                                                                       | STANDARD MODE         |      | FAST MODE                 |     | LINITO |
|-----------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------------------------|-----|--------|
| PARAMETER                                                                               | SYMBOL              | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                            | MIN                   | MAX  | MIN                       | MAX |        |
| Hold Time for Data                                                                      | <sup>t</sup> hd:dat | A device must internally<br>provide a hold time<br>of at least 300ns for<br>$V_{IH_12C(MIN)}$ to bridge the<br>undefined region of the<br>falling edge of SCL. The<br>maximum t <sub>HD:DAT</sub> needs<br>to be met only if the<br>device does not stretch<br>the SCL low period                                                                                                                                     | 0                     | 3.45 | 0                         | 0.9 | με     |
| Setup Time for Data                                                                     | <sup>t</sup> SU:DAT | A fast-mode I <sup>2</sup> C bus<br>device can be used in<br>a standard-mode I <sup>2</sup> C<br>bus system; if such a<br>device does not stretch<br>the low period of the SCL<br>signal, it must output<br>the next data bit to the<br>SDA line $t_{R_12C}(MAX) +$<br>$t_{SU:DAT} = 1000 + 250$<br>= 1250ns (according to<br>the standard-mode I <sup>2</sup> C<br>specification) before the<br>SCL line is released | 250                   |      | 100                       |     | ns     |
| SDA/SCL Fall Time                                                                       | t <sub>F_I2C</sub>  |                                                                                                                                                                                                                                                                                                                                                                                                                       |                       | 300  | 20 +<br>0.1C <sub>B</sub> | 300 | ns     |
| SDA/SCL Rise Time                                                                       | t <sub>R_I2C</sub>  |                                                                                                                                                                                                                                                                                                                                                                                                                       |                       | 1000 | 20 +<br>0.1C <sub>B</sub> | 300 | ns     |
| Setup Time for STOP                                                                     | t <sub>SU:STO</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                       | 4.0                   |      | 0.6                       |     | μs     |
| Bus Free Time Between<br>STOP and START                                                 | t <sub>BUF</sub>    |                                                                                                                                                                                                                                                                                                                                                                                                                       | 4.7                   |      | 1.3                       |     | μs     |
| Noise Margin at the<br>Low Level for Each<br>Connected Device<br>(Including Hysteresis) | V <sub>nL_I2C</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.1 x V <sub>DD</sub> |      | 0.1 x V <sub>DD</sub>     |     | V      |
| Noise Margin at the<br>Low Level for Each<br>Connected Device<br>(Including Hysteresis) | V <sub>nH_I2C</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.2 x V <sub>DD</sub> |      | 0.2 x V <sub>DD</sub>     |     | V      |

## **Infrared Remote Control System-on-Chip**

### SERIAL PERIPHERAL INTERFACE (SPI) SPECIFICATIONS

(Figure 11 and Figure 12)

| PARAMETER                                               | SYMBOL                                 | CONDITIONS | MIN                         | ТҮР                 | MAX                | UNITS |
|---------------------------------------------------------|----------------------------------------|------------|-----------------------------|---------------------|--------------------|-------|
| SPI Master Operating Frequency                          | 1/t <sub>MCK</sub>                     |            |                             |                     | f <sub>CK</sub> /2 | MHz   |
| SPI Slave Operating Frequency                           | 1/t <sub>SCK</sub>                     |            |                             |                     | f <sub>CK</sub> /4 | MHz   |
| SCLK Output Pulse-Width High/<br>Low                    | t <sub>MCH</sub> ,<br>t <sub>MCL</sub> |            | t <sub>MCK</sub> /2<br>- 35 |                     |                    | ns    |
| MOSI Output Hold Time After SCLK<br>Sample Edge         | t <sub>MOH</sub>                       |            | t <sub>MCK</sub> /2<br>- 35 |                     |                    | ns    |
| MOSI Output Valid to Sample Edge                        | t <sub>MOV</sub>                       |            | t <sub>MCK</sub> /2<br>- 35 |                     |                    | ns    |
| MISO Input Valid to SCLK Sample<br>Edge Rise/Fall Setup | t <sub>MIS</sub>                       |            | 35                          |                     |                    | ns    |
| MISO Input to SCLK Sample Edge<br>Rise/Fall Hold        | t <sub>MIH</sub>                       |            | 0                           |                     |                    | ns    |
| SCLK Input Pulse-Width High/Low                         | t <sub>SCH</sub> , t <sub>SCL</sub>    |            |                             | t <sub>SCK</sub> /2 |                    | ns    |
| SSEL Active to First Shift Edge                         | t <sub>SSE</sub>                       |            |                             | 50                  |                    | ns    |
| MOSI Input to SCLK Sample Edge<br>Rise/Fall Setup       | tsis                                   |            | 35                          |                     |                    | ns    |
| MOSI Input from SCLK Sample<br>Edge Transition Hold     | t <sub>SIH</sub>                       |            | 35                          |                     |                    | ns    |
| MISO Output Valid After SCLK Shift<br>Edge Transition   | t <sub>SOV</sub>                       |            |                             |                     | 70                 | ns    |
| SCLK Inactive to SSEL Rising                            | t <sub>SD</sub>                        |            | 35                          |                     |                    | ns    |

## **Infrared Remote Control System-on-Chip**

### **SPI Timing Diagrams**



Figure 11. SPI Master Communication Timing



Figure 12. SPI Slave Communication Timing

## **Infrared Remote Control System-on-Chip**

### **USART MODE 0 SPECIFICATIONS**

| PARAMETER                     | SYMBOL            | CONDITIONS | MIN TYP MAX         | UNITS |
|-------------------------------|-------------------|------------|---------------------|-------|
| TXD Clock Period              | t <sub>XLXL</sub> | SM2 = 0    | 12t <sub>CLCL</sub> | ns    |
|                               |                   | SM2 = 1    | 4t <sub>CLCL</sub>  | ns    |
| TXD Clock High Time           | <sup>t</sup> XHXL | SM2 = 0    | 3t <sub>CLCL</sub>  | ns    |
|                               |                   | SM2 = 1    | 2t <sub>CLCL</sub>  | ns    |
| RXD Output Data Valid to TXD  | t <sub>QVXH</sub> | SM2 = 0    | 10t <sub>CLCL</sub> | ns    |
| Clock Rising Edge             |                   | SM2 = 1    | 3t <sub>CLCL</sub>  | ns    |
| RXD Output Data Hold from TXD | <sup>t</sup> хнон | SM2 = 0    | 2t <sub>CLCL</sub>  | ns    |
| Clock Rising Edge             |                   | SM2 = 1    | t <sub>CLCL</sub>   | ns    |
| RXD Input Data Valid to TXD   | t <sub>DVXH</sub> | SM2 = 0    | t <sub>CLCL</sub>   | ns    |
| Clock Rising Edge             |                   | SM2 = 1    | t <sub>CLCL</sub>   | ns    |
| RXD Input Data Hold after TXD |                   | SM2 = 0    | t <sub>CLCL</sub>   | ns    |
| Clock Rising Edge             | <sup>t</sup> XHDH | SM2 = 1    | tCLCL               | ns    |



**USART** Timing

Figure 13. USART Timing Diagram

## **Infrared Remote Control System-on-Chip**

### **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 12/13    | Initial release |         |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

#### Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000

© 2013 Maxim Integrated Products, Inc.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.