



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                      |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 60MHz                                                                      |
| Connectivity               | SPI, UART/USART                                                            |
| Peripherals                | POR, PWM, WDT                                                              |
| Number of I/O              | 50                                                                         |
| Program Memory Size        | 64KB (64K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 2K x 8                                                                     |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 68-LCC (J-Lead)                                                            |
| Supplier Device Package    | 68-PLCC (24.23x24.23)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51ed2-smsum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## AT89C51RD2/ED2

## 2. Block Diagram



(1): Alternate function of Port 1(2): Alternate function of Port 3





#### Table 3-11. SFR Mapping

| A0h | P2<br>1111 1111   |                   | AUXR1<br>0XXX X0X0 |                     |                   |                  | WDTRST<br>XXXX XXXX | WDTPRG<br>XXXX X000 | A7h |
|-----|-------------------|-------------------|--------------------|---------------------|-------------------|------------------|---------------------|---------------------|-----|
| 98h | SCON<br>0000 0000 | SBUF<br>XXXX XXXX | BRL<br>0000 0000   | BDRCON<br>XXX0 0000 | KBLS<br>0000 0000 | KBE<br>0000 0000 | KBF<br>0000 0000    |                     | 9Fh |
| 90h | P1<br>1111 1111   |                   |                    |                     |                   |                  |                     | CKRL<br>1111 1111   | 97h |
| 88h | TCON<br>0000 0000 | TMOD<br>0000 0000 | TL0<br>0000 0000   | TL1<br>0000 0000    | TH0<br>0000 0000  | TH1<br>0000 0000 | AUXR<br>0X00 1000   | CKCON0<br>0000 0000 | 8Fh |
| 80h | P0<br>1111 1111   | SP<br>0000 0111   | DPL<br>0000 0000   | DPH<br>0000 0000    |                   |                  |                     | PCON<br>00X1 0000   | 87h |
|     | 0/8               | 1/9               | 2/A                | 3/B                 | 4/C               | 5/D              | 6/E                 | 7/F                 |     |

reserved

## 4. Pin Configurations







# AT89C51RD2/ED2

 Table 4-1.
 Pin Description (Continued)

|              |        | Pin N  | lumber |        | Turne |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|--------|--------|--------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonic     | PLCC44 | VQFP44 | PLCC68 | VQFP64 | туре  | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ALE/PRO<br>G | 33     | 27     | 68     | 56     | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the<br>low byte of the address during an access to external memory. In normal<br>operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the<br>oscillator frequency, and can be used for external timing or clocking. Note<br>that one ALE pulse is skipped during each access to external data<br>memory. This pin is also the program pulse input (PROG) during Flash<br>programming. ALE can be disabled by setting SFR's AUXR.0 bit. With<br>this bit set, ALE will be inactive during internal fetches. |
| PSEN         | 32     | 26     | 67     | 55     | 0     | <b>Program Strobe ENable:</b> The read strobe to external program memory.<br>When executing code from the external program memory, <u>PSEN</u> is<br>activated twice each machine cycle, except that two <u>PSEN</u> activations<br>are skipped during each access to external data memory. <u>PSEN</u> is not<br>activated during fetches from internal program memory.                                                                                                                                                                                                                 |
| EA           | 35     | 29     | 2      | 58     | I     | <b>External Access Enable:</b> EA must be externally held low to enable the device to fetch code from external program memory locations 0000H to FFFFH. If security level 1 is programmed, EA will be internally latched on Reset.                                                                                                                                                                                                                                                                                                                                                       |



## AT89C51RD2/ED2

## 7. Enhanced Features

In comparison to the original 80C52, the AT89C51RD2/ED2 implements some new features, which are:

- X2 option
- Dual Data Pointer
- Extended RAM
- Programmable Counter Array (PCA)
- Hardware Watchdog
- SPI interface
- 4-level interrupt priority system
- · Power-off flag
- ONCE mode
- ALE disabling
- Some enhanced features are also located in the UART and the Timer 2

#### 7.1 X2 Feature

The AT89C51RD2/ED2 core needs only 6 clock periods per machine cycle. This feature called 'X2' provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
- Save power consumption while keeping same CPU power (oscillator power saving).
- Save power consumption by dividing dynamically the operating frequency by 2 in operating and idle modes.
- Increase CPU power by 2 while keeping same crystal frequency.

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

#### 7.1.1 Description

The clock for the whole circuit and peripherals is first divided by two before being used by the CPU core and the peripherals.

This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%.

Figure 7-1 shows the clock generation block diagram. X2 bit is validated on the rising edge of the XTAL1  $\div$  2 to avoid glitches when switching from X2 to STD mode. Figure 7-2 shows the switching mode waveforms.





Reset Value = XXXX XX0X0b

Not bit addressable

Note: 1. Bit 2 stuck at 0; this allows to use INC AUXR1 to toggle DPS without changing GF3.

#### ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Modifies DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added 00A2 AUXR1 EQU 0A2H 0000 909000MOV DPTR, #SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR, #DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers 000A E0 MOVX A, @DPTR ; get a byte from SOURCE 000B A3 INC DPTR ; increment SOURCE address 000C 05A2 INC AUXR1 ; switch data pointers 000E F0 MOVX @DPTR,A ; write the byte to DEST 000F A3 INC DPTR ; increment DEST address 0010 70F6JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                    |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TF2             | <b>Timer 2 overflow Flag</b><br>Must be cleared by software.<br>Set by hardware on Timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                                                 |
| 6             | EXF2            | <b>Timer 2 External Flag</b><br>Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2<br>= 1.<br>When set, causes the CPU to vector to Timer 2 interrupt routine when Timer 2 interrupt<br>is enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode<br>(DCEN = 1). |
| 5             | RCLK            | <b>Receive Clock bit</b><br>Cleared to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use Timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                                   |
| 4             | TCLK            | <b>Transmit Clock bit</b><br>Cleared to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use Timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                                                |
| 3             | EXEN2           | <b>Timer 2 External Enable bit</b><br>Cleared to ignore events on T2EX pin for Timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is detected, if<br>Timer 2 is not used to clock the serial port.                                                                                                  |
| 2             | TR2             | Timer 2 Run control bit<br>Cleared to turn off Timer 2.<br>Set to turn on Timer 2.                                                                                                                                                                                                                                                             |
| 1             | C/T2#           | <b>Timer/Counter 2 select bit</b><br>Cleared for timer operation (input from internal clock system: F <sub>CLK PERIPH</sub> ).<br>Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode.                                                                                                     |
| 0             | CP/RL2#         | <b>Timer 2 Capture/Reload bit</b><br>If RCLK = 1 or TCLK = 1, CP/RL2# is ignored and timer is forced to auto-reload on Timer<br>2 overflow.<br>Cleared to auto-reload on Timer 2 overflows or negative transitions on T2EX pin if<br>EXEN2=1.<br>Set to capture on negative transitions on T2EX pin if EXEN2 = 1.                              |

Reset Value = 0000 0000b Bit addressable





#### Table 13-2. CCON Register

CCON - PCA Counter Control Register (D8h)

| 7             | 6               | 5                                                        | 4                                                                                                                                                                                                                  | 3                            | 2      | 1    | 0    |  |  |
|---------------|-----------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------|------|------|--|--|
| CF            | CR              | -                                                        | CCF4                                                                                                                                                                                                               | CCF3                         | CCF2   | CCF1 | CCF0 |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                              |                                                                                                                                                                                                                    |                              |        |      |      |  |  |
| 7             | CF              | PCA Counter<br>Set by hardwa<br>set. CF<br>may be set by | PCA Counter Overflow flag<br>Set by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is<br>set. CF<br>may be set by either hardware or software but can only be cleared by software. |                              |        |      |      |  |  |
| 6             | CR              | PCA Counter<br>Must be clear<br>Set by softwar           | PCA Counter Run control bit<br>Must be cleared by software to turn the PCA counter off.<br>Set by software to turn the PCA counter on.                                                                             |                              |        |      |      |  |  |
| 5             | -               | Reserved<br>The value rea                                | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                    |                              |        |      |      |  |  |
| 4             | CCF4            | PCA Module<br>Must be cleard<br>Set by hardwa            | PCA Module 4 interrupt flag<br>Must be cleared by software.<br>Set by hardware when a match or capture occurs.                                                                                                     |                              |        |      |      |  |  |
| 3             | CCF3            | PCA Module<br>Must be cleard<br>Set by hardwa            | <b>3 interrupt fla</b><br>ed by software.<br>are when a mat                                                                                                                                                        | <b>g</b><br>ich or capture o | ccurs. |      |      |  |  |
| 2             | CCF2            | PCA Module<br>Must be cleard<br>Set by hardwa            | 2 interrupt fla<br>ed by software.<br>are when a mat                                                                                                                                                               | <b>g</b><br>.ch or capture o | ccurs. |      |      |  |  |
| 1             | CCF1            | PCA Module<br>Must be cleard<br>Set by hardwa            | PCA Module 1 interrupt flag<br>Must be cleared by software.<br>Set by hardware when a match or capture occurs.                                                                                                     |                              |        |      |      |  |  |
| 0             | CCF0            | PCA Module<br>Must be cleare<br>Set by hardwa            | <b>0 interrupt fla</b><br>ed by software.<br>are when a mat                                                                                                                                                        | <b>g</b><br>ich or capture o | ccurs. |      |      |  |  |

Reset Value = 00X0 0000b Bit addressable

The watchdog timer function is implemented in Module 4 (See Figure 13-4).

The PCA interrupt system is shown in Figure 13-2.



| Baud Rates | F <sub>osc</sub> = 16 | . 384 MHz | F <sub>osc</sub> = 24MHz |           |  |
|------------|-----------------------|-----------|--------------------------|-----------|--|
|            | BRL                   | Error (%) | BRL                      | Error (%) |  |
| 115200     | 247                   | 1.23      | 243                      | 0.16      |  |
| 57600      | 238                   | 1.23      | 230                      | 0.16      |  |
| 38400      | 229                   | 1.23      | 217                      | 0.16      |  |
| 28800      | 220                   | 1.23      | 204                      | 0.16      |  |
| 19200      | 203                   | 0.63      | 178                      | 0.16      |  |
| 9600       | 149                   | 0.31      | 100                      | 0.16      |  |
| 4800       | 43                    | 1.23      | -                        | -         |  |

#### Table 14-5. Example of Computed Value When X2=1, SMOD1=1, SPD=1

 Table 14-6.
 Example of Computed Value When X2=0, SMOD1=0, SPD=0

| Baud Rates | F <sub>osc</sub> = 16 | . 384 MHz | F <sub>osc</sub> = | 24MHz     |
|------------|-----------------------|-----------|--------------------|-----------|
|            | BRL                   | Error (%) | BRL                | Error (%) |
| 4800       | 247                   | 1.23      | 243                | 0.16      |
| 2400       | 238                   | 1.23      | 230                | 0.16      |
| 1200       | 220                   | 1.23      | 202                | 3.55      |
| 600        | 185                   | 0.16      | 152                | 0.16      |

The baud rate generator can be used for mode 1 or 3 (refer to Figure 14-4.), but also for mode 0 for UART, thanks to the bit SRC located in BDRCON register (Table 14-13.)

#### 14.5 UART Registers

Table 14-7.SADEN Register

SADEN - Slave Address Mask Register for UART (B9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b

#### Table 14-8. SADDR Register

SADDR - Slave Address Register for UART (A9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b



## Table 14-13. BDRCON Register

BDRCON - Baud Rate Control Register (9Bh)

| 7             | 6               | 5                                                  | 4                                                                                                                                                                                                                    | 3                                                            | 2                                | 1               | 0   |  |  |
|---------------|-----------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------|-----------------|-----|--|--|
| -             | -               | -                                                  | BRR                                                                                                                                                                                                                  | ТВСК                                                         | RBCK                             | SPD             | SRC |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                        |                                                                                                                                                                                                                      |                                                              |                                  |                 |     |  |  |
| 7             | -               | Reserved<br>The value rea                          | ad from this bit                                                                                                                                                                                                     | is indeterminat                                              | e. Do not set th                 | iis bit         |     |  |  |
| 6             | -               | <b>Reserved</b><br>The value rea                   | Reserved<br>The value read from this bit is indeterminate. Do not set this bit                                                                                                                                       |                                                              |                                  |                 |     |  |  |
| 5             | -               | <b>Reserved</b><br>The value rea                   | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                      |                                                              |                                  |                 |     |  |  |
| 4             | BRR             | Baud Rate F<br>Cleared to start<br>Set to start th | Baud Rate Run Control bit<br>Cleared to stop the internal Baud Rate Generator.<br>Set to start the internal Baud Rate Generator.                                                                                     |                                                              |                                  |                 |     |  |  |
| 3             | твск            | Transmission<br>Cleared to see<br>Set to select    | n Baud rate G<br>elect Timer 1 or<br>internal Baud F                                                                                                                                                                 | <b>Generator Selec</b><br>Timer 2 for the<br>Rate Generator. | ction bit for U/<br>Baud Rate Ge | ART<br>nerator. |     |  |  |
| 2             | RBCK            | Reception B<br>Cleared to se<br>Set to select      | Reception Baud Rate Generator Selection bit for UART<br>Cleared to select Timer 1 or Timer 2 for the Baud Rate Generator.<br>Set to select internal Baud Rate Generator.                                             |                                                              |                                  |                 |     |  |  |
| 1             | SPD             | Baud Rate S<br>Cleared to se<br>Set to select      | Baud Rate Speed Control bit for UART<br>Cleared to select the SLOW Baud Rate Generator.<br>Set to select the FAST Baud Rate Generator.                                                                               |                                                              |                                  |                 |     |  |  |
| 0             | SRC             | Baud Rate S<br>Cleared to se<br>Set to select      | Baud Rate Source select bit in Mode 0 for UART<br>Cleared to select $F_{OSC}/12$ as the Baud Rate Generator ( $F_{CLK PERIPH}/6$ in X2 mode).<br>Set to select the internal Baud Rate Generator for UARTs in mode 0. |                                                              |                                  |                 |     |  |  |

Reset Value = XXX0 0000b Not bit addressable



#### 16.2.3 SPI Serial Clock (SCK)

This signal is used to synchronize the data movement both in and out of the devices through their MOSI and MISO lines. It is driven by the Master for eight clock cycles which allows to exchange one Byte on the serial lines.

#### 16.2.4 Slave Select (SS)

Each Slave peripheral is selected by one Slave Select pin  $(\overline{SS})$ . This signal must stay low for any message for a Slave. It is obvious that only one Master ( $\overline{SS}$  high level) can drive the network. The Master may select each Slave device by software through port pins (Figure 16-2). To prevent bus conflicts on the MISO line, only one slave should be selected at a time by the Master for a transmission.

In a Master configuration, the  $\overline{SS}$  line can be used in conjunction with the MODF flag in the SPI Status register (SPSTA) to prevent multiple masters from driving MOSI and SCK (see Error conditions).

A high level on the  $\overline{SS}$  pin puts the MISO line of a Slave SPI in a high-impedance state.

The SS pin could be used as a general-purpose if the following conditions are met:

- The device is configured as a Master and the SSDIS control bit in SPCON is set. This kind of configuration can be found when only one Master is driving the network and there is no way that the  $\overline{SS}$  pin could be pulled low. Therefore, the MODF flag in the SPSTA will never be set<sup>(1)</sup>.
- The Device is configured as a Slave with CPHA and SSDIS control bits set<sup>(2)</sup>. This kind of configuration can happen when the system comprises one Master and one Slave only. Therefore, the device should always be selected and there is no reason that the Master uses the SS pin to select the communicating Slave device.
- Note: 1. Clearing SSDIS control bit does not clear MODF.
  - Special care should be taken not to set SSDIS control bit when CPHA = '0' because in this mode, the SS is used to start the transmission.

#### 16.2.5 Baud Rate

In Master mode, the baud rate can be selected from a baud rate generator which is controlled by three bits in the SPCON register: SPR2, SPR1 and SPR0. The Master clock is selected from one of seven clock rates resulting from the division of the internal clock by 2, 4, 8, 16, 32, 64 or 128.

Table 16-1 gives the different clock rates selected by SPR2:SPR1:SPR0.

| Table 16-1. | SPI Master Baud Rate Selection |
|-------------|--------------------------------|
|-------------|--------------------------------|

| SPR2 | SPR1 | SPR0 | Clock Rate                   | Baud Rate Divisor (BD) |
|------|------|------|------------------------------|------------------------|
| 0    | 0    | 0    | F <sub>CLK PERIPH</sub> /2   | 2                      |
| 0    | 0    | 1    | F <sub>CLK PERIPH</sub> /4   | 4                      |
| 0    | 1    | 0    | F <sub>CLK PERIPH</sub> /8   | 8                      |
| 0    | 1    | 1    | F <sub>CLK PERIPH</sub> /16  | 16                     |
| 1    | 0    | 0    | F <sub>CLK PERIPH</sub> /32  | 32                     |
| 1    | 0    | 1    | F <sub>CLK PERIPH</sub> /64  | 64                     |
| 1    | 1    | 0    | F <sub>CLK PERIPH</sub> /128 | 128                    |
| 1    | 1    | 1    | Don't Use                    | No BRG                 |

| Bit Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                |
|------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5          | SSERR           | Synchronous Serial Slave Error Flag<br>Set by hardware when $\overline{SS}$ is de-asserted before the end of a received data.<br>Cleared by disabling the SPI (clearing SPEN bit in SPCON).                                                                |
| 4          | MODF            | <b>Mode Fault</b><br>Cleared by hardware to indicate that the $\overline{SS}$ pin is at appropriate logic level, or has been approved by a clearing sequence.<br>Set by hardware to indicate that the $\overline{SS}$ pin is at inappropriate logic level. |
| 3          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit                                                                                                                                                                      |
| 2          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                                     |
| 1          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                                     |
| 0          | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                                                            |

Reset Value = 00X0 XXXXb

Not Bit addressable

#### 16.3.5.3 Serial Peripheral DATa Register (SPDAT)

The Serial Peripheral Data Register (Table 16-5) is a read/write buffer for the receive data register. A write to SPDAT places data directly into the shift register. No transmit buffer is available in this model.

A Read of the SPDAT returns the value located in the receive buffer and not the content of the shift register.

#### Table 16-5. SPDAT Register

SPDAT - Serial Peripheral Data Register (0C5H)

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |

Reset Value = Indeterminate

R7:R0: Receive data bits

SPCON, SPSTA and SPDAT registers may be read and written at any time while there is no ongoing exchange. However, special care should be taken when writing to them while a transmission is on-going:

- Do not change SPR2, SPR1 and SPR0
- Do not change CPHA and CPOL
- Do not change MSTR
- · Clearing SPEN would immediately disable the peripheral
- · Writing to the SPDAT will cause an overflow.









#### 23.2 Read Data

The following procedure is used to read the data stored in the EEPROM memory:

- · Check EEBUSY flag
- If the user application interrupts routines use XRAM memory space: Save and disable interrupts.
- · Load DPTR with the address to read
- Set bit EEE of EECON register
- Execute a MOVX A, @DPTR
- Clear bit EEE of EECON register
- Restore interrupts.

90 AT89C51RD2/ED2

## 24. Flash/EEPROM Memory

The Flash memory increases EEPROM and ROM functionality with in-circuit electrical erasure and programming. It contains 64K bytes of program memory organized respectively in 512 pages of 128 bytes. This memory is both parallel and serial In-System Programmable (ISP). ISP allows devices to alter their own program memory in the actual end product under software control. A default serial loader (bootloader) program allows ISP of the Flash.

The programming **does not require** external dedicated programming voltage. The necessary high programming voltage is generated on-chip using the standard  $V_{CC}$  pins of the microcontroller.

#### 24.1 Features

- Flash EEPROM Internal Program Memory
- Boot vector allows user provided Flash loader code to reside anywhere in the Flash memory space. This configuration provides flexibility to the user.
- Default loader in Boot ROM allows programming via the serial port without the need of a user provided loader.
- Up to 64K bytes external program memory if the internal program memory is disabled (EA = 0).
- Programming and erasing voltage with standard power supply
- Read/Programming/Erase:
  - Byte-wise read without wait state
  - Byte or page erase and programming (10 ms)
- Typical programming time (64K bytes) is 22s with on chip serial bootloader
- Parallel programming with 87C51 compatible hardware interface to programmer
- · Programmable security for the code in the Flash
- 100K write cycles
- · 10 years data retention

### 24.2 Flash Programming and Erasure

The 64-K byte Flash is programmed by bytes or by pages of 128 bytes. It is not necessary to erase a byte or a page before programming. The programming of a byte or a page includes a self erase before programming.

There are three methods of programming the Flash memory:

- 1. The on-chip ISP bootloader may be invoked which will use low level routines to program the pages. The interface used for serial downloading of Flash is the UART.
- 2. The Flash may be programmed or erased in the end-user application by calling lowlevel routines through a common entry point in the Boot ROM.
- 3. The Flash may be programmed using the parallel method by using a conventional EPROM programmer. The parallel programming method used by these devices is similar to that used by EPROM 87C51 but it is not identical and the commercially available programmers need to have support for the AT89C51RD2/ED2. The bootloader and the Application Programming Interface (API) routines are located in the BOOT ROM.





| Mnemonic | Definition                                       | Default value | Description                        |
|----------|--------------------------------------------------|---------------|------------------------------------|
| BSB      | Boot Status Byte                                 | 0FFh          |                                    |
| SSB      | Software Security Byte                           | FFh           |                                    |
|          | Copy of the Manufacturer Code                    | 58h           | Atmel                              |
|          | Copy of the Device ID #1: Family Code            | D7h           | C51 X2, Electrically Erasable      |
|          | Copy of the Device ID #2: Memories Size and Type | ECh           | AT89C51RD2/ED2 64KB                |
|          | Copy of the Device ID #3: Name and Revision      | EFh           | AT89C51RD2/ED2 64KB,<br>Revision 0 |

After programming the part by ISP, the BSB must be cleared (00h) in order to allow the application to boot at 0000h.

The content of the Software Security Byte (SSB) is described in Table 24-4 and Table 24-5.

To assure code protection from a parallel access, the HSB must also be at the required level.

| 7             | 6               | 5                                  | 4                                         | 3 | 2 | 1   | 0   |  |  |  |
|---------------|-----------------|------------------------------------|-------------------------------------------|---|---|-----|-----|--|--|--|
| -             | -               | -                                  | -                                         | - | - | LB1 | LB0 |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                        |                                           |   |   |     |     |  |  |  |
| 7             | -               | Reserved<br>Do not clear th        | Reserved<br>Do not clear this bit.        |   |   |     |     |  |  |  |
| 6             | -               | Reserved<br>Do not clear th        | <b>Reserved</b><br>Do not clear this bit. |   |   |     |     |  |  |  |
| 5             | -               | Reserved<br>Do not clear th        | Reserved<br>Do not clear this bit.        |   |   |     |     |  |  |  |
| 4             | -               | Reserved<br>Do not clear th        | Reserved<br>Do not clear this bit.        |   |   |     |     |  |  |  |
| 3             | -               | Reserved<br>Do not clear th        | Reserved<br>Do not clear this bit.        |   |   |     |     |  |  |  |
| 2             | -               | Reserved<br>Do not clear this bit. |                                           |   |   |     |     |  |  |  |
| 1-0           | LB1-0           | User Memory<br>See Table 24-       | User Memory Lock Bits<br>See Table 24-5   |   |   |     |     |  |  |  |

Table 24-4. Software Security Byte

The two lock bits provide different levels of protection for the on-chip code and data, when programmed as shown in Table 24-5.



### External Program Memory Characteristics Table 25-1. Symbol Description 25.3.2

| Symbol                             | Parameter                          |  |  |  |
|------------------------------------|------------------------------------|--|--|--|
| Т                                  | Oscillator clock period            |  |  |  |
| T <sub>LHLL</sub>                  | ALE pulse width                    |  |  |  |
| T <sub>AVLL</sub>                  | Address Valid to ALE               |  |  |  |
| T <sub>LLAX</sub>                  | Address Hold After ALE             |  |  |  |
| T <sub>LLIV</sub>                  | ALE to Valid Instruction In        |  |  |  |
| T <sub>LLPL</sub> ALE to PSEN      |                                    |  |  |  |
| T <sub>PLPH</sub> PSEN Pulse Width |                                    |  |  |  |
| T <sub>PLIV</sub>                  | PSEN to Valid Instruction In       |  |  |  |
| T <sub>PXIX</sub>                  | Input Instruction Hold After PSEN  |  |  |  |
| T <sub>PXIZ</sub>                  | Input Instruction Float After PSEN |  |  |  |
| T <sub>AVIV</sub>                  | Address to Valid Instruction In    |  |  |  |
| T <sub>PLAZ</sub>                  | PSEN Low to Address Float          |  |  |  |

#### Table 25-2. AC Parameters for a Fix Clock

| Symbol            | -М  |      |    |
|-------------------|-----|------|----|
|                   | Min | Max  |    |
| Т                 | 25  |      | ns |
| T <sub>LHLL</sub> | 35  |      | ns |
| T <sub>AVLL</sub> | 5   |      | ns |
| T <sub>LLAX</sub> | 5   |      | ns |
| T <sub>LLIV</sub> |     | n 65 | ns |
| T <sub>LLPL</sub> | 5   |      | ns |
| T <sub>PLPH</sub> | 50  |      | ns |
| T <sub>PLIV</sub> |     | 30   | ns |
| T <sub>PXIX</sub> | 0   |      | ns |
| T <sub>PXIZ</sub> |     | 10   | ns |
| T <sub>AVIV</sub> |     | 80   | ns |
| T <sub>PLAZ</sub> |     | 10   | ns |

| Symbol            | Туре | Standard Clock | X2 Clock  | X parameter for<br>-M range | Units |
|-------------------|------|----------------|-----------|-----------------------------|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x        | T - x     | 15                          | ns    |
| T <sub>AVLL</sub> | Min  | T - x          | 0.5 T - x | 20                          | ns    |
| T <sub>LLAX</sub> | Min  | T - x          | 0.5 T - x | 20                          | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x        | 2 T - x   | 35                          | ns    |
| T <sub>LLPL</sub> | Min  | T - x          | 0.5 T - x | 15                          | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x        | 1.5 T - x | 25                          | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x        | 1.5 T - x | 45                          | ns    |
| T <sub>PXIX</sub> | Min  | x              | х         | 0                           | ns    |
| T <sub>PXIZ</sub> | Max  | T - x          | 0.5 T - x | 15                          | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x        | 2.5 T - x | 45                          | ns    |
| T <sub>PLAZ</sub> | Max  | x              | х         | 10                          | ns    |

Table 25-3. AC Parameters for a Variable Clock

#### 25.3.3 External Program Memory Read Cycle



#### 25.3.4 External Data Memory Characteristics



## AT89C51RD2/ED2



Figure 25-5. Internal Clock Signals

This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A = 25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50 ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.





### STANDARD NOTES FOR PQFP/ VQFP / TQFP / DQFP

1/ CONTROLLING DIMENSIONS : INCHES

2/ ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y 14.5M - 1982.

3/ "D1 AND E1" DIMENSIONS DO NOT INCLUDE MOLD PROTUSIONS. MOLD PROTUSIONS SHALL NOT EXCEED 0.25 mm (0.010 INCH). THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE BODY SIZE BY AS MUCH AS 0.15 mm.

4/ DATUM PLANE "H" LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE.

5/ DATUM "A" AND "D" TO BE DETERMINED AT DATUM PLANE H.

6/ DIMENSION " f " DOES NOT INCLUDE DAMBAR PROTUSION ALLOWABLE DAMBAR PROTUSION SHALL BE 0.08mm/.003" TOTAL IN EXCESS OF THE " f " DIMENSION AT MAXIMUM MATERIAL CONDITION .

DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.



## 27.4 VQFP64



|     | MM        |        | INCH      |        |  |
|-----|-----------|--------|-----------|--------|--|
|     | Min       | Max    | Min       | Max    |  |
| A   | _         | 1, 60  | _         | , 063  |  |
| A 1 | 0,        | 64 REF | . 025 REF |        |  |
| A2  | 0.        | 64 REF | , 025 REF |        |  |
| A3  | 1, 35     | 1, 45  | , 053     | , 057  |  |
| D   | 11.75     | 12, 25 | , 463     | , 483  |  |
| D 1 | 9, 90     | 10, 10 | , 390     | , 398  |  |
| E   | 11.75     | 12, 25 | , 463     | , 483  |  |
| E 1 | 9, 90     | 10, 10 | , 390     | , 398  |  |
| J   | 0, 05     | _      | , 002     | _      |  |
| L   | 0.45      | 0, 75  | , 018     | , 030  |  |
| e   | 0, 50 BSC |        | . 01      | 97 BSC |  |
| f   | 0, 25 BSC |        | , O1O BSC |        |  |

# 132 AT89C51RD2/ED2