Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I²C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 14KB (8K x 14) | | Program Memory Type | ROM | | EEPROM Size | - | | RAM Size | 368 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | A/D 5x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16cr76-i-so | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong PIC16CR73 AND PIC16CR76 BLOCK DIAGRAM FIGURE 1-1: 13 8 Data Bus **Program Counter** | Device | Program ROM | Data Memory | |-----------|-------------|-------------| | PIC16CR73 | 4K | 192 Bytes | | PIC16CR76 | 8K | 368 Bytes | Higher order bits are from the STATUS register. Note #### 2.0 MEMORY ORGANIZATION There are two memory blocks in each of these PIC<sup>®</sup> MCUs. The Program Memory and Data Memory have separate buses so that concurrent access can occur and is detailed in this section. The Program Memory can be read internally by user code (see **Section 3.0** "**Reading Program Memory**"). Additional information on device memory may be found in the "PIC® Mid-Range MCU Family Reference Manual" (DS33023). ## 2.1 Program Memory Organization The PIC16CR7X devices have a 13-bit program counter capable of addressing an 8K word x 14-bit program memory space. The PIC16CR77/76 devices have 8K words of ROM program memory and the PIC16CR73/74 devices have 4K words. The program memory maps for PIC16CR7X devices are shown in Figure 2-1. Accessing a location above the physically implemented address will cause a wraparound. The Reset vector is at 0000h and the interrupt vector is at 0004h. ### 2.2 Data Memory Organization The Data Memory is partitioned into multiple banks, which contain the General Purpose Registers (GPR) and the Special Function Registers (SFR). Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits: | RP1:RP0 | Bank | |---------|------| | 00 | 0 | | 01 | 1 | | 10 | 2 | | 11 | 3 | Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank may be mirrored in another bank for code reduction and quicker access. ## 2.2.1 GENERAL PURPOSE REGISTER FILE The register file (shown in Figure 2-2 and Figure 2-3) can be accessed either directly, or indirectly, through the File Select Register (FSR). FIGURE 2-1: PROGRAM MEMORY MAPS AND STACKS FOR PIC16CR7X DEVICES FIGURE 2-2: PIC16CR77/76 REGISTER FILE MAP | £ | File<br>Address | A | File<br>Address | | File<br>Address | | File<br>Addre | |----------------------|-----------------|----------------------|-----------------|----------------------|-----------------|---------------------|---------------| | Indirect addr.(*) | 00h | Indirect addr.(*) | 80h | Indirect addr.(*) | 100h | Indirect addr.(*) | 180 | | TMR0 | 01h | OPTION_REG | 81h | TMR0 | 101h | OPTION_REG | 181 | | PCL | 02h | PCL | 82h | PCL | 102h | PCL | 182 | | STATUS | 03h | STATUS | 83h | STATUS | 103h | STATUS | 183 | | FSR | 04h | FSR | 84h | FSR | 104h | FSR | 184 | | PORTA | 05h | TRISA | 85h | | 105h | | 185 | | PORTB | 06h | TRISB | 86h | PORTB | 106h | TRISB | 186 | | PORTC | 07h | TRISC | 87h | | 107h | | 187 | | PORTD <sup>(1)</sup> | 08h | TRISD <sup>(1)</sup> | 88h | | 108h | | 188 | | PORTE <sup>(1)</sup> | 09h | TRISE <sup>(1)</sup> | 89h | | 109h | | 189 | | PCLATH | 0Ah | PCLATH | 8Ah | PCLATH | 10Ah | PCLATH | 18/ | | INTCON | 0Bh | INTCON | 8Bh | INTCON | 10Bh | INTCON | 18E | | PIR1 | 0Ch | PIE1 | 8Ch | PMDATA | 10Ch | PMCON1 | 180 | | PIR2 | 0Dh | PIE2 | 8Dh | PMADR | 10Dh | | 18[ | | TMR1L | 0Eh | PCON | 8Eh | PMDATH | 10Eh | | 18E | | TMR1H | 0Fh | . 55.1 | 8Fh | PMADRH | 10Fh | | 18F | | T1CON | 10h | | 90h | 7 1111 12 1 11 1 | 110h | | 190 | | TMR2 | 11h | | 91h | | 111h | | 191 | | T2CON | 12h | PR2 | 92h | | 112h | | 192 | | SSPBUF | 13h | SSPADD | 93h | | 113h | | 193 | | SSPCON | 14h | SSPSTAT | 94h | | 114h | | 194 | | CCPR1L | 15h | 001 01741 | 95h | | 115h | | 195 | | CCPR1H | 16h | | 96h | | 116h | | 196 | | CCP1CON | 17h | | 97h | General | 117h | General | 197 | | RCSTA | 18h | TXSTA | 98h | Purpose | 118h | Purpose<br>Register | 198 | | TXREG | 19h | SPBRG | 99h | Register<br>16 Bytes | 119h | 16 Bytes | 199 | | RCREG | 1Ah | OI BIXO | 9Ah | | 11Ah | | 19/ | | CCPR2L | 1Bh | | 9Bh | | 11Bh | | 19E | | CCPR2H | 1Ch | | 9Ch | | 11Ch | | 190 | | CCP2CON | 1Dh | | 9Dh | | 11Dh | | 190 | | ADRES | 1Eh | | 9Eh | | 11Eh | | 19E | | ADCON0 | 1Fh | ADCON1 | 9Fh | | 11Fh | | 19F | | 71200110 | 20h | 7.000111 | A0h | | 120h | | 1A( | | General | 2011 | General | AUN | General | | General | IAC | | Purpose | | Purpose | | Purpose | | Purpose | | | Register | | Register | | Register | | Register | | | 96 Bytes | | 80 Bytes | EFh | 80 Bytes | 16Fh | 80 Bytes | 1EF | | | 7Fh | accesses<br>70h-7Fh | F0h<br>FFh | accesses<br>70h-7Fh | 170h<br>17Fh | accesses<br>70h-7Fh | 1F0 | | Bank 0 | 1111 | Bank 1 | 1 1 11 | Bank 2 | 17111 | Bank 3 | | Unimplemented data memory locations, read as '0'. Note 1: These registers are not implemented on 28-pin devices. <sup>\*</sup> Not a physical register. #### 4.0 I/O PORTS Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Additional information on I/O ports may be found in the "PIC® Mid-Range MCU Family Reference Manual" (DS33023). ### 4.1 PORTA and the TRISA Register PORTA is a 6-bit wide, bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a High-Impendance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, the value is modified and then written to the PORT data latch. Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other PORTA pins have TTL input levels and full CMOS output drivers. Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1). **Note:** On a Power-on Reset, these pins are configured as analog inputs and read as '0'. The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set, when using them as analog inputs. ## **EXAMPLE 4-1: INITIALIZING PORTA** | EVAINL | LE 4-1. | 111 | | IALIZING FOR IA | |--------|---------|-----|---|-----------------------| | BCF | STATUS, | RP0 | ; | | | BCF | STATUS, | RP1 | ; | Bank0 | | CLRF | PORTA | | ; | Initialize PORTA by | | | | | ; | clearing output | | | | | ; | data latches | | BSF | STATUS, | RP0 | ; | Select Bank 1 | | MOVLW | 0x06 | | ; | Configure all pins | | MOVWF | ADCON1 | | ; | as digital inputs | | MOVLW | 0xCF | | ; | Value used to | | | | | ; | initialize data | | | | | ; | direction | | MOVWF | TRISA | | ; | Set RA<3:0> as inputs | | | | | ; | RA<5:4> as outputs | | | | | ; | TRISA<7:6>are always | | | | | ; | read as '0'. | | | | | | | ## FIGURE 4-1: BLOCK DIAGRAM OF RA3:RA0 AND RA5 PINS ## FIGURE 4-2: BLOCK DIAGRAM OF RA4/T0CKI PIN ## PIC16CR7X TABLE 4-1: PORTA FUNCTIONS | Name | Bit# | Buffer | Function | |--------------|-------|--------|---------------------------------------------------------------------------------| | RA0/AN0 | bit 0 | TTL | Input/output or analog input. | | RA1/AN1 | bit 1 | TTL | Input/output or analog input. | | RA2/AN2 | bit 2 | TTL | Input/output or analog input. | | RA3/AN3/VREF | bit 3 | TTL | Input/output or analog input or VREF. | | RA4/T0CKI | bit 4 | ST | Input/output or external clock input for Timer0. Output is open drain type. | | RA5/AN4/SS | bit 5 | TTL | Input/output or slave select input for synchronous serial port or analog input. | **Legend:** TTL = TTL input, ST = Schmitt Trigger input TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all<br>other<br>Resets | |---------|--------|-------|-------|-------|---------------------------------|-------|-------|-------|---------|-------------------------|---------------------------------| | 05h | PORTA | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 0x 0000 | 0u 0000 | | 85h | TRISA | _ | _ | PORTA | PORTA Data Direction Register11 | | | | 11 1111 | 11 1111 | | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | **Legend:** x = unknown, u = unchanged, – = unimplemented locations read as '0'. Shaded cells are not used by PORTA. **Note:** When using the SSP module in SPI Slave mode and $\overline{SS}$ enabled, the A/D converter must be set to one of the following modes where PCFG2:PCFG0 = 100, 101, 11x. FIGURE 4-9: PARALLEL SLAVE PORT WRITE WAVEFORMS FIGURE 4-10: PARALLEL SLAVE PORT READ WAVEFORMS TABLE 4-11: REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets | |---------|--------|----------------------|---------|---------|-----------------|----------|---------|-------------|----------|-------------------------|---------------------------------| | 08h | PORTD | PORT data | a latch | when wr | itten: Port pir | s when r | ead | | | xxxx xxxx | uuuu uuuu | | 09h | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 89h | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE D | Data Direct | ion Bits | 0000 -111 | 0000 -111 | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Parallel Slave Port. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16CR73/76; always maintain these bits clear. # 5.2 Using Timer0 with an External Clock When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of TOCKI, with the internal phase clocks, is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. #### **REGISTER 5-1: OPTION\_REG:** | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | • | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | l as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | bit 7 | RBPU: PO | RBPU: PORTB Pull-up Enable bit (see Section 2.2.2.2 "OPTION_REG Register") | | | | | | | | |---------|------------|----------------------------------------------------------------------------|--------------|---------------------------------------------|--|--|--|--|--| | bit 6 | INTEDG: | Interrupt Edg | e Select bit | (see Section 2.2.2.2 "OPTION_REG Register") | | | | | | | bit 5 | TOCS: TN | /IR0 Clock So | urce Select | bit | | | | | | | | 1 = Trans | ition on T0Ck | (I pin | | | | | | | | | 0 = Intern | al instruction | cycle clock | (CLKOUT) | | | | | | | bit 4 | TOSE: TM | /IR0 Source E | dge Select | bit | | | | | | | | 1 = Increr | ment on high- | to-low trans | ition on T0CKI pin | | | | | | | | 0 = Increr | ment on low-to | o-high trans | ition on T0CKI pin | | | | | | | bit 3 | PSA: Pre | scaler Assign | ment bit | | | | | | | | | 1 = Presc | aler is assign | ed to the W | DT | | | | | | | | 0 = Presc | aler is assign | ed to the Ti | ner0 module | | | | | | | bit 2-0 | PS2:PS0 | : Prescaler Ra | ate Select b | ts | | | | | | | | Bit Value | TMR0 Rate | WDT Rate | | | | | | | | | 000 | 1:2 | 1:1 | | | | | | | | | 001 | 1:4 | 1:2 | | | | | | | | | 010 | 1:8 | 1:4 | | | | | | | | | 011 | 1:16 | 1:8 | | | | | | | 1:16 1:32 1:64 1:128 1:32 1:64 1:128 1:256 100 101 110 111 **Note:** To avoid an unintended device Reset, the instruction sequences shown in Example 5-1 and Example 5-2 must be executed when changing the prescaler assignment between Timer0 and the WDT. This sequence must be followed even if the WDT is disabled. #### 8.4.1 CCP PIN CONFIGURATION The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit. | Note: | | |-------|----------------------------------------| | | the RC2/CCP1 compare output latch to | | | the default low level. This is not the | | | PORTC I/O data latch. | #### 8.4.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work. #### 8.4.3 SOFTWARE INTERRUPT MODE When Generate Software Interrupt mode is chosen, the CCP1 pin is not affected. The CCP1IF or CCP2IF bit is set, causing a CCP interrupt (if enabled). #### 8.4.4 SPECIAL EVENT TRIGGER In this mode, an internal hardware trigger is generated, which may be used to initiate an action. The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1. The special event trigger output of CCP2 resets the TMR1 register pair and starts an A/D conversion (if the A/D module is enabled). Note: The special event trigger from the CCP1 and CCP2 modules will not set interrupt flag bit TMR1IF (PIR1<0>). TABLE 8-3: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE AND TIMER1 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | e on<br>DR,<br>DR | all o | e on<br>ther<br>sets | |-----------------------|---------|--------------------------------------|------------|-------------|---------------|----------------|------------|------------|--------|------|-------------------|-------|----------------------| | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 | 000x | 0000 | 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | 0Dh | PIR2 | _ | _ | _ | _ | _ | _ | _ | CCP2IF | | 0 | | 0 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | 8Dh | PIE2 | _ | - | | _ | _ | _ | _ | CCP2IE | | 0 | | 0 | | 87h | TRISC | PORTC D | ata Direc | tion Regist | er | | | | | 1111 | 1111 | 1111 | 1111 | | 0Eh | TMR1L | Holding R | egister fo | r the Least | Significant | Byte of the 1 | 6-bit TMR | 1 Register | | xxxx | xxxx | uuuu | uuuu | | 0Fh | TMR1H | Holding R | egister fo | r the Most | Significant E | Byte of the 10 | 6-bit TMR1 | Register | | xxxx | xxxx | uuuu | uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 | 0000 | uu | uuuu | | 15h | CCPR1L | Capture/C | ompare/ | PWM Regis | ster 1 (LSB) | | | | | xxxx | xxxx | uuuu | uuuu | | 16h | CCPR1H | Capture/C | ompare/ | PWM Regis | ster 1 (MSB | ) | | | | xxxx | xxxx | uuuu | uuuu | | 17h | CCP1CON | _ | _ | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 | 0000 | 00 | 0000 | | 1Bh | CCPR2L | Capture/Compare/PWM Register 2 (LSB) | | | | | | | xxxx | xxxx | uuuu | uuuu | | | 1Ch | CCPR2H | Capture/Compare/PWM Register 2 (MSB) | | | | | xxxx | uuuu | uuuu | | | | | | 1Dh | CCP2CON | _ | _ | CCP2X | CCP2Y | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 | 0000 | 00 | 0000 | **Legend:** x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by Capture and Timer1. $\textbf{Note} \quad \textbf{1:} \quad \text{The PSP is not implemented on the PIC16CR73/76; always maintain these bits clear.}$ TABLE 10-3: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 0) | | | Fosc = 20 MHz | | | Fosc = 16 M | Hz | | Fosc = 10 M | Hz | |--------------|---------|---------------|-----------------------------|---------|-------------|-----------------------------|---------|-------------|-----------------------------| | BAUD<br>RATE | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | | 1200 | 1,221 | 1.73% | 255 | 1,202 | 0.16% | 207 | 1,202 | 0.16% | 129 | | 2400 | 2,404 | 0.16% | 129 | 2,404 | 0.16% | 103 | 2,404 | 0.16% | 64 | | 9600 | 9,470 | -1.36% | 32 | 9,615 | 0.16% | 25 | 9,766 | 1.73% | 15 | | 19,200 | 19,531 | 1.73% | 15 | 19,231 | 0.16% | 12 | 19,531 | 1.73% | 7 | | 38,400 | 39,063 | 1.73% | 7 | 35,714 | -6.99% | 6 | 39,063 | 1.73% | 3 | | 57,600 | 62,500 | 8.51% | 4 | 62,500 | 8.51% | 3 | 52,083 | -9.58% | 2 | | 76,800 | 78,125 | 1.73% | 3 | 83,333 | 8.51% | 2 | 78,125 | 1.73% | 1 | | 96,000 | 104,167 | 8.51% | 2 | 83,333 | -13.19% | 2 | 78,125 | -18.62% | 1 | | 115,200 | 104,167 | -9.58% | 2 | 125,000 | 8.51% | 1 | 78,125 | -32.18% | 1 | | 250,000 | 312,500 | 25.00% | 0 | 250,000 | 0.00% | 0 | 156,250 | -37.50% | 0 | | | | Fosc = 4 MHz | | | Fosc = 3.6864 | MHz | Fosc = 3.579545 MHz | | | |--------------|--------|--------------|-----------------------------|--------|---------------|-----------------------------|---------------------|------------|-----------------------------| | BAUD<br>RATE | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | | 300 | 300 | 0.16% | 207 | 300 | 0.00% | 191 | 301 | 0.23% | 185 | | 1200 | 1,202 | 0.16% | 51 | 1,200 | 0.00% | 47 | 1,190 | -0.83% | 46 | | 2400 | 2,404 | 0.16% | 25 | 2,400 | 0.00% | 23 | 2,432 | 1.32% | 22 | | 9600 | 8,929 | -6.99% | 6 | 9,600 | 0.00% | 5 | 9,322 | -2.90% | 5 | | 19,200 | 20,833 | 8.51% | 2 | 19,200 | 0.00% | 2 | 18,643 | -2.90% | 2 | | 38,400 | 31,250 | -18.62% | 1 | 28,800 | -25.00% | 1 | 27,965 | -27.17% | 1 | | 57,600 | 62,500 | 8.51% | 0 | 57,600 | 0.00% | 0 | 55,930 | -2.90% | 0 | | 76,800 | 62,500 | -18.62% | 0 | _ | _ | _ | _ | _ | _ | TABLE 10-4: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 1) | | | Fosc = 20 MHz | | | Fosc = 16 Mi | -lz | Fosc = 10 MHz | | | |--------------|---------|---------------|-----------------------------|---------|--------------|-----------------------------|---------------|------------|-----------------------------| | BAUD<br>RATE | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | | 2400 | _ | _ | _ | _ | _ | _ | 2,441 | 1.73% | 255 | | 9600 | 9,615 | 0.16% | 129 | 9,615 | 0.16% | 103 | 9,615 | 0.16% | 64 | | 19,200 | 19,231 | 0.16% | 64 | 19,231 | 0.16% | 51 | 18,939 | -1.36% | 32 | | 38,400 | 37,879 | -1.36% | 32 | 38,462 | 0.16% | 25 | 39,063 | 1.73% | 15 | | 57,600 | 56,818 | -1.36% | 21 | 58,824 | 2.12% | 16 | 56,818 | -1.36% | 10 | | 76,800 | 78,125 | 1.73% | 15 | 76,923 | 0.16% | 12 | 78,125 | 1.73% | 7 | | 96,000 | 96,154 | 0.16% | 12 | 100,000 | 4.17% | 9 | 89,286 | -6.99% | 6 | | 115,200 | 113,636 | -1.36% | 10 | 111,111 | -3.55% | 8 | 125,000 | 8.51% | 4 | | 250,000 | 250,000 | 0.00% | 4 | 250,000 | 0.00% | 3 | 208,333 | -16.67% | 2 | | 300,000 | 312,500 | 4.17% | 3 | 333,333 | 11.11% | 2 | 312,500 | 4.17% | 1 | | BALID | | Fosc = 4 MHz | | | osc = 3.6864 | MHz | Fosc = 3.579545 MHz | | | |---------------------|---------|--------------|-----------------------------|---------|--------------|-----------------------------|---------------------|------------|-----------------------------| | BAUD<br>RATE<br>(K) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | BAUD | %<br>ERROR | SPBRG<br>VALUE<br>(DECIMAL) | | 1200 | 1,202 | 0.16% | 207 | 1,200 | 0.00% | 191 | 1,203 | 0.23% | 185 | | 2400 | 2,404 | 0.16% | 103 | 2,400 | 0.00% | 95 | 2,406 | 0.23% | 92 | | 9600 | 9,615 | 0.16% | 25 | 9,600 | 0.00% | 23 | 9,727 | 1.32% | 22 | | 19,200 | 19,231 | 0.16% | 12 | 19,200 | 0.00% | 11 | 18,643 | -2.90% | 11 | | 38,400 | 35,714 | -6.99% | 6 | 38,400 | 0.00% | 5 | 37,287 | -2.90% | 5 | | 57,600 | 62,500 | 8.51% | 3 | 57,600 | 0.00% | 3 | 55,930 | -2.90% | 3 | | 76,800 | 83,333 | 8.51% | 2 | 76,800 | 0.00% | 2 | 74,574 | -2.90% | 2 | | 96,000 | 83,333 | -13.19% | 2 | 115,200 | 20.00% | 1 | 111,861 | 16.52% | 1 | | 115,200 | 125,000 | 8.51% | 1 | 115,200 | 0.00% | 1 | 111,861 | -2.90% | 1 | | 250,000 | 250,000 | 0.00% | 0 | 230,400 | -7.84% | 0 | 223,722 | -10.51% | 0 | TABLE 10-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets | |------------------------|--------|----------------------|-----------------------------|--------|-------|-------|--------|--------|--------|-------------------------|---------------------------------| | 0Bh, 8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 1Ah | RCREG | USART Re | ceive Regi | ster | | · | | - | - | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | SPBRG | Baud Rate | aud Rate Generator Register | | | | | | | 0000 0000 | 0000 0000 | **Legend:** x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for asynchronous reception. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16CR73/76 devices; always maintain these bits clear. ## 11.2 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.0 TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are: - 2 Tosc (Fosc/2) - 8 Tosc (Fosc/8) - 32 Tosc (Fosc/32) - Internal RC oscillator (2-6 μs) For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time as small as possible, but no less than 1.6 $\mu$ s. ### 11.3 Configuring Analog Port Pins The ADCON1, TRISA and TRISE registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits. - Note 1: When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy. - 2: Analog levels on any pin that is defined as a digital input, but not as an analog input, may cause the digital input buffer to consume current that is out of the device's specification. ### 11.4 A/D Conversions Note: The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. Setting the GO/DONE bit begins an A/D conversion. When the conversion completes, the 8-bit result is placed in the ADRES register, the GO/DONE bit is cleared, and the ADIF flag (PIR<6>) is set. If both the A/D interrupt bit ADIE (PIE1<6>) and the peripheral interrupt enable bit PEIE (INTCON<6>) are set, the device will wake from Sleep whenever ADIF is set by hardware. In addition, an interrupt will also occur if the Global Interrupt bit GIE (INTCON<7>) is set. Clearing the GO/DONE bit during a conversion will abort the current conversion. The ADRES register will NOT be changed and the ADIF flag will not be set. After the GO/DONE bit is cleared at either the end of a conversion, or by firmware, another conversion can be initiated by setting the GO/DONE bit. Users must still take into account the appropriate acquisition time for the application. ### 11.5 A/D Operation During Sleep The A/D module can operate during Sleep mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed, the GO/DONE bit will be cleared, and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from Sleep. If the A/D interrupt is not enabled, the A/D module will then be turned off, although the ADON bit will remain set. When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set. Turning off the A/D places the A/D module in its lowest current consumption state. Note: For the A/D module to operate in Sleep, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To perform an A/D conversion in Sleep, ensure the SLEEP instruction immediately follows the instruction that sets the GO/DONE bit. #### 11.6 Effects of a Reset A device Reset forces all registers to their Reset state. The A/D module is disabled and any conversion in progress is aborted. All A/D input pins are configured as analog inputs. The ADRES register will contain unknown data after a Power-on Reset. #### 12.3 Reset The PIC16CR7X differentiates between various kinds of Reset: - Power-on Reset (POR) - MCLR Reset during normal operation - MCLR Reset during Sleep - WDT Reset (during normal operation) - WDT Wake-up (during Sleep) - Brown-out Reset (BOR) Some registers are not affected in any Reset condition. Their status is unknown on POR and unchanged in any other Reset. Most other registers are reset to a "Reset state" on Power-on Reset (POR), on the MCLR and WDT Reset, on MCLR Reset during Sleep, and Brownout Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The TO and PD bits are set or cleared differently in different Reset situations, as indicated in Table 12-4. These bits are used in software to determine the nature of the Reset. See Table 12-6 for a full description of Reset states of all registers. A simplified block diagram of the on-chip Reset circuit is shown in Figure 12-4. FIGURE 12-4: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT #### 13.0 INSTRUCTION SET SUMMARY The PIC16 instruction set is highly orthogonal and is comprised of three basic categories: - Byte-oriented operations - · Bit-oriented operations - Literal and control operations Each PIC16 instruction is a 14-bit word divided into an **opcode**, which specifies the instruction type and one or more **operands**, which further specify the operation of the instruction. The formats for each of the categories are presented in Figure 13-1, while the various opcode fields are summarized in Table 13-1. Table 13-2 lists the instructions recognized by the MPASM<sup>™</sup> Assembler. A complete description of each instruction is also available in the " $PIC^{\circledR}$ Mid-Range MCU Family Reference Manual" (DS33023). For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction. The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction. For **bit-oriented** instructions, 'b' represents a bit field designator, which selects the bit affected by the operation, while 'f' represents the address of the file in which the bit is located. For **literal and control** operations, 'k' represents an eight- or eleven-bit constant or literal value. One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a normal instruction execution time of 1 $\mu s$ . All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second cycle executed as a NOP. **Note:** To maintain upward compatibility with future PIC16CR7X products, <u>do not use</u> the OPTION and TRIS instructions. All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit. ### 13.1 Read-Modify-Write operations Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register. For example, a "CLRF PORTB" instruction will read PORTB, clear all the data bits, then write the result back to PORTB. This example would have the unintended result that the condition that sets the RBIF flag would be cleared for pins configured as inputs and using the PORTB interrupt-on-change feature. TABLE 13-1: OPCODE FIELD DESCRIPTIONS | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f | Register file address (0x00 to 0x7F) | | W | Working register (accumulator) | | b | Bit address within an 8-bit file register | | k | Literal field, constant data or label | | х | Don't care location (= 0 or 1). The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. | | d | Destination select; $d = 0$ : store result in W, $d = 1$ : store result in file register f. Default is $d = 1$ . | | PC | Program Counter | | TO | Time-out bit | | PD | Power-down bit | ## FIGURE 13-1: GENERAL FORMAT FOR INSTRUCTIONS # PIC16CR7X | MOVF | Move f | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $\text{(f)} \rightarrow \text{(destination)}$ | | Status Affected: | Z | | Description: | The contents of register 'f' are moved to a destination dependant upon the status of 'd'. If 'd' = 0, destination is W register. If 'd' = 1, the destination is file register 'f' itself. 'd' = 1 is useful to test a file register, since status flag Z is affected. | | NOP | No Operation | | |------------------|---------------|--| | Syntax: | [label] NOP | | | Operands: | None | | | Operation: | No operation | | | Status Affected: | None | | | Description: | No operation. | | | | | | | | | | | | | | | | | | | | | | | MOVLW | Move Literal to W | |------------------|-----------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $k \rightarrow (W)$ | | Status Affected: | None | | Description: | The eight-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. | | RETFIE | Return from Interrupt | |------------------|--------------------------------------------| | Syntax: | [label] RETFIE | | Operands: | None | | Operation: | $TOS \rightarrow PC, \\ 1 \rightarrow GIE$ | | Status Affected: | None | | MOVWF | Move W to f | |------------------|--------------------------------------------| | Syntax: | [label] MOVWF f | | Operands: | $0 \le f \le 127$ | | Operation: | $(W) \rightarrow (f)$ | | Status Affected: | None | | Description: | Move data from W register to register 'f'. | | RETLW | Return with Literal in W | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [label] RETLW k | | | Operands: | $0 \le k \le 255$ | | | Operation: | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC | | | Status Affected: | None | | | Description: | Subtract (2's complement method) W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | FIGURE 15-12: SPI SLAVE MODE TIMING (CKE = 0) FIGURE 15-13: SPI SLAVE MODE TIMING (CKE = 1) FIGURE 16-12: TYPICAL AND MAXIMUM AIWDT vs. VDD OVER TEMPERATURE ## 40-Lead Plastic Dual In-Line (P) - 600 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | INCHES | | | |----------------------------|-----------|----------|-----|-------| | Dimensi | on Limits | MIN | NOM | MAX | | Number of Pins | N | 40 | | | | Pitch | е | .100 BSC | | | | Top to Seating Plane | А | _ | _ | .250 | | Molded Package Thickness | A2 | .125 | _ | .195 | | Base to Seating Plane | A1 | .015 | _ | _ | | Shoulder to Shoulder Width | Е | .590 | _ | .625 | | Molded Package Width | E1 | .485 | _ | .580 | | Overall Length | D | 1.980 | - | 2.095 | | Tip to Seating Plane | L | .115 | _ | .200 | | Lead Thickness | С | .008 | _ | .015 | | Upper Lead Width | b1 | .030 | _ | .070 | | Lower Lead Width | b | .014 | _ | .023 | | Overall Row Spacing § | eB | - | - | .700 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-016B ## 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | i = | MILLIMETERS | | | |--------------------------|------------------|-----------|-------------|------|--| | | Dimension Limits | MIN | NOM | MAX | | | Number of Leads | N | | 44 | | | | Lead Pitch | е | | 0.80 BSC | | | | Overall Height | А | _ | _ | 1.20 | | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | | Standoff | A1 | 0.05 | _ | 0.15 | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | Footprint | L1 | | 1.00 REF | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | Overall Width | E | 12.00 BSC | | | | | Overall Length | D | 12.00 BSC | | | | | Molded Package Width | E1 | 10.00 BSC | | | | | Molded Package Length | D1 | | 10.00 BSC | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | | Lead Width | b | 0.30 | 0.37 | 0.45 | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B # PIC16CR7X | SSPIF bit | 23 | I <sup>2</sup> C Bus Start/Stop Bits | 132 | |--------------------------------------------------|-------|-------------------------------------------------|--------| | SSPM<3:0> bits | | I <sup>2</sup> C Reception (7-bit Address) | 132 | | SSPOV bit | | I <sup>2</sup> C Transmission (7-bit Address) | | | Stack | | Parallel Slave Port | | | Overflows | _ | Parallel Slave Port Read Waveforms | | | Underflow | | Parallel Slave Port Write Waveforms | | | STATUS Register | | Power-up Timer | | | DC Bit | 19 | PWM Output | | | IRP Bit | | RESET | | | PD Bit | | Slow Rise Time (MCLR Tied to VDD | 0 | | TO Bit | | Through RC Network) | 98 | | Z Bit | | SPI Master Mode (CKE = 0, SMP = 0) | | | Synchronous Serial Port Enable bit (SSPEN) | 61 | SPI Master Mode (CKE = 1, SMP = 1) | 130 | | Synchronous Serial Port Interrupt bit (SSPIF) | | SPI Mode (Master Mode) | | | Synchronous Serial Port Mode Select bits (SSPM<3 | | SPI Mode (Slave Mode with CKE = 0) | | | Synchronous Serial Port. See SSP | | SPI Mode (Slave Mode with CKE = 1) | 64 | | T | | SPI Slave Mode (CKE = 0) | 131 | | Т | | SPI Slave Mode (CKE = 1) | 131 | | T1CKPS0 bit | 47 | Start-up Timer | 126 | | T1CKPS1 bit | | Time-out Sequence on Power-up | | | T10SCEN bit | | (MCLR Not Tied to VDD) | | | T1SYNC bit | | Case 1 | 98 | | T2CKPS0 bit | _ | Case 2 | 98 | | T2CKPS1 bit | _ | Time-out Sequence on Power-up | | | TAD | | (MCLR Tied to VDD Through RC Network) | | | Time-out Sequence | | Timer0 | | | Timer0 | | Timer1 | | | Associated Registers | | USART Asynchronous Master Transmission | /4 | | Clock Source Edge Select (TOSE Bit) | | USART Asynchronous Master Transmission | 7. | | Clock Source Select (T0CS Bit) External Clock | | (Back to Back) | | | Interrupt | | USART Asynchronous Reception | | | Overflow Enable (TMR0IE Bit) | | USART Synchronous Receive (Master/Slave) | 133 | | Overflow Flag (TMR0IF Bit) | | USART Synchronous Reception (Master Mode, SREN) | 90 | | Overflow Interrupt | | USART Synchronous Transmission | | | Prescaler | | USART Synchronous Transmission | 13 | | RA4/T0CKI Pin, External Clock | | (Master/Slave) | 135 | | T0CKI | | USART Synchronous Transmission | 100 | | Timer1 | | (Through TXEN) | 79 | | Associated Registers | | Wake-up from Sleep via Interrupt | | | Asynchronous Counter Mode | 49 | Watchdog Timer | | | Capacitor Selection | | Timing Parameter Symbology | | | Counter Operation | 48 | Timing Requirements | | | Operation in Timer Mode | 48 | Capture/Compare/PWM (CCP1 and CCP2) | 128 | | Oscillator | 50 | CLKOUT and I/O | | | Prescaler | | External Clock | 124 | | RC0/T1OSO/T1CKI Pin | 9, 11 | I <sup>2</sup> C Bus Data | 134 | | RC1/T1OSI/CCP2 Pin | 9, 11 | I2C Bus Start/Stop Bits | 133 | | Resetting of Timer1 Registers | | Parallel Slave Port | 129 | | Resetting Timer1 using a CCP Trigger Output. | 50 | Reset, Watchdog Timer, Oscillator Start-up | | | Synchronized Counter Mode | | Timer, Power-up Timer and Brown-out Rese | t. 126 | | TMR1H Register | | SPI Mode | | | TMR1L Register | | Timer0 and Timer1 External Clock | | | Timer2 | | USART Synchronous Receive | | | Associated Registers | | USART Synchronous Transmission | | | Output | | TMR1CS bit | | | Postscaler | | TMR10N bit | | | Prescaler and Postscaler | | TMR2ON bit | | | Prescaler and Postscaler | 51 | TOUTPS<3:0> bits | | | Timing Diagrams A/D Conversion | 107 | TRISA Register | | | Brown-out Reset | | TRISB Register | | | Capture/Compare/PWM (CCP1 and CCP2) | | TRISC Register | | | CLKOUT and I/O | | TRISD Register | 30 | | External Clock | | | | | I <sup>2</sup> C Bus Data | 133 | | | # PIC18FXXXX | TRISE Register | | |---------------------------------------------|-------| | IBF Bit | 38 | | IBOV Bit | 38 | | PSPMODE Bit36 | 3, 37 | | TXSTA Register | | | SYNC Bit | 69 | | TRMT Bit | 69 | | TX9 Bit | 69 | | TX9D Bit | 69 | | TXEN Bit | 69 | | U | | | UA | 60 | | Universal Synchronous Asynchronous Receiver | 00 | | Transmitter. See USART | | | Update Address bit, UA | 60 | | USART | | | Asynchronous Mode | | | Asynchronous Receiver | | | • | | | Asynchronous Reception | | | Associated Registers | / / | | Asynchronous Transmission | 75 | | Associated Registers | | | Asynchronous Transmitter | | | Baud Rate Generator (BRG) | | | Baud Rate Formula | | | Baud Rates, Asynchronous Mode (BRGH = 0) | | | Baud Rates, Asynchronous Mode (BRGH = 1) | | | Sampling | 71 | | Mode Select (SYNC Bit) | | | Overrun Error (OERR Bit) | | | RC6/TX/CK Pin | , | | RC7/RX/DT Pin | | | Serial Port Enable (SPEN Bit) | | | Single Receive Enable (SREN Bit) | | | Synchronous Master Mode | 78 | | Synchronous Master Reception | 80 | | Associated Registers | | | Synchronous Master Transmission | 78 | | Associated Registers | 79 | | Synchronous Slave Mode | 81 | | Synchronous Slave Reception | 82 | | Associated Registers | | | Synchronous Slave Transmission | 81 | | Associated Registers | 82 | | Transmit Data, 9th Bit (TX9D) | 69 | | Transmit Enable (TXEN Bit) | | | Transmit Enable, Nine-bit (TX9 Bit) | | | Transmit Shift Register Status (TRMT Bit) | | ## W | Wake-up from SLEEP | 8 | |-----------------------------------|-----------| | Interrupts | 95, 9 | | MCLR Reset | 9 | | WDT Reset | 9 | | Wake-up from Sleep | 10 | | Wake-up Using Interrupts | 10 | | Watchdog Timer (WDT) | 89, 10 | | Associated Registers | 10 | | Enable (WDTE Bit) | | | Postscaler, See Postscaler, WDT | | | Programming Considerations | 10 | | RC Oscillator | | | Time-out Period | 10 | | WDT Reset, Normal Operation | 93, 95, 9 | | WDT Reset, SLEEP | | | WCOL bit | 6 | | Write Collision Detect bit (WCOL) | 6 | | WWW Address | | | WWW, On-Line Support | |