



#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 66MHz                                                                |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                                   |
| RAM Controllers                 | DRAM                                                                 |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | · .                                                                  |
| Ethernet                        | 10Mbps (3), 10/100Mbps (2)                                           |
| SATA                            | · .                                                                  |
| USB                             | USB 2.0 (1)                                                          |
| Voltage - I/O                   | 3.3V                                                                 |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                   |
| Security Features               | Cryptography                                                         |
| Package / Case                  | 357-BBGA                                                             |
| Supplier Device Package         | 357-PBGA (25x25)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc885cvr66 |
|                                 |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC885/MPC880 is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC885/MPC880 provides enhanced ATM functionality, an additional fast Ethernet controller, a USB, and an encryption block.

Table 1 shows the functionality supported by MPC885/MPC880.

| Part   | Cache ( | Kbytes) | Ethe    | ernet  | scc | SMC  | USB | ATM Support                     | Security |
|--------|---------|---------|---------|--------|-----|------|-----|---------------------------------|----------|
| Fait   | I Cache | D Cache | 10BaseT | 10/100 | 300 | SINC | 036 |                                 | Engine   |
| MPC885 | 8       | 8       | Up to 3 | 2      | 3   | 2    | 1   | Serial ATM and UTOPIA interface | Yes      |
| MPC880 | 8       | 8       | Up to 2 | 2      | 2   | 2    | 1   | Serial ATM and UTOPIA interface | No       |

Table 1. MPC885 Family

# 2 Features

The MPC885/MPC880 is comprised of three modules that each use the 32-bit internal bus: a MPC8xx core, a system integration unit (SIU), and a communications processor module (CPM).

The following list summarizes the key MPC885/MPC880 features:

- Embedded MPC8xx core up to 133 MHz
- Maximum frequency operation of the external bus is 80 MHz (in 1:1 mode)
  - The 133-MHz core frequency supports 2:1 mode only.
  - The 66-/80-MHz core frequencies support both the 1:1 and 2:1 modes.
- Single-issue, 32-bit core (compatible with the Power Architecture definition) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch and without conditional execution.
  - 8-Kbyte data cache and 8-Kbyte instruction cache (see Table 1)
    - Instruction cache is two-way, set-associative with 256 sets in 2 blocks
    - Data cache is two-way, set-associative with 256 sets
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip emulation debug mode



- Periodic interrupt timer (PIT)
- Clock synthesizer
- Decrementer and time base
- Reset controller
- IEEE Std 1149.1<sup>TM</sup> test access port (JTAG)
- Security engine is optimized to handle all the algorithms associated with IPsec, SSL/TLS, SRTP, IEEE Std 802.11i<sup>TM</sup>, and iSCSI processing. Available on the MPC885, the security engine contains a crypto-channel, a controller, and a set of crypto hardware accelerators (CHAs). The CHAs are:
  - Data encryption standard execution unit (DEU)
    - DES, 3DES
    - Two key (K1, K2, K1) or three key (K1, K2, K3)
    - ECB and CBC modes for both DES and 3DES
  - Advanced encryption standard unit (AESU)
    - Implements the Rijndael symmetric key cipher
    - ECB, CBC, and counter modes
    - 128-, 192-, and 256- bit key lengths
  - Message digest execution unit (MDEU)
    - SHA with 160- or 256-bit message digest
    - MD5 with 128-bit message digest
    - HMAC with either algorithm
  - Crypto-channel supporting multi-command descriptor chains
  - Integrated controller managing internal resources and bus mastering
  - Buffer size of 256 bytes for the DEU, AESU, and MDEU, with flow control for large data sizes
- Interrupts
  - Six external interrupt request (IRQ) lines
  - 12 port pins with interrupt capability
  - 23 internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Several serial DMA (SDMA) channels to support the CPM
  - Three parallel I/O registers with open-drain capability



- On-chip  $16 \times 16$  multiply accumulate controller (MAC)
  - One operation per clock (two-clock latency, one-clock blockage)
  - MAC operates concurrently with other instructions
  - FIR loop—Four clocks per four multiplies
- Four baud rate generators
  - Independent (can be connected to any SCC or SMC)
  - Allow changes during operation
  - Autobaud support option
- Up to three serial communication controllers (SCCs) supporting the following protocols:
  - Serial ATM capability on SCCs
  - Optional UTOPIA port on SCC4
  - Ethernet/IEEE Std 802.3<sup>™</sup> optional on the SCC(s) supporting full 10-Mbps operation
  - HDLC/SDLC
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support point-to-point protocol (PPP)
  - AppleTalk
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Binary synchronous communication (BISYNC)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))
- Up to two serial management channels (SMCs) supporting the following protocols:
  - UART (low-speed operation)
  - Transparent
  - General circuit interface (GCI) controller
  - Provide management for BRI devices as GCI controller in time-division multiplexed (TDM) channels
- Universal serial bus (USB)—Supports operation as a USB function endpoint, a USB host controller, or both for testing purposes (loop-back diagnostics)
  - USB 2.0 full-/low-speed compatible
  - The USB function mode has the following features:
    - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers.
    - CRC16 generation and checking
    - CRC5 checking
    - NRZI encoding/decoding with bit stuffing
    - 12- or 1.5-Mbps data rate



Features

- Flexible data buffers with multiple buffers per frame
- Automatic retransmission upon transmit error
- The USB host controller has the following features:
  - Supports control, bulk, interrupt, and isochronous data transfers
  - CRC16 generation and checking
  - NRZI encoding/decoding with bit stuffing
  - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub.
  - Flexible data buffers with multiple buffers per frame
  - Supports local loop back mode for diagnostics (12 Mbps only)
- Serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multiple-master operation on the same bus
- Inter-integrated circuit (I<sup>2</sup>C) port
  - Supports master and slave modes
  - Supports a multiple-master environment
- Time-slot assigner (TSA)
  - Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking
  - Allows dynamic changes
  - Can be internally connected to four serial channels (two SCCs and two SMCs)
- Parallel interface port (PIP)
  - Centronics interface support
  - Supports fast connection between compatible ports on MPC885/MPC880 and other MPC8xx devices
- PCMCIA interface
  - Master (socket) interface, release 2.1-compliant
  - Supports two independent PCMCIA sockets
  - 8 memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions:  $= \neq < >$
  - Each watchpoint can generate a break point internally.
- Normal high and normal low power modes to conserve power







Figure 2. MPC880 Block Diagram

| Characteristic                                                                                                                                                                                                                                | Symbol          | Min | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Output high voltage, $I_{OH} = -2.0$ mA, except XTAL and open-drain pins                                                                                                                                                                      | V <sub>OH</sub> | 2.4 | _   | V    |
| Output low voltage<br>$I_{OL} = 2.0 \text{ mA} (CLKOUT)$<br>$I_{OL} = 3.2 \text{ mA}^5$<br>$I_{OL} = 5.3 \text{ mA}^6$<br>$I_{OL} = 7.0 \text{ mA} (TXD1/PA14, TXD2/PA12)$<br>$I_{OL} = 8.9 \text{ mA} (TS, TA, TEA, BI, BB, HRESET, SRESET)$ | V <sub>OL</sub> | _   | 0.5 | V    |

## Table 6. DC Electrical Specifications (continued)

<sup>1</sup> The difference between  $V_{DDL}$  and  $V_{DDSYN}$  cannot be more than 100 mV.

<sup>2</sup> The signals PA[0:15], PB[14:31], PC[4:15], PD[3:15], PE(14:31), TDI, TDO, TCK, TRST, TMS, MII1\_TXEN, MII\_MDIO are 5-V tolerant. The minimum voltage is still 2.0 V.

 $^{3}$  V<sub>IL</sub>(max) for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.

<sup>4</sup> Input capacitance is periodically sampled.

<sup>5</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), IRQ(2:4), IRQ6, RD/WR, BURST, IP\_B(3:7), PA(0:11), PA13, PA15, PB(14:31),

PC(4:15), PD(3:15), PE(14:31), MII1\_CRS, MII\_MDIO, MII1\_TXEN, and MII1\_COL.

<sup>6</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:7), WE(0:3), BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, OP(0:3), and BADDR(28:30).

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (V_{DDL} \times I_{DDL}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

## NOTE

The V<sub>DDSYN</sub> power dissipation is negligible.

## 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the following equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta IA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.



**Bus Signal Timing** 

| Num  | Characteristic                                                                                                                                                               | 33    | MHz   | 40    | MHz   | 66   | MHz   | 80   | MHz   | Unit |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|------|-------|------|
| Num  |                                                                                                                                                                              | Min   | Мах   | Min   | Мах   | Min  | Мах   | Min  | Мах   | Unit |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid, as requested by control bit BST4 in the corresponding word in the UPM (MAX = $0.00 \times \text{B1} + 6.00$ )           | 1.50  | 6.00  | 1.50  | 6.00  | 1.50 | 6.00  | 1.50 | 6.00  | ns   |
| B32a | CLKOUT falling edge to $\overline{\text{BS}}$ valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 0 (MAX = 0.25 × B1 + 6.80)                | 7.60  | 14.30 | 6.30  | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns   |
| B32b | CLKOUT rising edge to $\overline{\text{BS}}$ valid, as requested by control bit BST2 in the corresponding word in the UPM (MAX = $0.00 \times \text{B1} + 8.00$ )            | 1.50  | 8.00  | 1.50  | 8.00  | 1.50 | 8.00  | 1.50 | 8.00  | ns   |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid, as requested by control bit BST3 in the corresponding word in the UPM (MAX = $0.25 \times \text{B1} + 6.80$ )            | 7.60  | 14.30 | 6.30  | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns   |
| B32d | CLKOUT falling edge to $\overline{\text{BS}}$ valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 1 (MAX = 0.375 × B1 + 6.60)               | 13.30 | 18.00 | 11.30 | 16.00 | 7.60 | 12.30 | 4.49 | 11.30 | ns   |
| B33  | CLKOUT falling edge to $\overline{\text{GPL}}$ valid, as requested<br>by control bit GxT4 in the corresponding word in<br>the UPM (MAX = $0.00 \times B1 + 6.00$ )           | 1.50  | 6.00  | 1.50  | 6.00  | 1.50 | 6.00  | 1.50 | 6.00  | ns   |
| B33a | CLKOUT rising edge to $\overline{\text{GPL}}$ valid, as requested<br>by control bit GxT3 in the corresponding word in<br>the UPM (MAX = $0.25 \times B1 + 6.80$ )            | 7.60  | 14.30 | 6.30  | 13.00 | 3.80 | 10.50 | 3.13 | 10.00 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MIN = $0.25 \times B1 - 2.00$ )          | 5.60  | _     | 4.30  | _     | 1.80 | _     | 1.13 | _     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MIN = $0.50 \times B1 - 2.00$ )          | 13.20 |       | 10.50 |       | 5.60 | _     | 4.25 | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by CST2 in the corresponding word in UPM (MIN = $0.75 \times B1 - 2.00$ )                          | 20.70 |       | 16.70 |       | 9.40 | _     | 6.80 | _     | ns   |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid, as requested<br>by control bit BST4 in the corresponding word in<br>the UPM (MIN = $0.25 \times B1 - 2.00$ )                 | 5.60  | _     | 4.30  | _     | 1.80 | —     | 1.13 | —     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{BS}$ valid, as requested by BST1 in the corresponding word in the UPM (MIN = $0.50 \times B1 - 2.00$ )                      | 13.20 |       | 10.50 |       | 5.60 |       | 4.25 |       | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{BS}$ valid,<br>as requested by control bit BST2 in the<br>corresponding word in the UPM<br>(MIN = $0.75 \times B1 - 2.00$ ) | 20.70 | _     | 16.70 |       | 9.40 | _     | 7.40 | _     | ns   |

## Table 9. Bus Operation Timings (continued)



| Num | Characteristic                                                                                                                                                      | 33   | MHz | 40 MHz |     | 66 MHz |     | 80 MHz |     | Unit |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------|-----|--------|-----|--------|-----|------|
| Num | Characteristic                                                                                                                                                      | Min  | Max | Min    | Max | Min    | Max | Min    | Max | Unit |
| B36 | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{GPL}}$ valid, as requested by control bit GxT4 in the corresponding word in the UPM (MIN = 0.25 × B1 - 2.00) | 5.60 |     | 4.30   | _   | 1.80   |     | 1.13   |     | ns   |
| B37 | UPWAIT valid to CLKOUT falling edge <sup>9</sup><br>(MIN = $0.00 \times B1 + 6.00$ )                                                                                | 6.00 | —   | 6.00   |     | 6.00   | —   | 6.00   | _   | ns   |
| B38 | CLKOUT falling edge to UPWAIT valid $^9$ (MIN = 0.00 × B1 + 1.00)                                                                                                   | 1.00 | —   | 1.00   |     | 1.00   | —   | 1.00   | _   | ns   |
| B39 | $\overline{\text{AS}}$ valid to CLKOUT rising edge <sup>10</sup><br>(MIN = 0.00 × B1 + 7.00)                                                                        | 7.00 | _   | 7.00   |     | 7.00   | _   | 7.00   |     | ns   |
| B40 | A(0:31), TSIZ(0:1), RD/ $\overline{WR}$ , $\overline{BURST}$ , valid to<br>CLKOUT rising edge (MIN = $0.00 \times B1 + 7.00$ )                                      | 7.00 | —   | 7.00   | -   | 7.00   | _   | 7.00   | —   | ns   |
| B41 | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)<br>(MIN = 0.00 × B1 + 7.00)                                                                         | 7.00 | —   | 7.00   |     | 7.00   | —   | 7.00   | _   | ns   |
| B42 | CLKOUT rising edge to $\overline{\text{TS}}$ valid (hold time)<br>(MIN = 0.00 × B1 + 2.00)                                                                          | 2.00 | —   | 2.00   | _   | 2.00   | _   | 2.00   | _   | ns   |
| B43 | $\overline{\text{AS}}$ negation to memory controller signals negation (MAX = TBD)                                                                                   | —    | TBD | —      | TBD | _      | TBD | —      | TBD | ns   |

### Table 9. Bus Operation Timings (continued)

<sup>1</sup> For part speeds above 50 MHz, use 9.80 ns for B11a.

<sup>2</sup> The timing required for BR input is relevant when the MPC885/MPC880 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC885/MPC880 is selected to work with the external bus arbiter.

<sup>3</sup> For part speeds above 50 MHz, use 2 ns for B17.

<sup>4</sup> The D(0:31) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>5</sup> For part speeds above 50 MHz, use 2 ns for B19.

<sup>6</sup> The D(0:31) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the user-programmable machine (UPM) in the memory controller, for data beats where DLT3 = 1 in the RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>7</sup> This formula applies to bus operation up to 50 MHz.

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{CS}$  and  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 21.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 24.



**Bus Signal Timing** 

Figure 10 provides the timing for the synchronous input signals.





Figure 11 provides normal case timing for input data. It also applies to normal read accesses under the control of the user-programmable machine (UPM) in the memory controller.



Figure 11. Input Data Timing in Normal Case



**Bus Signal Timing** 











## Table 14 shows the reset timing for the MPC885/MPC880.

Table 14. Reset Timing

| Niumo | Characteristic                                                                                                                                  | 33     | MHz   | 40 MHz |       | 66 MHz |       | 80 MHz |       | Unit |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num   |                                                                                                                                                 | Min    | Мах   | Min    | Мах   | Min    | Max   | Min    | Max   | Unit |
| R69   | CLKOUT to $\overline{\text{HRESET}}$ high impedance<br>(MAX = 0.00 × B1 + 20.00)                                                                | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns   |
| R70   | CLKOUT to $\overline{\text{SRESET}}$ high impedance<br>(MAX = 0.00 × B1 + 20.00)                                                                | —      | 20.00 | —      | 20.00 | —      | 20.00 | —      | 20.00 | ns   |
| R71   | RSTCONF pulse width<br>(MIN = 17.00 × B1)                                                                                                       | 515.20 | —     | 425.00 | —     | 257.60 |       | 212.50 | _     | ns   |
| R72   | —                                                                                                                                               | —      |       | —      |       | —      |       | —      |       |      |
| R73   | Configuration data to HRESET rising<br>edge setup time<br>(MIN = $15.00 \times B1 + 50.00$ )                                                    | 504.50 | —     | 425.00 | —     | 277.30 | _     | 237.50 | _     | ns   |
| R74   | Configuration data to $\overrightarrow{\text{RSTCONF}}$ rising edge setup time (MIN = 0.00 × B1 + 350.00)                                       | 350.00 | —     | 350.00 | —     | 350.00 | _     | 350.00 | _     | ns   |
| R75   | $\frac{\text{Configuration data hold time after}}{\text{RSTCONF}}$ negation<br>(MIN = 0.00 × B1 + 0.00)                                         | 0.00   |       | 0.00   |       | 0.00   | _     | 0.00   | _     | ns   |
| R76   | $\frac{\text{Configuration data hold time after}}{\text{HRESET}}$ $(\text{MIN} = 0.00 \times \text{B1} + 0.00)$                                 | 0.00   |       | 0.00   |       | 0.00   | _     | 0.00   | _     | ns   |
| R77   | HRESET and RSTCONF asserted todata out drive(MAX = $0.00 \times B1 + 25.00$ )                                                                   | —      | 25.00 | —      | 25.00 | —      | 25.00 | —      | 25.00 | ns   |
| R78   | $\begin{tabular}{l} \hline \hline RSTCONF \ negated to data out high \\ impedance \ (MAX = 0.00 \times B1 + 25.00) \end{tabular}$               | —      | 25.00 | —      | 25.00 | —      | 25.00 | —      | 25.00 | ns   |
| R79   | CLKOUT of last rising edge before chip<br>three-states $\overrightarrow{\text{HRESET}}$ to data out high<br>impedance (MAX = 0.00 × B1 + 25.00) | —      | 25.00 | —      | 25.00 | —      | 25.00 | —      | 25.00 | ns   |
| R80   | DSDI, DSCK setup (MIN = $3.00 \times B1$ )                                                                                                      | 90.90  | —     | 75.00  | —     | 45.50  |       | 37.50  |       | ns   |
| R81   | DSDI, DSCK hold time<br>(MIN = $0.00 \times B1 + 0.00$ )                                                                                        | 0.00   | _     | 0.00   | _     | 0.00   | _     | 0.00   | _     | ns   |
| R82   | $\begin{tabular}{l} \hline $$ $ $ $ $ $ $ $ $ $ $ $ $ $ $ $ $ $$                                                                                | 242.40 | _     | 200.00 |       | 121.20 |       | 100.00 | —     | ns   |



IEEE 1149.1 Electrical Specifications

# 11 IEEE 1149.1 Electrical Specifications

Table 15 provides the JTAG timings for the MPC885/MPC880 shown in Figure 38 through Figure 41.

## Table 15. JTAG Timing

| Num | Characteristic                                         | All Freq | uencies | l lucit |
|-----|--------------------------------------------------------|----------|---------|---------|
| Num | Characteristic                                         | Min      | Max     | Unit    |
| J82 | TCK cycle time                                         | 100.00   |         | ns      |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00    |         | ns      |
| J84 | TCK rise and fall times                                | 0.00     | 10.00   | ns      |
| J85 | TMS, TDI data setup time                               | 5.00     | _       | ns      |
| J86 | TMS, TDI data hold time                                | 25.00    | _       | ns      |
| J87 | TCK low to TDO data valid                              | —        | 27.00   | ns      |
| J88 | TCK low to TDO data invalid                            | 0.00     | _       | ns      |
| J89 | TCK low to TDO high impedance                          | _        | 20.00   | ns      |
| J90 | TRST assert time                                       | 100.00   | _       | ns      |
| J91 | TRST setup time to TCK low                             | 40.00    | _       | ns      |
| J92 | TCK falling edge to output valid                       | _        | 50.00   | ns      |
| J93 | TCK falling edge to output valid out of high impedance | _        | 50.00   | ns      |
| J94 | TCK falling edge to output high impedance              | _        | 50.00   | ns      |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00    | _       | ns      |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00    |         | ns      |



Figure 38. JTAG Test Clock Input Timing



**CPM Electrical Characteristics** 



Figure 46. Parallel I/O Data-In/Data-Out Timing Diagram

# **12.2 Port C Interrupt AC Electrical Specifications**

Table 17 provides the timings for port C interrupts.

| Num | Characteristic                                         | 33.34 | Unit |      |
|-----|--------------------------------------------------------|-------|------|------|
| Num | Characteristic                                         | Min   | Мах  | onit |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55    | _    | ns   |
| 36  | Port C interrupt minimum time between active edges     | 55    |      | ns   |

Figure 47 shows the port C interrupt detection timing.



Figure 47. Port C Interrupt Detection Timing



**CPM Electrical Characteristics** 







# **13 UTOPIA AC Electrical Specifications**

Table 30, Table 31, and Table 32, show the AC electrical specifications for the UTOPIA interface.

| Num | Signal Characteristic                                                                                     | Direction | Min | Мах | Unit |
|-----|-----------------------------------------------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (internal clock option)                                                             | Output    |     | 4   | ns   |
|     | Duty cycle                                                                                                |           | 50  | 50  | %    |
|     | Frequency                                                                                                 |           |     | 33  | MHz  |
| U2  | UTPB, SOC, RxEnb, TxEnb, RxAddr, and TxAddr active delay (PHREQ and PHSEL active delay in multi-PHY mode) | Output    | 2   | 16  | ns   |
| U3  | UTPB, SOC, Rxclav, and Txclav setup time                                                                  | Input     | 4   |     | ns   |
| U4  | UTPB, SOC, Rxclav, and Txclav hold time                                                                   | Input     | 1   |     | ns   |

## Table 31. UTOPIA Master (Split Bus Mode) Electrical Specifications

| Num | Signal Characteristic                                                                                     | Direction | Min | Max | Unit |
|-----|-----------------------------------------------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (Internal clock option)                                                             | Output    |     | 4   | ns   |
|     | Duty cycle                                                                                                |           | 50  | 50  | %    |
|     | Frequency                                                                                                 |           |     | 33  | MHz  |
| U2  | UTPB, SOC, RxEnb, TxEnb, RxAddr, and TxAddr active delay (PHREQ and PHSEL active delay in multi-PHY mode) | Output    | 2   | 16  | ns   |
| U3  | UTPB_Aux, SOC_Aux, Rxclav, and Txclav setup time                                                          | Input     | 4   |     | ns   |
| U4  | UTPB_Aux, SOC_Aux, Rxclav, and Txclav hold time                                                           | Input     | 1   |     | ns   |

## Table 32. UTOPIA Slave (Split Bus Mode) Electrical Specifications

| Num | Signal Characteristic                                          | Direction | Min | Max | Unit |
|-----|----------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (external clock option)                  | Input     |     | 4   | ns   |
|     | Duty cycle                                                     |           | 40  | 60  | %    |
|     | Frequency                                                      |           |     | 33  | MHz  |
| U2  | UTPB, SOC, Rxclav, and Txclav active delay                     | Output    | 2   | 16  | ns   |
| U3  | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr setup time | Input     | 4   |     | ns   |
| U4  | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr hold time  | Input     | 1   |     | ns   |



### **FEC Electrical Characteristics**

Figure 73 shows MII receive signal timing.



Figure 73. MII Receive Signal Timing Diagram

#### 15.2 **MII and Reduced MII Transmit Signal Timing**

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz + 1%. The RMII transmitter functions correctly up to a RMII\_REFCLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency - 1%.

Table 35 provides information on the MII and RMII transmit signal timing.

| Num      | Characteristic                                                   | Min      | Max | Unit                                   |
|----------|------------------------------------------------------------------|----------|-----|----------------------------------------|
| M5       | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid         | d 5 — ns |     |                                        |
| M6       | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid — 25 ns   |          | ns  |                                        |
| M20_RMII | A20_RMII RMII_TXD[1:0], RMII_TX_EN to RMII_REFCLK setup          |          | —   | ns                                     |
| M21_RMII | RMII_TXD[1:0], RMII_TX_EN data hold from RMII_REFCLK rising edge | 2        | —   | ns                                     |
| M7       | MII_TX_CLK and RMII_REFCLK pulse width high                      | 35%      | 65% | MII_TX_CLK or<br>RMII_REFCLK<br>period |
| M8       | MII_TX_CLK and RMII_REFCLK pulse width low                       | 35%      | 65% | MII_TX_CLK or<br>RMII_REFCLK<br>period |

Table 35. MII Transmit Signal Timing



Table 39 contains a list of the MPC885 input and output signals and shows multiplexing and pin assignments.

| Name                        | Pin Number                                                                                                                                                     | Туре                             |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| A[0:31]                     | M16, N18, N19, M19, M17, M18, L16, L19, L17, L18, K19, K18, K<br>K16, J19, J17, J18, J16, E19, H18, H17, G19, F17, G17, H16, F<br>D19, H19, E18, G18, F18, D18 |                                  |
| D[0:31]                     | P2, M1, L1, K2, N1, K4, H3, F2, P1, L4, L3, L2, N3, N2, K3, K1, M4, J1, J3, H2, H1, J4, M3, G2, G1, G3, M2, H4, F1, E1, F3                                     | J2, Bidirectional<br>Three-state |
| TSIZ0, REG                  | G16                                                                                                                                                            | Bidirectional<br>Three-state     |
| TSIZ1                       | E17                                                                                                                                                            | Bidirectional<br>Three-state     |
| RD/WR                       | D13                                                                                                                                                            | Bidirectional<br>Three-state     |
| BURST                       | C10                                                                                                                                                            | Bidirectional<br>Three-state     |
| BDIP, GPL_B5                | A13                                                                                                                                                            | Output                           |
| TS                          | A12                                                                                                                                                            | Bidirectional<br>Active pull-up  |
| TA                          | C12                                                                                                                                                            | Bidirectional<br>Active pull-up  |
| TEA                         | B12                                                                                                                                                            | Open-drain                       |
| BI                          | D12                                                                                                                                                            | Bidirectional<br>Active pull-up  |
| IRQ2, RSV                   | B10                                                                                                                                                            | Bidirectional<br>Three-state     |
| IRQ4, KR, RETRY,<br>SPKROUT | C7                                                                                                                                                             | Bidirectional<br>Three-state     |
| CR, IRQ3                    | A11                                                                                                                                                            | Input                            |
| BR                          | D11                                                                                                                                                            | Bidirectional                    |
| BG                          | C11                                                                                                                                                            | Bidirectional                    |
| BB                          | B11                                                                                                                                                            | Bidirectional<br>Active pull-up  |
| FRZ, IRQ6                   | D10                                                                                                                                                            | Bidirectional                    |
| IRQ0                        | N4                                                                                                                                                             | Input                            |
| IRQ1                        | P3                                                                                                                                                             | Input                            |
| IRQ7                        | P4                                                                                                                                                             | Input                            |
| CS[0:5]                     | B14, C14, A15, D14, C16, A16                                                                                                                                   | Output                           |
| CS6, CE1_B                  | D15                                                                                                                                                            | Output                           |
| CS7, CE2_B                  | B16                                                                                                                                                            | Output                           |

## Table 39. Pin Assignments



Mechanical Data and Ordering Information

# 16.2 Mechanical Dimensions of the PBGA Package

Figure 78 shows the mechanical dimensions of the PBGA package.



### NOTES:

1. ALL DIMENSIONS ARE IN MILLIMETERS.

2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.

3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

4. DATUM A, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

## Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package



# **17 Document Revision History**

Table 40 lists significant changes between revisions of this hardware specification.

| Revision<br>Number | Date      | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7                  | 07/2010   | <ul> <li>In Table 9, "Bus Operation Timings," changed the following:</li> <li>Updated TRLX condition value for B22a/b/c to "TRLX = [0 or 1]"</li> <li>Removed TRLX condition for B23</li> <li>Updated condition and equation for B30 to "Invalid GPCM read/write access (MIN = 0.25 × B1 - 2.00)"</li> <li>Updated note 8 to "The timing B30 refers to CS when ACS = 00 and to CS and WE(0:3) when CSNT = 0."</li> </ul>                                                                                                                                                   |
| 6                  | 05/2010   | Added minimum load for CLKOUT in Section 10, "Bus Signal Timing."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5                  | 03/2009   | Updated formatting of Table 12, "PCMCIA Port Timing," Table 13, "Debug Port Timing," Table 14, "Reset Timing," and Table 15, "JTAG Timing."                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4                  | 08/2007   | <ul> <li>On page 1, updated first paragraph and added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 3) and renumbered the rest of the figures.</li> <li>In Table 9, for reset timings B29f and B29g added footnote indicating that the formula only applies to bus operation up to 50 MHz.</li> <li>In Figure 6, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 18, changed num 46 description to read, "TA assertion to rising edge"</li> </ul> |
| 3.0                | 7/22/2004 | <ul> <li>Added sentence to Spec B1A about EXTCLK and CLKOUT being in Alignment for Integer Values</li> <li>Added a footnote to Spec 41 specifying that EDM = 1</li> <li>Added RMII1_EN under M1II_EN in Table 36 Pin Assignments</li> <li>Added a tablefootnote to Table 6 DC Electrical Specifications about meeting the VIL Max of the I2C Standard</li> <li>Put the new part numbers in the Ordering Information Section</li> </ul>                                                                                                                                     |
| 2.0                | 12/2003   | <ul> <li>Changed the maximum operating frequency to 133 MHz.</li> <li>Put in the orderable part numbers that are orderable.</li> <li>Put the timing in the 80 MHz column.</li> <li>Rounded the timings to hundredths in the 80 MHz column.</li> <li>Put the pin numbers in footnotes by the maximum currents in Table 6.</li> <li>Changed 22 and 41 in the Timing.</li> <li>Put in the Thermal numbers.</li> </ul>                                                                                                                                                         |
| 1.0                | 9/2003    | <ul> <li>Added the DSP information in the Features list</li> <li>Fixed table formatting.</li> <li>Nontechnical edits.</li> <li>Released to the external web.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0.9                | 8/2003    | Changed the USB description to full-/low-speed compatible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0.8                | 8/2003    | Added the Reference to USB 2.0 to the Features list and removed 1.1 from USB on the block diagrams.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0.7                | 7/2003    | Added the RxClav and TxClav signals to PC15.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0.6                | 6/2003    | Changed the pin descriptions per the June 22 spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0.5                | 5/2003    | Changed some more typos, put in the phsel and phreq pins. Corrected the USB timing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## Table 40. Document Revision History

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan @freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICC, are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2010 Freescale Semiconductor, Inc.

Document Number: MPC885EC Rev. 7 07/2010



