



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Broduct Status             | Not For New Designs                                                    |
|----------------------------|------------------------------------------------------------------------|
|                            |                                                                        |
| Core Processor             | ARM® Cortex®-M3                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 32MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT           |
| Number of I/O              | 37                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | ·                                                                      |
| RAM Size                   | 4K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.85V ~ 3.8V                                                           |
| Data Converters            | A/D 4x12b; D/A 1x12b                                                   |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 48-TQFP                                                                |
| Supplier Device Package    | 48-TQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg222f32-qfp48t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

### 2.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230  $\mu$ DMA controller licensed from ARM.

### 2.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32TG.

### 2.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32TG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

### 2.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32TG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

## 2.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

# 2.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

## 2.1.10 Inter-Integrated Circuit Interface (I2C)

The  $I^2C$  module provides an interface between the MCU and a serial  $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the  $I^2C$  module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.

# 2.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART)

The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices.

# 2.1.12 Pre-Programmed UART Bootloader

The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Autobaud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note.

# 2.1.13 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

## 2.1.14 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output.

# 2.1.15 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

## 2.1.16 Low Energy Timer (LETIMER)

The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC.

# 2.1.17 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3.

# 2.1.18 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

# **2.2 Configuration Summary**

The features of the EFM32TG222 is a subset of the feature set described in the EFM32TG Reference Manual. Table 2.1 (p. 7) describes device specific implementation of the features.

#### Table 2.1. Configuration Summary

| Module    | Configuration                             | Pin Connections                                  |
|-----------|-------------------------------------------|--------------------------------------------------|
| Cortex-M3 | Full configuration                        | NA                                               |
| DBG       | Full configuration                        | DBG_SWCLK, DBG_SWDIO,<br>DBG_SWO                 |
| MSC       | Full configuration                        | NA                                               |
| DMA       | Full configuration                        | NA                                               |
| RMU       | Full configuration                        | NA                                               |
| EMU       | Full configuration                        | NA                                               |
| СМU       | Full configuration                        | CMU_OUT0, CMU_OUT1                               |
| WDOG      | Full configuration                        | NA                                               |
| PRS       | Full configuration                        | NA                                               |
| 12C0      | Full configuration                        | 12C0_SDA, 12C0_SCL                               |
| USART0    | Full configuration with IrDA              | US0_TX, US0_RX. US0_CLK, US0_CS                  |
| USART1    | Full configuration with I2S               | US1_TX, US1_RX, US1_CLK, US1_CS                  |
| LEUART0   | Full configuration                        | LEU0_TX, LEU0_RX                                 |
| TIMER0    | Full configuration                        | TIM0_CC[2:0]                                     |
| TIMER1    | Full configuration                        | TIM1_CC[2:0]                                     |
| RTC       | Full configuration                        | NA                                               |
| LETIMER0  | Full configuration                        | LET0_O[1:0]                                      |
| PCNT0     | Full configuration, 16-bit count register | PCNT0_S[1:0]                                     |
| ACMP0     | Full configuration                        | ACMP0_CH[4:0], ACMP0_O                           |
| ACMP1     | Full configuration                        | ACMP1_CH[7:0], ACMP1_O                           |
| VCMP      | Full configuration                        | NA                                               |
| ADC0      | Full configuration                        | ADC0_CH[7:4]                                     |
| DAC0      | Full configuration                        | DAC0_OUT[1], DAC0_OUTxALT                        |
| OPAMP     |                                           |                                                  |
| AES       | Full configuration                        | NA                                               |
| GPIO      | 37 pins                                   | Available pins are shown in<br>Table 4.3 (p. 50) |

# 2.3 Memory Map

The *EFM32TG222* memory map is shown in Figure 2.2 (p. 8), with RAM and Flash sizes for the largest memory configuration.

Figure 3.1. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO.





Figure 3.2. EM3 current consumption.



Figure 3.3. EM4 current consumption.







# 3.7 Flash

#### Table 3.6. Flash

| Symbol               | Parameter                                           | Condition               | Min   | Тур  | Max            | Unit   |
|----------------------|-----------------------------------------------------|-------------------------|-------|------|----------------|--------|
| EC <sub>FLASH</sub>  | Flash erase cycles before failure                   |                         | 20000 |      |                | cycles |
|                      |                                                     | T <sub>AMB</sub> <150°C | 10000 |      |                | h      |
| RET <sub>FLASH</sub> | Flash data retention                                | T <sub>AMB</sub> <85°C  | 10    |      |                | years  |
|                      |                                                     | T <sub>AMB</sub> <70°C  | 20    |      |                | years  |
| t <sub>W_PROG</sub>  | Word (32-bit) pro-<br>gramming time                 |                         | 20    |      |                | μs     |
| t <sub>P_ERASE</sub> | Page erase time                                     |                         | 20    | 20.4 | 20.8           | ms     |
| t <sub>D_ERASE</sub> | Device erase time                                   |                         | 40    | 40.8 | 41.6           | ms     |
| I <sub>ERASE</sub>   | Erase current                                       |                         |       |      | 7 <sup>1</sup> | mA     |
| I <sub>WRITE</sub>   | Write current                                       |                         |       |      | 7 <sup>1</sup> | mA     |
| V <sub>FLASH</sub>   | Supply voltage dur-<br>ing flash erase and<br>write |                         | 1.98  |      | 3.8            | V      |

<sup>1</sup>Measured at 25°C

# 3.8 General Purpose Input Output

#### Table 3.7. GPIO

| Symbol            | Parameter                                                                                  | Condition                                                                       | Min                 | Тур                 | Max                 | Unit |
|-------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>IOIL</sub> | Input low voltage                                                                          |                                                                                 |                     |                     | 0.30V <sub>DD</sub> | V    |
| V <sub>IOIH</sub> | Input high voltage                                                                         |                                                                                 | 0.70V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                                            | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST |                     | 0.80V <sub>DD</sub> |                     | V    |
|                   |                                                                                            | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  |                     | 0.90V <sub>DD</sub> |                     | V    |
|                   | Output high volt-<br>age (Production test<br>condition = 3.0V,<br>DRIVEMODE =<br>STANDARD) | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW      |                     | 0.85V <sub>DD</sub> |                     | V    |
| V <sub>IOOH</sub> |                                                                                            | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       |                     | 0.90V <sub>DD</sub> |                     | V    |
|                   |                                                                                            | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                                            | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  | 0.85V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                                            | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    | 0.60V <sub>DD</sub> |                     |                     | V    |



| Symbol                | Parameter                                                                         | Condition                                                                      | Min                  | Тур                 | Max                 | Unit |
|-----------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------|---------------------|---------------------|------|
|                       |                                                                                   | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    | 0.80V <sub>DD</sub>  |                     |                     | V    |
|                       |                                                                                   | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST |                      | 0.20V <sub>DD</sub> |                     | V    |
|                       |                                                                                   | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  |                      | 0.10V <sub>DD</sub> |                     | V    |
|                       |                                                                                   | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW      |                      | 0.10V <sub>DD</sub> |                     | V    |
| Vice                  | Output low voltage<br>(Production test                                            | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       |                      | 0.05V <sub>DD</sub> |                     | V    |
| VIOOL                 | DRIVEMODE =<br>STANDARD)                                                          | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD |                      |                     | 0.30V <sub>DD</sub> | V    |
|                       |                                                                                   | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  |                      |                     | 0.20V <sub>DD</sub> | V    |
|                       |                                                                                   | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    |                      |                     | 0.35V <sub>DD</sub> | V    |
|                       |                                                                                   | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH     |                      |                     | 0.20V <sub>DD</sub> | V    |
| I <sub>IOLEAK</sub>   | Input leakage cur-<br>rent                                                        | High Impedance IO connected to GROUND or $V_{\text{DD}}$                       |                      | ±0.1                | ±100                | nA   |
| R <sub>PU</sub>       | I/O pin pull-up resis-<br>tor                                                     |                                                                                |                      | 40                  |                     | kOhm |
| R <sub>PD</sub>       | I/O pin pull-down re-<br>sistor                                                   |                                                                                |                      | 40                  |                     | kOhm |
| R <sub>IOESD</sub>    | Internal ESD series resistor                                                      |                                                                                |                      | 200                 |                     | Ohm  |
| t <sub>IOGLITCH</sub> | Pulse width of puls-<br>es to be removed<br>by the glitch sup-<br>pression filter |                                                                                | 10                   |                     | 50                  | ns   |
| tions                 | Output fall time                                                                  | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance $C_L$ =12.5-25pF. | 20+0.1C <sub>L</sub> |                     | 250                 | ns   |
| NOOF                  |                                                                                   |                                                                                | 20+0.1C <sub>L</sub> |                     | 250                 | ns   |
| V <sub>IOHYST</sub>   | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )                | V <sub>DD</sub> = 1.98 - 3.8 V                                                 | 0.1V <sub>DD</sub>   |                     |                     | V    |



#### Figure 3.6. Typical Low-Level Output Current, 3V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = LOWEST



GPIO\_Px\_CTRL DRIVEMODE = STANDARD





GPIO\_Px\_CTRL DRIVEMODE = HIGH



#### Figure 3.7. Typical High-Level Output Current, 3V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = STANDARD



### 3.9.3 LFRCO

#### Table 3.10. LFRCO

| Symbol                          | Parameter                                                         | Condition | Min   | Тур    | Мах   | Unit |
|---------------------------------|-------------------------------------------------------------------|-----------|-------|--------|-------|------|
| f <sub>LFRCO</sub>              | Oscillation frequen-<br>cy , $V_{DD}$ = 3.0 V,<br>$T_{AMB}$ =25°C |           | 31.29 | 32.768 | 34.24 | kHz  |
| t <sub>LFRCO</sub>              | Startup time not in-<br>cluding software<br>calibration           |           |       | 150    |       | μs   |
| I <sub>LFRCO</sub>              | Current consump-<br>tion                                          |           |       | 210    | 380   | nA   |
| TUNESTEP <sub>L</sub> .<br>FRCO | Frequency step<br>for LSB change in<br>TUNING value               |           |       | 1.5    |       | %    |

Figure 3.10. Calibrated LFRCO Frequency vs Temperature and Supply Voltage





## 3.9.4 HFRCO

#### Table 3.11. HFRCO

| Symbol             | Parameter                                              | Condition                   | Min               | Тур               | Мах               | Unit   |
|--------------------|--------------------------------------------------------|-----------------------------|-------------------|-------------------|-------------------|--------|
|                    |                                                        | 28 MHz frequency band       | 27.16             | 28.0              | 28.84             | MHz    |
|                    |                                                        | 21 MHz frequency band       | 20.37             | 21.0              | 21.63             | MHz    |
|                    | Oscillation frequen-                                   | 14 MHz frequency band       | 13.58             | 14.0              | 14.42             | MHz    |
| HFRCO              | Cy, v <sub>DD</sub> = 3.0 v,<br>T <sub>AMB</sub> =25°C | 11 MHz frequency band       | 10.67             | 11.0              | 11.33             | MHz    |
|                    |                                                        | 7 MHz frequency band        | 6.40 <sup>1</sup> | 6.60 <sup>1</sup> | 6.80 <sup>1</sup> | MHz    |
|                    |                                                        | 1 MHz frequency band        | 1.16 <sup>2</sup> | 1.20 <sup>2</sup> | 1.24 <sup>2</sup> | MHz    |
| tHFRCO_settling    | Settling time after start-up                           | f <sub>HFRCO</sub> = 14 MHz |                   | 0.6               |                   | Cycles |
|                    | Current consump-                                       | f <sub>HFRCO</sub> = 28 MHz |                   | 160               | 190               | μA     |
| <sup>I</sup> HFRCO | condition = 14 MHz)                                    | f <sub>HFRCO</sub> = 21 MHz |                   | 125               | 155               | μA     |



| Symbol                  | Parameter                                                                          | Condition                                                                | Min | Тур | Max | Unit                  |
|-------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|-----------------------|
| fadcclk                 | ADC Clock Fre-<br>quency                                                           |                                                                          |     |     | 13  | MHz                   |
|                         |                                                                                    | 6 bit                                                                    | 7   |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCCONV</sub>    | Conversion time                                                                    | 8 bit                                                                    | 11  |     |     | ADC-<br>CLK<br>Cycles |
|                         |                                                                                    | 12 bit                                                                   | 13  |     |     | ADC-<br>CLK<br>Cycles |
| tADCACQ                 | Acquisition time                                                                   | Programmable                                                             | 1   |     | 256 | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQVDD3</sub> | Required acquisi-<br>tion time for VDD/3<br>reference                              |                                                                          | 2   |     |     | μs                    |
|                         | Startup time of ref-<br>erence generator<br>and ADC core in<br>NORMAL mode         |                                                                          |     | 5   |     | μs                    |
| tadcstart               | Startup time of ref-<br>erence generator<br>and ADC core in<br>KEEPADCWARM<br>mode |                                                                          |     | 1   |     | μs                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence     |     | 59  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V reference           |     | 63  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference            |     | 65  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, internal 1.25V reference        |     | 60  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, internal 2.5V reference         |     | 65  |     | dB                    |
| SNR <sub>ADC</sub>      | Signal to Noise Ra-<br>tio (SNR)                                                   | 1 MSamples/s, 12 bit, differen-<br>tial, 5V reference                    |     | 54  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differential, $V_{DD}$ reference                   |     | 67  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, 2xV <sub>DD</sub> reference     |     | 69  |     | dB                    |
|                         |                                                                                    | 200 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 62  |     | dB                    |
|                         |                                                                                    | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 63  |     | dB                    |
|                         |                                                                                    | 200 kSamples/s, 12 bit, single ended, $V_{DD}$ reference                 | 63  | 67  |     | dB                    |

# EFM<sup>°</sup>32

at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue.

<sup>2</sup>Typical numbers given by abs(Mean) / (85 - 25).

<sup>3</sup>Max number given by (abs(Mean) + 3x stddev) / (85 - 25).

The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.17 (p. 30) and Figure 3.18 (p. 30), respectively.

#### Figure 3.17. Integral Non-Linearity (INL)



Figure 3.18. Differential Non-Linearity (DNL)



#### Figure 3.20. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C



**VDD** Reference



| Symbol                 | Parameter                                              | Condition                                                                | Min | Тур | Max  | Unit |
|------------------------|--------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|------|------|
|                        |                                                        | Continuous Mode                                                          |     |     | 1000 | kHz  |
| f <sub>DAC</sub>       | DAC clock frequen-                                     | Sample/Hold Mode                                                         |     |     | 250  | kHz  |
|                        |                                                        | Sample/Off Mode                                                          |     |     | 250  | kHz  |
| CYC <sub>DACCONV</sub> | Clock cyckles per conversion                           |                                                                          |     | 2   |      |      |
| t <sub>DACCONV</sub>   | Conversion time                                        |                                                                          | 2   |     |      | μs   |
| t <sub>DACSETTLE</sub> | Settling time                                          |                                                                          |     | 5   |      | μs   |
| SNR <sub>DAC</sub>     | Signal to Noise Ra-                                    | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 58  |      | dB   |
|                        | tio (SNR)                                              | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 59  |      | dB   |
| SNDR <sub>DAC</sub>    | Signal to Noise-<br>pulse Distortion Ra-<br>tio (SNDR) | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 57  |      | dB   |
|                        |                                                        | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 54  |      | dB   |
| SFDR <sub>DAC</sub>    | Spurious-Free<br>Dynamic                               | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 62  |      | dBc  |
|                        | Range(SFDR)                                            | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 56  |      | dBc  |
| VDACOFFSET             | Offset voltage                                         | After calibration, single ended                                          |     | 2   |      | mV   |
| DNL <sub>DAC</sub>     | Differential non-lin-<br>earity                        | $V_{DD}$ = 3.0 V, $V_{DD}$ reference                                     |     | ±1  |      | LSB  |
| INL <sub>DAC</sub>     | Integral non-lineari-<br>ty                            | $V_{DD}$ = 3.0 V, $V_{DD}$ reference                                     |     | ±5  |      | LSB  |
| MC <sub>DAC</sub>      | No missing codes                                       |                                                                          |     | 12  |      | bits |

# 3.12 Operational Amplifier (OPAMP)

The electrical characteristics for the Operational Amplifiers are based on simulations.

#### Table 3.16. OPAMP

| Symbol             | Parameter      | Condition                                      | Min | Тур | Мах | Unit |
|--------------------|----------------|------------------------------------------------|-----|-----|-----|------|
| I <sub>OPAMP</sub> |                | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0, Unity Gain |     | 350 | 405 | μA   |
|                    | Active Current | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1, Unity Gain |     | 95  | 115 | μA   |
|                    |                | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1, Unity Gain |     | 13  | 17  | μA   |
|                    | Open Loop Gain | OPA2 BIASPROG=0xF,<br>HALFBIAS=0x0             |     | 101 |     | dB   |
| G <sub>OL</sub>    |                | OPA2 BIASPROG=0x7,<br>HALFBIAS=0x1             |     | 98  |     | dB   |
|                    |                | OPA2 BIASPROG=0x0,<br>HALFBIAS=0x1             |     | 91  |     | dB   |

Figure 3.25. OPAMP Positive Power Supply Rejection Ratio



Figure 3.26. OPAMP Negative Power Supply Rejection Ratio



Figure 3.27. OPAMP Voltage Noise Spectral Density (Unity Gain) Vout=1V



# 3.13 Analog Comparator (ACMP)

#### Table 3.17. ACMP

| Symbol                 | Parameter                                                   | Condition                                                                  | Min | Тур  | Max             | Unit |
|------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------|
| V <sub>ACMPIN</sub>    | Input voltage range                                         |                                                                            | 0   |      | V <sub>DD</sub> | V    |
| V <sub>ACMPCM</sub>    | ACMP Common<br>Mode voltage range                           |                                                                            | 0   |      | V <sub>DD</sub> | V    |
| I <sub>ACMP</sub>      |                                                             | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register  |     | 0.1  | 0.6             | μA   |
|                        | Active current                                              | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register  |     | 2.87 | 12              | μA   |
|                        |                                                             | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register  |     | 195  | 520             | μA   |
| IACMPREF               | Current consump-<br>tion of internal volt-<br>age reference | Internal voltage reference off.<br>Using external voltage refer-<br>ence   |     | 0.0  | 0.5             | μA   |
|                        |                                                             | Internal voltage reference                                                 |     | 2.15 | 3.00            | μA   |
| VACMPOFFSET            | Offset voltage                                              | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0    | 12              | mV   |
| V <sub>ACMPHYST</sub>  | ACMP hysteresis                                             | Programmable                                                               |     | 17   |                 | mV   |
|                        |                                                             | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL                                         |     | 39   |                 | kOhm |
| P                      | Capacitive Sense                                            | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL                                         |     | 71   |                 | kOhm |
| CSRES                  | Internal Resistance                                         | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL                                         |     | 104  |                 | kOhm |
|                        |                                                             | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL                                         |     | 136  |                 | kOhm |
| t <sub>ACMPSTART</sub> | Startup time                                                |                                                                            |     |      | 10              | μs   |

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 40).  $I_{ACMPREF}$  is zero if an external voltage reference is used.

#### **Total ACMP Active Current**

 $I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$ 

(3.1)

Figure 3.29. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1



Current consumption, HYSTSEL = 4



Response time , V<sub>cm</sub> = 1.25V, CP+ to CP- = 100mV



# 3.14 Voltage Comparator (VCMP)

#### Table 3.18. VCMP

| Symbol                 | Parameter                             | Condition                                                             | Min | Тур             | Мах | Unit |
|------------------------|---------------------------------------|-----------------------------------------------------------------------|-----|-----------------|-----|------|
| V <sub>VCMPIN</sub>    | Input voltage range                   |                                                                       |     | V <sub>DD</sub> |     | V    |
| V <sub>VCMPCM</sub>    | VCMP Common<br>Mode voltage range     |                                                                       |     | V <sub>DD</sub> |     | V    |
|                        | Active current                        | BIASPROG=0b0000 and<br>HALFBIAS=1 in VCMPn_CTRL<br>register           |     | 0.3             | 0.6 | μA   |
| VCMP                   |                                       | BIASPROG=0b1111 and<br>HALFBIAS=0 in VCMPn_CTRL<br>register. LPREF=0. |     | 22              | 30  | μA   |
| t <sub>VCMPREF</sub>   | Startup time refer-<br>ence generator | NORMAL                                                                |     | 10              |     | μs   |
|                        | Offset voltage                        | Single ended                                                          |     | 10              |     | mV   |
| ▼ VCMPOFFSET           | Unset Voltage                         | Differential                                                          |     | 10              |     | mV   |
| V <sub>VCMPHYST</sub>  | VCMP hysteresis                       |                                                                       |     | 17              |     | mV   |
| t <sub>VCMPSTART</sub> | Startup time                          |                                                                       |     |                 | 10  | μs   |

The  $V_{DD}$  trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation:

#### VCMP Trigger Level as a Function of Level Setting

V<sub>DD Trigger Level</sub>=1.667V+0.034 ×TRIGLEVEL

# 3.15 I2C

#### Table 3.19. I2C Standard-mode (Sm)

| Symbol              | Parameter                                        | Min | Тур | Max                 | Unit |
|---------------------|--------------------------------------------------|-----|-----|---------------------|------|
| f <sub>SCL</sub>    | SCL clock frequency                              | 0   |     | 100 <sup>1</sup>    | kHz  |
| t <sub>LOW</sub>    | SCL clock low time                               | 4.7 |     |                     | μs   |
| t <sub>HIGH</sub>   | SCL clock high time                              | 4.0 |     |                     | μs   |
| t <sub>SU,DAT</sub> | SDA set-up time                                  | 250 |     |                     | ns   |
| t <sub>HD,DAT</sub> | SDA hold time                                    | 8   |     | 3450 <sup>2,3</sup> | ns   |
| t <sub>SU,STA</sub> | Repeated START condition set-up time             | 4.7 |     |                     | μs   |
| t <sub>HD,STA</sub> | (Repeated) START condition hold time             | 4.0 |     |                     | μs   |
| t <sub>SU,STO</sub> | STOP condition set-up time                       | 4.0 |     |                     | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | 4.7 |     |                     | μs   |

<sup>1</sup>For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32TG Reference Manual. <sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>).

<sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 4).

(3.2)

# **7 Revision History**

# 7.1 Revision 1.40

March 6th, 2015

Updated Block Diagram.

Updated Energy Modes current consumption.

Updated Power Management section.

Updated LFRCO and HFRCO sections.

Added AUXHFRCO to block diagram and Electrical Characteristics.

Corrected unit to kHz on LFRCO plots y-axis.

Updated ADC section and added clarification on conditions for  $INL_{ADC}$  and  $DNL_{ADC}$  parameters.

Updated DAC section and added clarification on conditions for INL<sub>DAC</sub> and DNL<sub>DAC</sub> parameters.

Updated OPAMP section.

Updated ACMP section and the response time graph.

Updated VCMP section.

Updated Digital Peripherals section.

# 7.2 Revision 1.30

July 2nd, 2014 Corrected single power supply voltage minimum value from 1.85V to 1.98V. Updated current consumption.

Updated transition between energy modes.

Updated power management data.

Updated GPIO data.

Updated LFXO, HFXO, HFRCO and ULFRCO data.

Updated LFRCO and HFRCO plots.

Updated ACMP data.

# 7.3 Revision 1.21

November 21st, 2013

Updated figures.

Updated errata-link.

Updated chip marking.

# A Disclaimer and Trademarks

# A.1 Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

# A.2 Trademark Information

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISO-modem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.

# List of Tables

| 1.1. Ordering Information                                   | 2   |
|-------------------------------------------------------------|-----|
| 2.1. Configuration Summary                                  | 7   |
| 3.1. Absolute Maximum Ratings                               | . 9 |
| 3.2. General Operating Conditions                           | . 9 |
| 3.3. Current Consumption                                    | 10  |
| 3.4. Energy Modes Transitions                               | 12  |
| 3.5. Power Management                                       | 12  |
| 3.6. Flash                                                  | 13  |
| 3.7. GPIO                                                   | 13  |
| 3.8. LFXO                                                   | 21  |
| 3.9. HFXO                                                   | 21  |
| 3.10. LFRCO                                                 | 22  |
| 3.11. HFRCO                                                 | 22  |
| 3.12. AUXHFRCO                                              | 25  |
| 3.13. ULFRCO                                                | 25  |
| 3.14. ADC                                                   | 26  |
| 3.15. DAC                                                   | 34  |
| 3.16. OPAMP                                                 | 35  |
| 3.17. ACMP                                                  | 40  |
| 3.18. VCMP                                                  | 42  |
| 3.19. I2C Standard-mode (Sm)                                | 42  |
| 3.20. I2C Fast-mode (Fm)                                    | 43  |
| 3.21. I2C Fast-mode Plus (Fm+)                              | 43  |
| 3.22. Digital Peripherals                                   | 43  |
| 4.1. Device Pinout                                          | 45  |
| 4.2. Alternate functionality overview                       | 48  |
| 4.3. GPIO Pinout                                            | 50  |
| 4.4. QFP48 (Dimensions in mm)                               | 52  |
| 5.1. QFP48 PCB Land Pattern Dimensions (Dimensions in mm)   | 53  |
| 5.2. QFP48 PCB Solder Mask Dimensions (Dimensions in mm)    | 54  |
| 5.3. QFP48 PCB Stencil Design Dimensions (Dimensions in mm) | 55  |