# NXP USA Inc. - MM908E621ACDWB Datasheet



Welcome to E-XFL.COM

#### Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application energies microcontrollars are angineered to

| Detalls                 |                                                                        |
|-------------------------|------------------------------------------------------------------------|
| Product Status          | Obsolete                                                               |
| Applications            | Automotive Mirror Control                                              |
| Core Processor          | HC08                                                                   |
| Program Memory Type     | FLASH (16kB)                                                           |
| Controller Series       | 908E                                                                   |
| RAM Size                | 512 x 8                                                                |
| Interface               | SCI, SPI                                                               |
| Number of I/O           | 12                                                                     |
| Voltage - Supply        | 9V ~ 16V                                                               |
| Operating Temperature   | -40°C ~ 85°C                                                           |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 54-SSOP (0.295", 7.50mm Width) Exposed Pad                             |
| Supplier Device Package | 54-SOIC-EP                                                             |
| Purchase URL            | https://www.e-xfl.com/product-detail/nxp-semiconductors/mm908e621acdwb |
|                         |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **PIN CONNECTIONS**



Figure 3. Pin Connections

## Table 1. Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page 19.

| Die             | Pin         | Pin Name                            | Formal Name                 | Definition                                                                                                                                                                                   |
|-----------------|-------------|-------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCU             | 1<br>2<br>3 | PTC4/OSC1<br>PTC3/OSC2<br>PTC2/MCLK | Port C I/Os                 | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.                                                                       |
| MCU             | 4<br>5<br>6 | PTB5/AD5<br>PTB4/AD4<br>PTB3/AD3    | Port B I/Os                 | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.                                                                       |
| MCU             | 7           | ĪRQ                                 | External Interrupt<br>Input | This pin is an asynchronous external interrupt input pin.                                                                                                                                    |
| MCU             | 8           | RST                                 | External Reset              | This pin is bidirectional, allowing a reset of the entire system. It is driven<br>low when any internal reset source is asserted.                                                            |
| MCU /<br>Analog | 9           | (PTD0/TACH0/BEMF<br>-> PWM)         | PWM signal                  | This pin is the PWM signal test pin. It internally connects the MCU<br>PTD0/TACH0 pin with the Analog die PWM input.<br>Note: Do not connect in the application.                             |
| MCU             | 10          | PTD1/TACH1                          | Port D I/Os                 | This pin is a special function, bidirectional I/O port pin that is shared with other functional modules in the MCU.                                                                          |
| MCU /<br>Analog | 44          | (PTE1/RXD <- RXD)                   | LIN Transceiver<br>Output   | This pin is the LIN Transceiver output test pin. It internally connects the MCU PTE1/RXD pin with the Analog die LIN transceiver output pin RXD.<br>Note: Do not connect in the application. |



# Table 1. Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on page 19.

| Die    | Pin                                    | Pin Name                                                      | Formal Name                                      | Definition                                                                                                                                                                                                                                       |
|--------|----------------------------------------|---------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCU    | 45<br>48                               | VSSA/VREFL<br>VDDA/VREFH                                      | ADC Supply and<br>Reference Pins                 | These pins are the power supply and voltage reference pins for the analog-to-digital converter (ADC).                                                                                                                                            |
| MCU    | 46<br>47                               | EVSS<br>EVDD                                                  | MCU Power Supply<br>Pins                         | These pins are the ground and power supply pins, respectively. The MCU operates from a single power supply.                                                                                                                                      |
| MCU    | 49<br>50<br>52<br>53<br>54             | PTA4/KBD4<br>PTA3/KBD3<br>PTA2/KBD2<br>PTA1/KBD1<br>PTA0/KBD0 | Port A I/Os                                      | These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU.                                                                                                                           |
| MCU    | 51                                     | FLSVPP                                                        | Test Pin                                         | For test purposes only. Do not connect in the application.                                                                                                                                                                                       |
| Analog | 11                                     | RST_A                                                         | Internal Reset                                   | This pin is the bidirectional reset pin of the analog die.                                                                                                                                                                                       |
| Analog | 12                                     | IRQ_A                                                         | Internal Interrupt<br>Output                     | This pin is the interrupt output pin of the analog die indicating errors or wake-up events.                                                                                                                                                      |
| Analog | 13                                     | LIN                                                           | LIN Bus                                          | This pin represents the single wire bus transmitter and receiver.                                                                                                                                                                                |
| Analog | 14                                     | A0CST                                                         | Analog Input Trim Pin                            | This is the analog input trim pin for the A0 input. This is to connect a known fixed resistor value to trim the current source measurement.                                                                                                      |
| Analog | 15                                     | A0                                                            | Analog Input Pin                                 | This pin is an analog input port with selectable source values.                                                                                                                                                                                  |
| Analog | 16<br>19<br>25<br>30                   | GND1<br>GND2<br>GND3<br>GND4                                  | Power Ground Pins                                | These pins are device power ground connections.                                                                                                                                                                                                  |
| Analog | 29<br>26<br>20<br>17                   | HB1<br>HB2<br>HB3<br>HB4                                      | Half-bridge Outputs                              | This device includes power MOSFETs configured as four half-bridge driver outputs. These outputs may be configured for DC motor drivers, or as high side and low side switches. Note: The HB3 and HB4 have a lower $R_{DS(ON)}$ then HB1 and HB2. |
| Analog | 18<br>21<br>27<br>28<br>31<br>32<br>35 | VSUP1<br>VSUP2<br>VSUP3<br>VSUP4<br>VSUP5<br>VSUP6<br>VSUP7   | Power Supply Pins                                | These pins are device power supply pins.                                                                                                                                                                                                         |
| -      | 22<br>23                               | NC<br>NC                                                      | No Connect                                       | These pins are not connected.                                                                                                                                                                                                                    |
| Analog | 24                                     | TESTMODE                                                      | TESTMODE Input                                   | Pin for test purpose only. In application this pin needs to be tied GND.                                                                                                                                                                         |
| Analog | 34<br>35                               | HS1a<br>HS1b                                                  | High Side HS1 Output                             | This output pin is a low $R_{DS(ON)}$ high side switch.                                                                                                                                                                                          |
| Analog | 36<br>38                               | HS2<br>HS3                                                    | High Side HS2 Output<br>High Side HS3 Output     | These output pins are low $R_{DS(ON)}$ high side switches.                                                                                                                                                                                       |
| Analog | 39                                     | НО                                                            | Hall-Effect Sensor /<br>General Purpose<br>Input | This pin provides an input for a Hall-effect sensor or general purpose input.                                                                                                                                                                    |
| Analog | 40                                     | LO                                                            | Wake-up Input                                    | This pin provides an high voltage input, which is wake-up capable.                                                                                                                                                                               |
| Analog | 41                                     | HVDD                                                          | Switchable V <sub>DD</sub><br>Output             | This pin is a switchable $V_{DD}$ output for driving resistive loads requiring a regulated 5.0 V supply; e.g. potentiometers.                                                                                                                    |
| Analog | 42                                     | VDD                                                           | Voltage Regulator<br>Output                      | The +5. V voltage regulator output pin is intended to supply the embedded microcontroller.                                                                                                                                                       |

908E621



# **ELECTRICAL CHARACTERISTICS**

# **MAXIMUM RATINGS**

### Table 2. Maximum Ratings

All voltages are with respect to ground, unless otherwise noted. Exceeding limits on any pin may cause permanent damage to the device.

| Rating                                                                                                                                                                                | Symbol                                                                               | Value                                                       | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------|------|
| ELECTRICAL RATINGS                                                                                                                                                                    |                                                                                      |                                                             |      |
| Supply Voltage<br>Analog Chip Supply Voltage under Normal Operation (Steady-state)<br>Analog Chip Supply Voltage under Transient Conditions <sup>(1)</sup><br>MCU Chip Supply Voltage | V <sub>SUP(SS)</sub><br>V <sub>SUP(PK)</sub><br>V <sub>DD</sub>                      | -0.3 to 28<br>-0.3 to 40<br>-0.3 to 5.5                     | V    |
| Input Pin Voltage<br>Analog Chip<br>Microcontroller Chip                                                                                                                              | V <sub>IN(ANALOG)</sub><br>V <sub>IN(MCU)</sub>                                      | -0.3 to 5.5<br>V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V    |
| Maximum Microcontroller Current per Pin<br>All Pins except VDD, VSS, PTA0:PTA4<br>PTA0:PTA4                                                                                           | I <sub>PIN(1)</sub><br>I <sub>PIN(2)</sub>                                           | ±15<br>±25                                                  | mA   |
| Maximum Microcontroller VSS Output Current                                                                                                                                            | I <sub>MVSS</sub>                                                                    | 100                                                         | mA   |
| Maximum Microcontroller VDD Input Current                                                                                                                                             | I <sub>MVDD</sub>                                                                    | 100                                                         | mA   |
| LIN Supply Voltage<br>Normal Operation (Steady-state)<br>Transient Input Voltage (per ISO7637 Specification) and with<br>External Components ( <u>Figure 4</u> , page <u>16</u> )     | V <sub>BUS(SS)</sub><br>V <sub>BUS(PK)</sub>                                         | -18 to 40<br>-150 to 100                                    | V    |
| ESD Voltage <sup>(2)</sup><br>Human Body Model H0 pin<br>Human Body Model all other pins<br>Machine Model<br>Charge Device Model                                                      | V <sub>ESD1-1</sub><br>V <sub>ESD1-2</sub><br>V <sub>ESD2</sub><br>V <sub>ESD3</sub> | ±1000<br>±2000<br>±200<br>±750                              | V    |

Notes

1. Transient capability for pulses with a time of t < 0.5 sec.

2. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ) and the Charge Device Model, Robotic ( $C_{ZAP}$  = 4.0 pF).



### Table 3. Static Electrical Characteristics (continued)

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                  | Symbol                   | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------------------|--------------------------|-----|------|-----|------|
| HALF-BRIDGE OUTPUTS HB3 AND HB4                                                                 |                          |     |      |     |      |
| Switch On Resistance                                                                            | R <sub>DS(ON)-HB34</sub> |     |      |     | mΩ   |
| High Side, $T_J$ = 25 °C, $I_{LOAD}$ = 1.0 A                                                    |                          | -   | 275  | 325 |      |
| Low Side, $T_J$ = 25 °C, $I_{LOAD}$ = 1.0 A                                                     |                          | -   | 275  | 325 |      |
| Over-current Shutdown                                                                           | I <sub>HBOC34</sub>      |     |      |     | А    |
| High Side                                                                                       |                          | 4.8 | -    | 7.2 |      |
| Low Side                                                                                        |                          | 4.8 | -    | 7.2 |      |
| Over-current Shutdown blanking time <sup>(21)</sup>                                             | t <sub>осв</sub>         | -   | 4-8  | -   | μS   |
| Switching Frequency <sup>(21)</sup>                                                             | f <sub>PWM</sub>         | -   | -    | 25  | kHz  |
| Freewheeling Diode Forward Voltage                                                              |                          |     |      |     | V    |
| High Side, $T_J$ = 25 °C, $I_{LOAD}$ = 1.0 A                                                    | V <sub>HSF</sub>         | -   | 0.9  | -   |      |
| Low Side, $T_J$ = 25 °C, $I_{LOAD}$ = 1.0 A                                                     | $V_{LSF}$                | -   | 0.9  | -   |      |
| Leakage Current                                                                                 | I <sub>LEAKHB</sub>      | _   | <0.2 | 10  | μA   |
| Low Side Current to Voltage Ratio <sup>(22)</sup>                                               | CR <sub>RATIOHB34</sub>  |     |      |     | V/A  |
| $V_{ADOUT}$ [V] / I <sub>HB</sub> [A], CSA = 1, (measured and trimmed I <sub>HB</sub> = 500 mA) |                          | 3.5 | 5.0  | 6.5 |      |
| $V_{ADOUT}$ [V] / I <sub>HB</sub> [A], CSA = 0, (measured and trimmed I <sub>HB</sub> = 2.0 A)  |                          | 0.7 | 1.0  | 1.3 |      |

#### SWITCHABLE $\mathbf{V}_{\text{DD}}$ output hvdd

| Over-current Shutdown                               | I <sub>HVDDOC</sub>   | 25 | 35  | 50  | mA |
|-----------------------------------------------------|-----------------------|----|-----|-----|----|
| Over-current Shutdown Blanking Time <sup>(23)</sup> | t <sub>HVDDOCB</sub>  |    |     |     | μs |
| HVDDT1:0 = 00                                       |                       | -  | 950 | -   |    |
| HVDDT1:0 = 01                                       |                       | -  | 536 | -   |    |
| HVDDT1:0 = 10                                       |                       | -  | 234 | -   |    |
| HVDDT1:0 = 11                                       |                       | -  | 78  | -   |    |
| Over-current Flag Delay <sup>(23)</sup>             | t <sub>HVDDOCFD</sub> | -  | 0.5 | -   | ms |
| Dropout Voltage @ I <sub>LOAD</sub> = 20 mA         | V <sub>HVDDDROP</sub> | -  | 110 | 300 | mV |

V<sub>SUP</sub> DOWN SCALER<sup>(24)</sup>

| Voltage Ratio (RATIO <sub>VSUP</sub> = V <sub>SUP</sub> / V <sub>ADOUT</sub> ) | RATIO <sub>VSUP</sub> | 4.75 | 5.0 | 5.25 | - |
|--------------------------------------------------------------------------------|-----------------------|------|-----|------|---|
| INTERNAL DIE TEMPERATURE SENSOR <sup>(24)</sup>                                |                       |      |     |      |   |

# (00)

| Voltage / Temperature Slope <sup>(23)</sup> | S <sub>TTOV</sub> | -   | 26  | -   | mV/°C |
|---------------------------------------------|-------------------|-----|-----|-----|-------|
| Output Voltage @25°C                        | $V_{T25}$         | 1.7 | 1.9 | 2.1 | V     |

Notes

21. This parameter is guaranteed by process monitoring but is not production tested.

22. This parameter is guaranteed only if correct trimming was applied

23. This parameter is guaranteed by process monitoring but is not production tested.

24. This parameter is guaranteed only if correct trimming was applied



### Table 3. Static Electrical Characteristics (continued)

All characteristics are for the analog chip only. Refer to the 68HC908EY16 datasheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  16 V, -40 °C  $\leq$  T<sub>J</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                            | Symbol              | Min | Тур                   | Max  | Unit |
|-----------------------------------------------------------|---------------------|-----|-----------------------|------|------|
| HALL-EFFECT SENSOR INPUT H0 - GENERAL PURPOSE INPUT MODE  | : (H0MS = 0)        |     |                       |      |      |
| Input Voltage Low Threshold                               | V <sub>LT</sub>     | -   | _                     | 1.5  | V    |
| Input Voltage High Threshold                              | V <sub>HT</sub>     | 3.5 | _                     | -    | V    |
| Input Voltage Hysteresis                                  | V <sub>HH</sub>     | 100 | _                     | 500  | mV   |
| Pull-up resistor                                          | R <sub>PH</sub>     | 7.0 | 10                    | 13   | kΩ   |
| HALL-EFFECT SENSOR INPUT H0 - 2PIN HALL SENSOR INPUT MODE | (H0MS = 1)          |     |                       |      |      |
| Output Voltage                                            |                     |     |                       |      | V    |
| V <sub>SUP</sub> < 17 V                                   | V <sub>HALL1</sub>  | -   | V <sub>SUP</sub> -1.2 | -    |      |
| V <sub>SUP</sub> >17 V                                    | V <sub>HALL2</sub>  | -   | _                     | 15.8 |      |
| Output Drop @ I <sub>OUT</sub> = 15 mA                    | V <sub>H0D</sub>    | -   | _                     | 2.5  | V    |
| Sense Current Threshold                                   | I <sub>HSCT</sub>   | 6.0 | 7.9                   | 10   | mA   |
| Sense Current Hysteresis                                  | I <sub>HSCH</sub>   | 650 | -                     | 1650 | μA   |
| Sense Current Limitation                                  | V <sub>HSCLIM</sub> | 20  | 40                    | 70   | mA   |

#### ANALOG INPUT A0, A0CST

| Current Source A0, A0CST <sup>(25), (26)</sup> |                  |   |     |   | μA |
|------------------------------------------------|------------------|---|-----|---|----|
| CSSEL1:0 = 00                                  | I <sub>CS1</sub> | - | 40  | - |    |
| CSSEL1:0 = 01                                  | I <sub>CS2</sub> | - | 120 | - |    |
| CSSEL1:0 = 10                                  | I <sub>CS3</sub> | - | 320 | - |    |
| CSSEL1:0 = 11                                  | I <sub>CS4</sub> | - | 800 | - |    |

#### WAKE-UP INPUT L0

| Input Voltage Threshold Low         | V <sub>LT</sub>  | _   | _  | 1.5 | V  |
|-------------------------------------|------------------|-----|----|-----|----|
| Input Voltage Threshold High        | V <sub>HT</sub>  | 3.5 | -  | _   | V  |
| Input Voltage Hysteresis            | $V_{LH}$         | 0.5 | -  | -   | V  |
| Input Current                       | ۱ <sub>N</sub>   | -10 | -  | 10  | μA |
| Wake-up Filter Time <sup>(27)</sup> | t <sub>WUP</sub> | Ι   | 20 | -   | μs |

Notes

25. This parameter is guaranteed only if correct trimming was applied

26. The current values are optimized to read a NTC temperature sensor, e.g. EPCOS type B57861 (R25 = 3000Ω, R/T characteristic 8016)

27. This parameter is guaranteed by process monitoring but is not production tested.





Figure 10. Power On Reset and Normal Request Timeout Timing



# FUNCTIONAL DESCRIPTION

## **INTRODUCTION**

The 908E621 was designed and developed as a highly integrated and cost-effective solution for automotive and industrial applications. For automotive body electronics, the 908E621 is well suited to perform complete mirror control via a three wire LIN bus.

This device combines an HC908EY16 MCU core with flash memory together with a *SMARTMOS* IC chip. The *SMARTMOS* IC chip combines power and control in one chip. Power switches are provided on the *SMARTMOS* IC configured as half-bridge outputs and three high side

See Figure 2, 908E621 Simplified Internal Block Diagram, page 2, for a graphic representation of the various pins referred to in the following paragraphs. Also, see the pin diagram on page 3 for a depiction of the pin locations on the package.

## PORT A I/O PINS

These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU. PTA0:PTA4 are shared with the keyboard interrupt pins, KBD0:KBD4.

The PTA5/SPSCK pin is not accessible in this device and is internally connected to the SPI clock pin of the analog die.

The PTA6/SS pin is not accessible in this device and is internally connected to the SPI slave select input of the analog die.

For details refer to the 68HC908EY16 datasheet.

### PORT B I/O PINS

These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU. All pins are shared with the ADC module.

PTB0/AD0 is internally connected to the ADOUT pin of the analog die, allowing diagnostic measurements to be calculated (e.g., current recopy, V<sub>SUP</sub>, etc.).

The PTB1/AD1, PTB2/AD2, PTB6/AD6/TBCH0, PTB7/ AD7/TBCH1 pins are not accessible in this device.

For details refer to the 68HC908EY16 datasheet.

### PORT C I/O PINS

These pins are special function, bidirectional I/O port pins that are shared with other functional modules in the MCU. For example, PTC2:PTC4 are shared with the ICG module.

switches. Other ports are also provided, which include one Hall-effect sensor input port, one analog input port with a switched current source, one wake-up pin, and a selectable HVDD pin. An internal voltage regulator provides power to the MCU chip.

Also included in this device is a LIN physical layer, which communicates using a single wire. This enables this device to be compatible with three wire bus systems, where one wire is used for communication, one for battery, and one for ground.

### FUNCTIONAL PIN DESCRIPTION

PTC0/MISO and PTC1/MOSI are not accessible in this device and are internally connected to the MISO and MOSI SPI pins of the analog die.

For details refer to the 68HC908EY16 datasheet.

### PORT D I/O PINS

PTD0/TACH0/BEMF and PTD1/TACH1 are special function, bi-directional I/O port pins that can also be programmed to be timer pins.

PTD0/TACH0 pin is internally connected to the PWM input of the analog die and only accessible for test purposes (can not be used in the application).

For details refer to the 68HC908EY16 datasheet.

#### PORT E I/O PIN

PTE0/TXD and PTE1/RXD are special function, bidirectional I/O port pins that can also be programmed to be enhanced serial communication.

PTE0/TXD is internally connected to the TXD pin of the analog die. The connection for the receiver must be done externally.

PTE1/RXD is internally connected to the RXD pin of the analog die and only accessible for test purposes (can not be used in the application).

For details refer to the 68HC908EY16 datasheet.

### EXTERNAL INTERRUPT PIN (IRQ)

The IRQ pin is an asynchronous external interrupt pin. This pin contains an internal pull-up resistor that is always activated, even when the IRQ pin is pulled LOW.

For details refer to the 68HC908EY16 datasheet.



# EXTERNAL RESET PIN (RST)

A logic [0] on the  $\overline{\text{RST}}$  pin forces the MCU to a known startup state.  $\overline{\text{RST}}$  is bidirectional, allowing a reset of the entire system. It is driven LOW when any internal reset source is asserted.

This pin contains an internal pull-up resistor that is always activated, even when the reset pin is pulled LOW.

For details refer to the 68HC908EY16 datasheet.

## POWER SUPPLY PINS (VSUP1: VSUP8)

VSUP1:VSUP8 are device power supply pins. The nominal input voltage is designed for operation from 12 V systems. Owing to the low ON-resistance and current requirements of the half-bridge driver outputs and high side output drivers, multiple VSUP pins are provided.

All VSUP pins must be connected to get full chip functionality.

## **POWER GROUND PINS (GND1:GND4)**

GND1:GND4 are device power ground connections. Owing to the low ON-resistance and current requirements of the half-bridge driver outputs and high side output drivers, multiple pins are provided.

GND1 and GND2 pins must be connected to get full chip functionality.

### HALF-BRIDGE OUTPUT PINS (HB1:HB4)

The 908E621 device includes power MOSFETs configured as four half-bridge driver outputs. The HB3:HB4 have a lower  $R_{DS(ON)}$ , to run higher currents (e.g. fold motor), than the HB1:B2 outputs.

The HB1:HB4 outputs are short-circuit and overtemperature protected, and they feature current recopy. Over-current protection is done on both high side and low side FET's. The current recopy are done on the low side MOSFETs.

### **HIGH SIDE OUTPUT PINS (HS1:HS3)**

The HS output pins are a low  $R_{DS(ON)}$  high side switches. Each HS switch is protected against over-temperature and over-current. The output is capable of limiting the inrush current with an automatic PWM or feature a real PWM capability using the PWM input.

The HS1 has a lower  $R_{\text{DS}(\text{ON})^{\text{,}}}$  to run higher currents (e.g. heater), than the HS2 and HS3 outputs.

For the HS1 two pins (HS1a:HS1b) are necessary for the current capability and have to be connected externally.

**Important:** The HS3 can be only used to drive resistive loads.

### HALL-EFFECT SENSOR INPUT PIN (H0)

The Hall-effect sensor input pin H0 provides an input for Hall-effect sensors (2-pin or 3-pin) or a switch.

### ANALOG INPUT PINS (A0, A0CST)

These pins are analog inputs with selectable current source values. The AOCST intent is to trim the A0 input.

### WAKE-UP INPUT PIN (L0)

This pin is 40 V rated input. It can be used as wake-up source for a system wake-up. The input is falling or rising edge sensitive.

**Important:** If unused this pin should be connected to VSUP or GND to avoid parasitic transitions. In Low Power mode this could lead to random wake-up events.

### SWITCHABLE VDD OUTPUT PIN (HVDD)

The HVDD pin is a switchable  $V_{DD}$  output for driving resistive loads requiring a regulated 5.0 V supply (e.g., 3 pin Hall-effect sensors or potentiometers). The output is short-circuit protected.

## LIN BUS PIN (LIN)

The LIN pin represents the single wire bus transmitter and receiver. It is suited for automotive bus systems and is based on the LIN bus specification.

### +5.0 V VOLTAGE REGULATOR OUTPUT PIN (VDD)

The VDD pin is needed to place an external capacitor to stabilize the regulated output voltage. The VDD pin is intended to supply the embedded microcontroller.

**Important**: The VDD pin should not be used to supply other loads; use the HVDD pin for this purpose. The VDD, EVDD and VDDA/VREFH pins must be connected together.

### VOLTAGE REGULATOR GROUND PIN (VSS)

The VSS pin is the ground pin for the connection of all nonpower ground connections (microcontroller and sensors). **Important**: VSS, EVSS and VSSA/VREFL pins must be connected together.

# RESET PIN (RST\_A)

RST\_A is the bidirectional reset pin of the analog die. It is an open drain with pullup resistor and must be connected to the RST pin of the MCU.

# INTERRUPT PIN (IRQ\_A)

IRQ\_A is the interrupt output pin of the analog die indicating errors or wake-up events. It is an open drain with pullup resistor and must be connected to the IRQ pin of the MCU.



# FUNCTIONAL INTERNAL BLOCK DESCRIPTION



# SMARTMOS ANALOG CONTROL IC

## **INTERNAL REGULATORS & SAFETY:**

## **VOLTAGE REGULATION**

The voltage regulator circuitry provides the regulated voltage for the Analog IC as well as the VDD/VSS rails for the core IC. The on-chip regulator consists of two elements, the main regulator, and the low voltage reset circuit. The V<sub>DD</sub> regulator accepts an unregulated input supply, and provides a regulated V<sub>DD</sub> supply to all digital sections of the device. The output of the regulator is also connected to the VDD pin, to provide the 5.0 V to the microcontroller.

### SWITCHED VDD

This function provides a switchable +5.0 V  $\mathrm{V}_{\mathrm{DD}}$  rail for an external load.

### WATCHDOG TIMER

The watchdog timer module generates a reset, in case of a watchdog timeout or wrong watchdog timer reset. A

watchdog reset event will reset all registers in the SPI, excluding the RSR.

### **RESET, IRQ & WAKE-UP**

There are several functions on the Analog IC that can generate a reset or wake-up signal to the core IC. There is a pin that is used to detect an external wake-up event. The Reset signal has many possible sources in the Analog IC circuitry. The IRQ function on the Analog IC, will notify the core IC of pending system critical conditions.

### **CONTROL & INTERFACE:**

### HALL SENSOR INTERFACE

This interface can be configured to support an input pin as a general purpose input, or as a hall-effect sensor input, to be able to read 3-pin / 2-pin hall sensors or switches.

908E621



microcontroller could not control it during system power-up or power-down.

### **RXD** Pin

The RXD transceiver pin is the MCU interface, which reports the state of the LIN bus voltage. LIN HIGH (recessive state) is reported by a high level on RXD, LIN LOW (dominant state) by a low level on RXD.

### STOP Mode and Wake-up Feature

During STOP mode operation the transmitter of the physical layer is disabled and the internal pull-up resistor is disconnected from VSUP and a small current source keeps the LIN pin in recessive state. The receiver is still active and able to detect wake-up events on the LIN bus line.

If the LIN interrupt is enabled (LINIE bit in the Interrupt Mask register is set), a dominant level longer than  $T_{PROPWL}$  followed by an rising edge will set the LINIF flag and generate an interrupt which causes a system wake-up (see Figure 8, page <u>17</u>)

### SLEEP Mode and Wake-up Feature

During SLEEP mode operation the transmitter of the physical layer is disabled, the internal pull-up resistor is disconnected from VSUP, and a small current source keeps the LIN pin in the recessive state. The receiver is still active to be able to detect wake-up events on the LIN bus line.

A dominant level longer than  $T_{PROPWL}$  followed by an rising edge will generate a system wake-up (reset) and set the LINWF flag in the Reset Status register (RSR). Also see Figure 9, page <u>17</u>).

### A0 INPUT AND ANALOG MULTIPLEXER

#### A0 - Analog Input

Input A0 is an analog input used for reading switches, or as analog inputs for potentiometers, NTC, etc.

A0 is internally connected to the analog multiplexer. This pin offers a switchable current source. To read the Analog Input, the pin has to be selected with the SS[3:0] bits in the A0MUCTL register.





#### **A0 Current Source**

The pin A0 provides a switchable current source, to be able to read in switches, NTC, etc., without the need of an additional supply line for the sensor. The overall enable of this feature is done by setting the PSON bit in the System Control register. In addition, the pin has to be selected with the SS[3:0] bits. The current source can be enabled with the CSON Bit and adjusted with the bits CSSEL[1:0].

With the CSSEL[1:0] bit's, four different current values can be selected (40, 120, 320, and 800  $\mu$ A). This function is halted during STOP and SLEEP mode operations.

The current source is derived from the  $V_{DD}$  voltage, and is constant up to an output voltage of ~4.75 V.





To calibrate the current sources, an extra pin (A0CST) is envisioned. On this pin, an accurate resistor can to be connected. Switching the current sources to this resistor, allows the user to measure the current and use the measured value for calculating the current on A0.

#### Analog Multiplexer / ADOUT pin

The ADOUT pin is the analog output interface to the Analog-to-digital converter of the MCU. To be able to have different sources for the MCU with one single signal, an analog multiplexer is integrated in the analog die. This multiplexer has eleven different sources, which can be selected with the SS[3:0] bits in the A0MUCTL register.

#### Half-bridge (HB1:HB4) Current Recopy

The multiplexer is connected to the four current sense circuits on the low side FET of the half bridges. This sense circuits offers a voltage proportional to the current through the MOSFET. The resolution is depending on the CSA bit in the A0 and Multiplexer control register (A0MUCTL).

#### High Side (HS1:HS3) Current Recopy

The multiplexer is connected to the three high side switches. This sense circuit offers a voltage proportional to the current through the transistor.

#### Analog Input A0 and A0CST

A0 and A0CST are directly connected to the analog multiplexer. It offers the possibility to read analog values from the periphery.

#### **Temperature Sensor**

The analog die includes an on chip temperature sensor. This sensor offers a voltage which is proportional to the actual mean chip junction temperature.

### **VSUP** Prescaler

The VSUP prescaler offers a possibility to measure the external supply voltage. The output of this voltage is VSUP / RATIOVSUP.

#### A0 and Multiplexer Control Register (A0MUCTL)

|               | Bit7 | 6          | 5          | 4   | 3   | 2   | 1   | Bit0 |
|---------------|------|------------|------------|-----|-----|-----|-----|------|
| Read<br>Write | CSON | CSSEL<br>1 | CSSEL<br>0 | CSA | SS3 | SS2 | SS1 | SS0  |
| Reset         | 0    | 0          | 0          | 0   | 0   | 0   | 0   | 0    |

Register Name and Address: A0MUCTL - \$08

#### CSON — Current Source on/off

This read/write bit enables the current source for the A0 or A0CST inputs. Reset clears CSON bit.

1 = Current Source enabled

0 = Current Source disabled

#### CSSEL[1:0] — Current Source Select Bits

These read/write bits select the current source values for A0 or A0CST input. Reset clears CSSEL[1:0] bits.

| Table 7. A0 Current | Source Leve | I Selection | Bits |
|---------------------|-------------|-------------|------|
|---------------------|-------------|-------------|------|

| CSSEL1 | CSSEL0 | Current Source Enable (typ.) |
|--------|--------|------------------------------|
| 0      | 0      | 40 µA                        |
| 0      | 1      | 120 µA                       |
| 1      | 0      | 320 µA                       |
| 1      | 1      | 800 µA                       |

#### CSA — H-bridges Current Sense Amplification Select Bit

This read/write bit selects the current sense amplification of the H-Bridges HB1:HB4 current recopy. Reset clears the CSA bit.

1 = low current sense amplification

0 = high current sense amplification

#### SS[3:0] — Analog Source Input Select Bits

These read/write bits selects the analog input source for the ADOUT pin. Reset clears the SS[3:0] bits Analog Multiplexer Configuration Bits.

| SS3 | SS2 | SS1 | SS0 | Channel            |
|-----|-----|-----|-----|--------------------|
| 0   | 0   | 0   | 0   | current recopy HB1 |
| 0   | 0   | 0   | 1   | current recopy HB2 |
| 0   | 0   | 1   | 0   | current recopy HB3 |
| 0   | 0   | 1   | 1   | current recopy HB4 |
| 0   | 1   | 0   | 0   | current recopy HS1 |
| 0   | 1   | 0   | 1   | current recopy HS2 |
| 0   | 1   | 1   | 0   | current recopy HS3 |
| 0   | 1   | 1   | 1   | not used           |



### HALF-BRIDGE OUTPUT REGISTER (HBOUT)



### HBx\_H, HBx\_L — Half-bridge Output Switches

These read/write bits select the output of each half-bridge output according to Table . Reset clears all HBx\_H, HBx\_L bits.

#### Table 8. Half-bridge Configuration

| HBx_H | HBx_L | Mode                                        |
|-------|-------|---------------------------------------------|
| 0     | 0     | Low side and high side MOSFET off           |
| 0     | 1     | High side MOSFET off,<br>low side MOSFET on |
| 1     | 0     | High side MOSFET on,<br>low side MOSFET off |
| 1     | 1     | High side MOSFET in PWM mode                |

#### Half-bridge PWM mode

The PWM mode is selected by setting both HBxL and HBxH of one half-bridge to "1". In this mode, the high side MOSFET is controlled by the incoming PWM signal on the PWM pin (see Figure 2, page 2).

If the incoming signal is high, the high side MOSFET is switched on.

If the incoming signal is low, the high side MOSFET is switched off.

With the current recirculation mode control bit CRM in the Half-bridge Status and Control Register (HBSCTL), the recirculation behavior in PWM mode can be controlled. If CRM is set, the corresponding low side MOSFET is switched on, if the PWM controlled high side MOSFET is off.

#### Half-bridge Current Recopy

Each low side MOSFET has an additional sense output to allow a current recopy feature. These sense sources are internally amplified and switched to the Analog Multiplexer.

The factor for the Current Sense amplification can be selected via the CSA bit in the A0MUCTL register (see page 31)

CSA = "1": low resolution selected

CSA = "0": high resolution selected

#### Half-bridge Over-temperature Protection

The outputs are protected against over-temperature conditions. Each power output comprises two different temperature thresholds.

The first threshold is the high temperature interrupt (HTI). If the temperature reaches this threshold, the HTIF bit in the Interrupt Flag Register (IFR) is set, and an interrupt will be initiated if the HTIE bit in the Interrupt Mask register is set. In addition, this interrupt can be used to automatically turn off the power stages. This shutdown can be enabled/disabled by the HTIS0-1 Bits in the System Control Register (SYSCTL).

The high temperature interrupts flag (HTIF) is cleared (and the outputs reenabled) by writing a "1" to the HTIF flag in the Interrupt Flag Register (IFR) or by a reset. Clearing this flag has no effect as long as a high temperature condition is present.

If the HTI shutdown is disabled, a second threshold high temperature reset (HTR) will be used to turn off all power stages (HB (all Fet's), HS, HVDD, H0) in order to protect the device.

#### Half-Bridge Over-current Protection

The Half-bridges are protected against short to GND, VSUP, and load shorts. The over-current protection is implemented on each HB. If an over-current condition on the high side MOSFET occurs, the high side MOSFET is automatically switched off. An over-current condition on the low side MOSFET will automatically turn off the low side MOSFET. In both cases, the corresponding HBxOCF flag in the Half-bridge Status and Control Register (HBSCTL) is set.

The over-current status flag is cleared (and the corresponding half-bridge MOSFETs reenabled) by writing a "1" to the HBxOCF in the Half-bridge Status and Control Register (HBSCTL) or by a reset.

#### Half-bridge Over-voltage/Under-voltage Protection

The half-bridge outputs are protected against undervoltage and over-voltage conditions. This protection is done by the low and high voltage interrupt circuitry. If one of these flags (LVIF, HVIF) are set, the outputs are automatically disabled when the VIS bit in the System Control Register (SYSCTL) is cleared.

The over-voltage and under-voltage status flags are cleared (and the outputs reenabled) by writing a "1" to the LVIF / HVIF flags in the Interrupt Flag Register (IFR), or by a reset. Clearing this flag has no effect as long as the high voltage or low voltage condition is still present.





Figure 24. Inrush Current Limitation on HS Outputs

### **High Side Current Recopy**

Each High Side has an additional sense output to allow a current recopy feature. This sense source is internally connected to a shunt resistor. The drop voltage is amplified and switched to the Analog Multiplexer.

#### Switchable HVDD Outputs

The HVDD pin is a switchable 5.0 V output pin. It can be used for driving external circuitry, which requires a 5.0 V voltage. The output is enabled with the PSON bit in the System Control register, and can be switched on / off with the HVDD\_ON bit in the High Side Out register. Low or high voltage conditions (LVIF / HVIF) will have no influence on this circuitry.

#### **HVDD Over-temperature Protection**

The output is protected against over-temperature conditions.

### **HVDD Over-current Protection**

The HVDD output is protected against over-current. In case the current reaches the over-current limit, the output current will be limited, and the HVDDOCF over-current flag in the System Status register is set.

### **HIGH SIDE OUT REGISTER (HSOUT)**

#### Register Name and Address: HSOUT - \$02



### HVDD-ON — HVDD On Bit

This read/write bit enables the HVDD output. Reset clears HVDDON bit.

- 1 = HVDD enabled
- 0 = HVDD disabled

#### HSxON - High Side on/off Bits

These read/write bits turn on the High Side Fet's permanently. Reset clears the HSxON bits.

- 1 = High Side x is turned on
- 0 = High Side x is turned off

NP

If the watchdog is enabled, it will generate a system reset, if the timer has reached its end value, or if a watchdog reset (WDRST) has occurred in the closed window.

The watchdog period can be selected with 2 bits in the WDCTL, in order to get 10ms, 20ms, 40ms and 80ms period.



Figure 28. Window Watchdog Period

### Stop mode

Operations of the watchdog function is halted in stop mode (counter/oscillator stopped). After wake-up, the watchdog timer is automatically cleared, in order to give the MCU the full time to reset the watchdog.

### Sleep mode

Operations of the watchdog function is halted in sleep mode. Because the main voltage regulator asserts an LVR reset, the Watchdog functionality is disabled, and the WDRE bit is cleared as soon as sleep mode is entered. To re-enable this function bit WDRE has to be set after wake-up.

### Watchdog Control Register (WDCTL)



|       | Bit7 | 6    | 5    | 4 | 3 | 2 | 1 | Bit0  |
|-------|------|------|------|---|---|---|---|-------|
| Read  | WDRE | WDP1 | WDP0 | 0 | 0 | 0 | 0 | 0     |
| Write |      |      |      |   |   |   |   | WDRST |
| Reset | 0    | 0    | 0    | 0 | 0 | 0 | 0 | 0     |

#### WDRE - Watchdog Reset Enable Bit

This read/write (write once) bit activates the watchdog. The WDRE can only be set and can not be cleared by software. Reset clears the WDRE bit.

# 908E621 SERIAL PHERIPHERAL INTERFACE (SPI)

The Serial Peripheral Interface (SPI) creates the

communication link between the MCU and the analog die.

The interface consists of four pins

• MOSI - Master Out Slave In (internal pulldown)

- 1 = Watchdog enabled
- 0 = Watchdog disabled

### WDP1:0 - Watchdog Period Select Bits

This read/write bit select the clock rate of the Watchdog. Reset clears the WDP1:0 bits.

| Table 11 | Watchdog   | Period | Selection | Bits |
|----------|------------|--------|-----------|------|
|          | . watchuog | r enou | Selection | DILS |

| WDP1 | WDP0 | Mode                         |
|------|------|------------------------------|
| 0    | 0    | 80 ms window watchdog period |
| 0    | 1    | 40 ms window watchdog period |
| 1    | 0    | 20 ms window watchdog period |
| 1    | 1    | 10 ms window watchdog period |

### WDRST - Watchdog Reset Bit

This write only bit resets the Watchdog. Write a logic [1] to reset the watchdog timer.

1 = Reset WD and restart timer

0 = no effect

### Voltage Regulator

The 908E621 contains a low power, low drop voltage regulator, to provide internal power and external power for the MCU. The on-chip regulator consist of two elements, the main regulator and the low voltage reset circuit.

The V<sub>DD</sub> regulator accepts an unregulated input supply and provides a regulated V<sub>DD</sub> supply to all digital sections of the device. The output of the regulator is also connected to the VDD pin to provide the 5.0 V to the microcontroller.

### Run mode

During RUN mode the main voltage regulator is on. It will provide a regulated supply to all digital sections.

### STOP mode

During STOP mode, the Stop mode regulator will take care of suppling a regulated output voltage. The Stop mode regulator has a limited output current capability.

### SLEEP mode

In Sleep mode, the main voltage regulator external,  $V_{DD,}$  is turned off and the LVR circuitry will force the RST\_A pin low.

# LOGIC COMMANDS AND REGISTERS

- MISO Master In Slave Out
- SPSCK Serial Clock (internal pulldown)
- SS Slave Select (internal pullup)

A complete data transfer via the SPI, consists of 2 bytes. The master sends address and data, the slave returns system status and the data of the selected address.







- During the inactive phase of  $\overline{SS}$ , the new data transfer will be prepared. The falling edge on the  $\overline{SS}$  line, indicates the start of a new data transfer (framing), and puts MISO in the low impedance mode. The first valid data are moved to MISO with the rising edge of SPSCK.
- The MOSI, MISO will change data on a rising edge of SPSCK.
- The MOSI, MISO will be sampled on a falling edge of SPSCK.
- The data transfer is only valid, if exactly 16 sample clock edges are present in the active phase of SS.
- After a write operation, the transmitted data will be latched into the register by the rising edge of SS.
- Register read data is internally latched into the SPI at the time when the parity bit is transferred
- SS high will force MISO to high-impedance

#### **Master Address Byte**

#### A4 - A0

Includes the address of the desired register.

### R/W

Includes the information, if it is a read or a write operation.

- If R/W = 1 (read operation), the second byte of master contains no valid information, and the slave just transmits back register data.
- If R/W = 0 (write operation), the master sends data to be written in the second byte, the slave sends concurrently contents of selected register prior to write operation,

and the write data is latched in the SMARTMOS registers on rising edge of SS.

### Parity P

Completes the total number of 1 bits of (R/W,A[4-0]) to an even number. e.g.  $(R/W,A[4-0]) = 100001 \rightarrow P0 = 0$ .

The parity bit is only evaluated during a write operations and ignored for read operations.

#### Bit X

Not used

### Master Data Byte

This byte includes data to be written, or no valid data, during a read operation.

### Slave Status Byte

This byte always includes the contents of the system status register (\$0C), independent if it is a write or read operation, or which register was selected.

#### **Slave Data Byte**

This byte includes the contents of selected register, during a write operation, it includes the register content prior to the write operation.

### SPI REGISTER OVERVIEW

Table 12 summarizes the SPI Register addresses and the bit names of each register.



### Analog Die System Trim Values

For improved application performance, and to ensure the outlined datasheet values, the analog die needs to be trimmed. For this purpose, 3 trim values are stored in the Flash memory at addresses \$FDC4 - \$FDC6. These values have to be copied into the analog die SPI registers:

- copy \$FDC4 into SYSTRIM1 register \$0F
- copy \$FDC5 into SYSTRIM2 register \$10
- copy \$FDC6 into SYSTRIM3 register \$11

**Note:** These values must be copied to the respective SPI register after a reset, to ensure proper trimming of the device.

#### System Test Register (SYSTEST)



The System Test Register is reserved for production testing and is not allowed to be written to.

### System Trim Register 1 (SYSTRIM1)



Note: do not change (set) the reserved bits

#### HVDDT1:0 - HVDD Over-current Shutdown Delay Bits

These read/write bits allow changes to the filter time (for capacitive load) for HVDD over-current detection. Reset clears the HVDDT1:0 bits and sets the delay to the maximum value.

| Table 14. | <b>HVDD Over-current</b> | Shutdown | Selection | Bits |
|-----------|--------------------------|----------|-----------|------|
|-----------|--------------------------|----------|-----------|------|

| HVDDT1 | HVDDT0 | Typical Delay |
|--------|--------|---------------|
| 0      | 0      | 950 μs        |
| 0      | 1      | 536 μs        |
| 1      | 0      | 234 μs        |
| 1      | 1      | 78 μs         |

#### ITRIM3:0 - IRef Trim Bits

These write only bits are for trimming the internal current references IRef (also A0, A0CST). The provided trim values have to be copied into these bits after every reset. Reset clears the ITRIM3:0 bits.

| Table | 15. | IRef | Trim | Bits |
|-------|-----|------|------|------|
|-------|-----|------|------|------|

| itrim3 | itrim2 | itrim2 | itrim0 | Adjustment |
|--------|--------|--------|--------|------------|
| 0      | 0      | 0      | 0      | 0          |
| 0      | 0      | 0      | 1      | 2%         |
| 0      | 0      | 1      | 0      | 4%         |
| 0      | 0      | 1      | 1      | 8%         |
| 0      | 1      | 0      | 0      | 12%        |
| 0      | 1      | 0      | 1      | -2%        |
| 0      | 1      | 1      | 0      | -4%        |
| 0      | 1      | 1      | 1      | -8%        |
| 1      | 0      | 0      | 0      | -12%       |

#### System Trim Register 2 (SYSTRIM2)

#### **Register Name and Address: IFBHBTRIM - \$10**

|       | Bit7    | 6       | 5     | 4     | 3     | 2     | 1     | Bit0  |
|-------|---------|---------|-------|-------|-------|-------|-------|-------|
| Read  | 0       | 0       | 0     | 0     | 0     | 0     | 0     | 0     |
| Write | CRHBHC1 | CRHBHC0 | CRHB5 | CRHB4 | CRHB3 | CRHB2 | CRHB1 | CRHB0 |
| Reset | 0       | 0       | 0     | 0     | 0     | 0     | 0     | 0     |

#### CRHBHC1:0 - Current Recopy HB1:2 Trim Bits

These write only bits are for trimming the current recopy of the half-bridge HB1 and HB2 (CSA=0). The provided trim values have to be copied into these bits after every reset. Reset clears the CRHBHC1:0 bits.

| Table 16. | Current | Recopy | Trim for | HB1:2 | (CSA=0) | ) |
|-----------|---------|--------|----------|-------|---------|---|
|-----------|---------|--------|----------|-------|---------|---|

| CRHBHC1 | CRHBHC0 | Adjustment |
|---------|---------|------------|
| 0       | 0       | 0          |
| 0       | 1       | -10%       |
| 1       | 0       | 5%         |
| 1       | 1       | 10%        |

#### CRHB5:3 - Current Recopy HB3:4 Trim Bits

These write only bits are for trimming the current recopy of the half-bridge HB3 and HB4 (CSA=1). The provided trim values have to be copied into these bits after every reset. Reset clears the CRHB5:3 bits.





### Figure 31. Normal Monitor Mode Circuit

Table 20 summarizes the possible configurations and the necessary setups.

| Table 20 | . Monitor Mode Signa | I Requirements and Options |
|----------|----------------------|----------------------------|
|----------|----------------------|----------------------------|

| Mode IR(              | IRO              | RST             | TESTMODE          | Reset                     | Serial<br>Communication |      | Mo<br>Sele | Mode<br>Selection |     |          | Normal   | Communication Speed |                    |                 |
|-----------------------|------------------|-----------------|-------------------|---------------------------|-------------------------|------|------------|-------------------|-----|----------|----------|---------------------|--------------------|-----------------|
| mode                  | integ            |                 |                   | Vector                    | PTA0                    | PTA1 | РТВ3       | PTB4              | 100 |          | Time-out | External<br>Clock   | Bus<br>Frequency   | Baud<br>Rate    |
| Normal<br>Monitor     | V <sub>TST</sub> | V <sub>DD</sub> | 1                 | х                         | 1                       | 0    | 0          | 1                 | OFF | disabled | disabled | 9.8304<br>MHz       | 2.4576<br>MHz      | 9600            |
| Forced<br>Monitor GND | $V_{DD}$         | Vaa             | / <sub>DD</sub> 1 | \$FFFF<br>(blank)         | 1                       | 0    | x          | ×                 | OFF | disabled | disabled | 9.8304<br>MHz       | 2.4576<br>MHz      | 9600            |
|                       | GND              | ♥ DD            |                   |                           |                         |      |            | ~                 | ON  | disabled | disabled | _                   | Nominal<br>1.6 MHz | Nominal<br>6300 |
| User                  | V <sub>DD</sub>  | V <sub>DD</sub> | 0                 | not \$FFFF<br>(not blank) | x                       | х    | х          | х                 | ON  | enabled  | enabled  | _                   | Nominal<br>1.6 MHz | Nominal<br>6300 |

Notes

36. PTA0 must have a pullup resistor to  $V_{\text{DD}}$  in monitor mode

37. External clock is a 4.9152 MHz, 9.8304 MHz or 19.6608 MHz canned oscillator on OCS1

38. Communication speed with external clock is depending on external clock value. Baud rate is bus frequency / 256

39. X = don't care

40.  $V_{TST}$  is a high voltage V\_DD + 3.5 V  $\leq$  V\_{TST}  $\leq$  V\_DD + 4.5 V

#### **EMC/EMI RECOMMENDATIONS**

This paragraph gives some device specific recommendations to improve EMC/EMI performance. Further generic design recommendations can be found on the Freescale web site www.freescale.com.

### VSUP Pins (VSUP[1:8])

It is recommended to place a high quality ceramic decoupling capacitor close to the VSUP pins to improve EMC/EMI behavior.



NP

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- A THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- 10 These dimensions define the primary solderable surface area.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA                       | L OUTLINE    | PRINT VERSION NO | T TO SCALE |
|---------------------------------------------------------|---------------------------------|--------------|------------------|------------|
| TITLE: 54LD SOIC W/B, 0.65                              | DOCUMENT NO: 98ASA10712D REV: 0 |              |                  |            |
| 4.5 X 9.8 ÉXPOSED                                       | CASE NUMBER                     | : 1823–01    | 17 NOV 2005      |            |
| CASE-OUTLINE                                            | -                               | STANDARD: NO | N-JEDEC          |            |

EK SUFFIX (PB-FREE) 54-PIN SOICW-EP 98ASA10712D ISSUE 0



# ADDITIONAL INFORMATION

# THERMAL ADDENDUM (REV 1.0)

### INTEGRATED QUAD H-BRIDGE AND TRIPLE HIGH-SIDE DRIVER WITH EMBEDDED MCU AND LIN FOR MIRROR

### Introduction

This thermal addendum is provided as a supplement to the MM908E621 technical data sheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application and packaging information is provided in the data sheet.

# Package and Thermal Considerations

This MM908E621 is a dual die package. There are two heat sources in the package independently heating with P<sub>1</sub> and P<sub>2</sub>. This results in two junction temperatures, T<sub>J1</sub> and T<sub>J2</sub>, and a thermal resistance matrix with R<sub> $\theta$ JAmn</sub>.

For m, n = 1,  $R_{\theta JA11}$  is the thermal resistance from Junction 1 to the reference temperature while only heat source 1 is heating with  $P_1$ .

For m = 1, n = 2,  $R_{\theta JA12}$  is the thermal resistance from Junction 1 to the reference temperature while heat source 2 is heating with  $P_2$ . This applies to  $R_{\theta J21}$  and  $R_{\theta J22}$ , respectively.

$$\begin{cases} T_{J1} \\ T_{J2} \end{cases} = \begin{bmatrix} R_{\theta JA11} & R_{\theta JA12} \\ R_{\theta JA21} & R_{\theta JA22} \end{bmatrix} \cdot \begin{cases} P_1 \\ P_2 \end{cases}$$

The stated values are solely for a thermal performance comparison of one

package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below.

### Standards

| Thermal                              | 1 = Power Chip, 2 = Logic Chip [°C/W] |                              |                 |  |  |  |  |
|--------------------------------------|---------------------------------------|------------------------------|-----------------|--|--|--|--|
| Resistance                           | m = 1,<br>n = 1                       | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 |  |  |  |  |
| R <sub>0JAmn</sub> <sup>(1)(2)</sup> | 23                                    | 20                           | 24              |  |  |  |  |
| R <sub>0JBmn</sub> <sup>(2)(3)</sup> | 9.0                                   | 6.0                          | 10              |  |  |  |  |
| R <sub>0JAmn</sub> <sup>(1)(4)</sup> | 52                                    | 47                           | 52              |  |  |  |  |
| R <sub>0JCmn</sub> <sup>(5)</sup>    | 1.0                                   | 0                            | 2.0             |  |  |  |  |

#### **Table 22. Thermal Performance Comparison**

Notes:

- 1. Per JEDEC JESD51-2 at natural convection, still air condition.
- 2. 2s2p thermal test board per JEDEC JESD51-7and JESD51-5.
- 3. Per JEDEC JESD51-8, with the board temperature on the center trace near the power outputs.
- 4. Single layer thermal test board per JEDEC JESD51-3 and JESD51-5.
- 5. Thermal resistance between the die junction and the exposed pad, "infinite" heat sink attached to exposed pad.





908E621 54-PIN SOICW-EP 98ASA10712D 54-PIN SOICW-EP

**Note** For package dimensions, refer to the 908E621 device datasheet.









Figure 37. Transient Thermal Resistance  $R_{\theta JA}$  (1.0 W Step Response) Device on Thermal Test Board Area A = 600 (mm<sup>2</sup>)