

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                      |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                   |
| Number of I/O              | 23                                                                            |
| Program Memory Size        | 16KB (5.5K x 24)                                                              |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | 512 x 8                                                                       |
| RAM Size                   | 2K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                     |
| Data Converters            | A/D 13x12b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                                |
| Supplier Device Package    | 28-SOIC                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fv16ka302-e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve data space memory usage efficiency, the PIC24F instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address (EA) calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] will result in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word, which contains the byte, using the LSB of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and the registers are organized as two parallel, byte-wide entities with shared (word) address decode, but separate write lines. Data byte writes only write to the corresponding side of the array or register, which matches the byte address.

All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap will be generated. If the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed, but the write will not occur. In either case, a trap is then executed, allowing the system and/or user to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the LSB; the MSB is not modified.

A Sign-Extend (SE) instruction is provided to allow the users to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, users

can clear the MSB of any W register by executing a Zero-Extend (ZE) instruction on the appropriate address.

Although most instructions are capable of operating on word or byte data sizes, it should be noted that some instructions operate only on words.

## 4.2.3 NEAR DATA SPACE

The 8-Kbyte area between 0000h and 1FFFh is referred to as the Near Data Space (NDS). Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. The remainder of the data space is addressable indirectly. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing (MDA) with a 16-bit address field. For PIC24FV32KA304 family devices, the entire implemented data memory lies in Near Data Space.

#### 4.2.4 SFR SPACE

The first 2 Kbytes of the Near Data Space, from 0000h to 07FFh, are primarily occupied with Special Function Registers (SFRs). These are used by the PIC24F core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by the module. Much of the SFR space contains unused addresses; these are read as '0'. The SFR space, where the SFRs are actually implemented, is provided in Table 4-2. Each implemented area indicates a 32-byte region, where at least one address is implemented as an SFR. A complete listing of implemented SFRs, including their addresses, is provided in Table 4-3 through Table 4-25.

|      | SFR Space Address |          |                |            |         |      |      |      |  |  |  |  |
|------|-------------------|----------|----------------|------------|---------|------|------|------|--|--|--|--|
|      | xx00              | xx20     | xx40           | xx60       | xx80    | xxA0 | xxC0 | xxE0 |  |  |  |  |
| 000h |                   | Cor      | ICN            | Interrupts |         |      | _    |      |  |  |  |  |
| 100h | Tim               | ners     | Capture        | —          | Compare | —    | _    | —    |  |  |  |  |
| 200h | l <sup>2</sup> C  | UART     | SPI            |            | _       | —    | I/   | 0    |  |  |  |  |
| 300h |                   |          | A/D/CMTU       |            | _       | —    | _    | _    |  |  |  |  |
| 400h | _                 | —        | _              | _          | _       | —    | _    | —    |  |  |  |  |
| 500h | _                 | _        | —              | —          | _       | —    | _    | _    |  |  |  |  |
| 600h | -                 | RTC/Comp | CRC            | —          |         | _    |      |      |  |  |  |  |
| 700h | —                 | —        | System/DS/HLVD | NVM/PMD    | _       | —    |      |      |  |  |  |  |

#### TABLE 4-2: IMPLEMENTED REGIONS OF SFR DATA SPACE

**Legend:** — = No implemented SFRs in this block.

#### REGISTER 5-1: NVMCON: FLASH MEMORY CONTROL REGISTER

| R/SO-0, HC | R/W-0 | R/W-0 | R/W-0                  | U-0 | U-0 | U-0 | U-0   |
|------------|-------|-------|------------------------|-----|-----|-----|-------|
| WR         | WREN  | WRERR | PGMONLY <sup>(4)</sup> |     | —   | —   | —     |
| bit 15     |       |       |                        |     |     |     | bit 8 |

| U-0   | R/W-0 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|-------|-------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| _     | ERASE | NVMOP5 <sup>(1)</sup> | NVMOP4 <sup>(1)</sup> | NVMOP3 <sup>(1)</sup> | NVMOP2 <sup>(1)</sup> | NVMOP1 <sup>(1)</sup> | NVMOP0 <sup>(1)</sup> |
| bit 7 |       |                       |                       |                       |                       |                       | bit 0                 |

| Legend:              | SO = Settable Only bit | HC = Hardware Clearable bit |                  |  |
|----------------------|------------------------|-----------------------------|------------------|--|
| -n = Value at POR    | '1' = Bit is set       | R = Readable bit            | W = Writable bit |  |
| '0' = Bit is cleared | x = Bit is unknown     | U = Unimplemented bit, rea  | d as '0'         |  |

| bit 15   | WR: Write Control bit                                                                                                                                                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 1 = Initiates a Flash memory program or erase operation. The operation is self-timed and the bit is                                                                                                        |
|          | cleared by hardware once the operation is complete.                                                                                                                                                        |
|          | 0 = Program or erase operation is complete and inactive                                                                                                                                                    |
| bit 14   | WREN: Write Enable bit                                                                                                                                                                                     |
|          | 1 = Enables Flash program/erase operations                                                                                                                                                                 |
|          | 0 = Inhibits Flash program/erase operations                                                                                                                                                                |
| bit 13   | WRERR: Write Sequence Error Flag bit                                                                                                                                                                       |
|          | 1 = An improper program or erase sequence attempt, or termination, has occurred (bit is set automatically                                                                                                  |
|          | 0 = The program or erase operation completed pormally                                                                                                                                                      |
| h:+ 10   | Demonit V. Dragram Only Enable bil                                                                                                                                                                         |
|          | PGMONLY: Program Only Enable bit ??                                                                                                                                                                        |
| bit 11-7 | Unimplemented: Read as '0'                                                                                                                                                                                 |
| bit 6    | ERASE: Erase/Program Enable bit                                                                                                                                                                            |
|          | <ul> <li>1 = Performs the erase operation specified by NVMOP&lt;5:0&gt; on the next WR command</li> <li>0 = Performs the program operation specified by NVMOP&lt;5:0&gt; on the next WR command</li> </ul> |
| bit 5-0  | NVMOP<5:0>: Programming Operation Command Byte bits <sup>(1)</sup>                                                                                                                                         |
|          | Erase Operations (when ERASE bit is '1'):                                                                                                                                                                  |
|          | 1010xx = Erases entire boot block (including code-protected boot block) <sup>(2)</sup>                                                                                                                     |
|          | 1001xx = Erases entire memory (including boot block, configuration block, general block) <sup>(2)</sup>                                                                                                    |
|          | $011010 = \text{Erases 4 rows of Flash memory}^{(3)}$                                                                                                                                                      |
|          | $011001 = \text{Erases 2 rows of Flash memory}^{(3)}$                                                                                                                                                      |
|          | $011000 = \text{Erases 1 row of Flash memory}^{(3)}$                                                                                                                                                       |
|          | $0100xx = \text{Erases entire data EFPROM}^{(4)}$                                                                                                                                                          |
|          | 0011xx = Erases entire general memory block programming operations                                                                                                                                         |
|          | 0001xx = Writes 1 row of Flash memory (when ERASE bit is '0') <sup>(3)</sup>                                                                                                                               |
| Note 1:  | All other combinations of NVMOP<5:0> are no operation.                                                                                                                                                     |
| 2:       | These values are available in ICSP <sup>™</sup> mode only. Refer to the device programming specification.                                                                                                  |

- 3: The address in the Table Pointer decides which rows will be erased.
- 4: This bit is used only while accessing data EEPROM.

#### 7.2.1 POR AND LONG OSCILLATOR START-UP TIMES

The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) will have a relatively long start-up time. Therefore, one or more of the following conditions is possible after SYSRST is released:

- The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer (OST) has not expired (if a crystal oscillator is used).
- The PLL has not achieved a lock (if PLL is used).

The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known.

#### 7.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS

If the FSCM is enabled, it will begin to monitor the system clock source when SYSRST is released. If a valid clock source is not available at this time, the device will automatically switch to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine (TSR).

## 7.3 Special Function Register Reset States

Most of the Special Function Registers (SFRs) associated with the PIC24F CPU and peripherals are reset to a particular value at a device Reset. The SFRs are grouped by their peripheral or CPU function and their Reset values are specified in each section of this manual.

The Reset value for each SFR does not depend on the type of Reset with the exception of four registers. The Reset value for the Reset Control register, RCON, will depend on the type of device Reset. The Reset value for the Oscillator Control register, OSCCON, will depend on the type of Reset and the programmed values of the FNOSCx bits in the Flash Configuration Word (FOSCSEL<2:0>); see Table 7-2. The RCFGCAL and NVMCON registers are only affected by a POR.

## 7.4 Deep Sleep BOR (DSBOR)

Deep Sleep BOR is a very low-power BOR circuitry, used when the device is in Deep Sleep mode. Due to low current consumption, accuracy may vary.

The DSBOR trip point is around 2.0V. DSBOR is enabled by configuring DSLPBOR (FDS<6>) = 1. DSLPBOR will re-arm the POR to ensure the device will reset if VDD drops below the POR threshold.

## 7.5 Brown-out Reset (BOR)

The PIC24FV32KA304 family devices implement a BOR circuit, which provides the user several configuration and power-saving options. The BOR is controlled by the BORV<1:0> and BOREN<1:0> Configuration bits (FPOR<6:5,1:0>). There are a total of four BOR configurations, which are provided in Table 7-3.

The BOR threshold is set by the BORV<1:0> bits. If BOR is enabled (any values of BOREN<1:0>, except '00'), any drop of VDD below the set threshold point will reset the device. The chip will remain in BOR until VDD rises above the threshold.

If the Power-up Timer is enabled, it will be invoked after VDD rises above the threshold. Then, it will keep the chip in Reset for an additional time delay, TPWRT, if VDD drops below the threshold while the Power-up Timer is running. The chip goes back into a BOR and the Power-up Timer will be initialized. Once VDD rises above the threshold, the Power-up Timer will execute the additional time delay.

BOR and the Power-up Timer (PWRT) are independently configured. Enabling the Brown-out Reset does not automatically enable the PWRT.

## 7.5.1 SOFTWARE ENABLED BOR

When BOREN<1:0> = 01, the BOR can be enabled or disabled by the user in software. This is done with the control bit, SBOREN (RCON<13>). Setting SBOREN enables the BOR to function as previously described. Clearing the SBOREN disables the BOR entirely. The SBOREN bit operates only in this mode; otherwise, it is read as '0'.

Placing BOR under software control gives the user the additional flexibility of tailoring the application to its environment without having to reprogram the device to change the BOR configuration. It also allows the user to tailor the incremental current that the BOR consumes. While the BOR current is typically very small, it may have some impact in low-power applications.

Note: Even when the BOR is under software control, the Brown-out Reset voltage level is still set by the BORV<1:0> Configuration bits; it cannot be changed in software.

| REGISTER 8-21: IPC4: | INTERRUPT PRIORITY | CONTROL REGISTE | R 4 |
|----------------------|--------------------|-----------------|-----|
|----------------------|--------------------|-----------------|-----|

| U-0          | R/W-1              | R/W-0              | R/W-0                                | U-0                | R/W-1           | R/W-0           | R/W-0   |
|--------------|--------------------|--------------------|--------------------------------------|--------------------|-----------------|-----------------|---------|
|              | CNIP2              | CNIP1              | CNIP0                                | —                  | CMIP2           | CMIP1           | CMIP0   |
| bit 15       |                    | 1                  | 1                                    |                    |                 |                 | bit 8   |
|              |                    |                    |                                      |                    |                 |                 |         |
| U-0          | R/W-1              | R/W-0              | R/W-0                                | U-0                | R/W-1           | R/W-0           | R/W-0   |
|              | MI2C1P2            | MI2C1P1            | MI2C1P0                              | —                  | SI2C1P2         | SI2C1P1         | SI2C1P0 |
| bit 7        |                    |                    |                                      |                    |                 |                 | bit 0   |
| Logond:      |                    |                    |                                      |                    |                 |                 |         |
| R = Readab   | le hit             | W = Writable       | hit                                  | II = I Inimplen    | nented hit read | 1 as 'N'        |         |
| -n = Value a | t POR              | '1' = Bit is set   | bit                                  | '0' = Bit is cle   | ared            | x = Bit is unkr | nown    |
|              |                    |                    |                                      |                    |                 |                 |         |
| bit 15       | Unimplemen         | ted: Read as '     | )'                                   |                    |                 |                 |         |
| bit 14-12    | CNIP<2:0>:         | nput Change N      | otification Inte                     | rrupt Priority bil | s               |                 |         |
|              | 111 = Interru      | pt is Priority 7 ( | highest priority                     | / interrupt)       |                 |                 |         |
|              | •                  |                    |                                      |                    |                 |                 |         |
|              | •<br>001 = Interru | pt is Priority 1   |                                      |                    |                 |                 |         |
|              | 000 = Interru      | pt source is dis   | abled                                |                    |                 |                 |         |
| bit 11       | Unimplemen         | ted: Read as '     | )'                                   |                    |                 |                 |         |
| bit 10-8     | CMIP<2:0>:         | Comparator Inte    | errupt Priority I                    | bits               |                 |                 |         |
|              | 111 = Interru      | pt is Priority 7(  | highest priority                     | / interrupt)       |                 |                 |         |
|              | •                  |                    |                                      |                    |                 |                 |         |
|              | 001 = Interru      | pt is Priority 1   |                                      |                    |                 |                 |         |
|              | 000 = Interru      | pt source is dis   | abled                                |                    |                 |                 |         |
| bit 7        | Unimplemen         | ted: Read as '     | )'                                   |                    |                 |                 |         |
| bit 6-4      | MI2C1P<2:0:        | >: Master I2C1     | Event Interrup                       | t Priority bits    |                 |                 |         |
|              | 111 = Interru<br>• | pt is Priority 7 ( | highest priority                     | / interrupt)       |                 |                 |         |
|              | •                  |                    |                                      |                    |                 |                 |         |
|              | 001 = Interru      | pt is Priority 1   |                                      |                    |                 |                 |         |
|              | 000 = Interru      | pt source is dis   | abled                                |                    |                 |                 |         |
| bit 3        | Unimplemen         | ited: Read as '    | ),                                   |                    |                 |                 |         |
| DIT 2-0      | SI2C1P<2:0>        | Slave I2C1 E       | vent interrupt i<br>bighost priority | Priority bits      |                 |                 |         |
|              | •                  | pris Fliolity / (  | nighest phonty                       | (interrupt)        |                 |                 |         |
|              | •                  |                    |                                      |                    |                 |                 |         |
|              | 001 = Interru      | pt is Priority 1   | ablad                                |                    |                 |                 |         |
|              | 000 = Interru      | pi source is dis   | apleu                                |                    |                 |                 |         |

## REGISTER 8-28: IPC15: INTERRUPT PRIORITY CONTROL REGISTER 15

| U-0                                                        | U-0           | U-0                                   | U-0                  | U-0                                | R/W-1      | R/W-0              | R/W-0  |  |  |
|------------------------------------------------------------|---------------|---------------------------------------|----------------------|------------------------------------|------------|--------------------|--------|--|--|
| —                                                          | _             | —                                     | —                    | —                                  | RTCIP2     | RTCIP1             | RTCIP0 |  |  |
| bit 15                                                     |               |                                       |                      |                                    |            |                    | bit 8  |  |  |
|                                                            |               |                                       |                      |                                    |            |                    |        |  |  |
| U-0                                                        | U-0           | U-0                                   | U-0                  | U-0                                | U-0        | U-0                | U-0    |  |  |
| _                                                          | —             | —                                     | —                    | —                                  | —          | —                  | —      |  |  |
| bit 7                                                      |               |                                       |                      |                                    |            |                    | bit 0  |  |  |
|                                                            |               |                                       |                      |                                    |            |                    |        |  |  |
| Legend:                                                    |               |                                       |                      |                                    |            |                    |        |  |  |
| R = Readable                                               | e bit         | W = Writable                          | bit                  | U = Unimplemented bit, read as '0' |            |                    |        |  |  |
| -n = Value at                                              | POR           | '1' = Bit is set                      | '0' = Bit is cleared |                                    |            | x = Bit is unknown |        |  |  |
|                                                            |               |                                       |                      |                                    |            |                    |        |  |  |
| bit 15-11                                                  | Unimplemen    | ted: Read as 'd                       | )'                   |                                    |            |                    |        |  |  |
| bit 10-8                                                   | RTCIP<2:0>:   | Real-Time Clo                         | ck and Calenda       | ar Interrupt Prid                  | ority bits |                    |        |  |  |
| 111 = Interrupt is Priority 7 (highest priority interrupt) |               |                                       |                      |                                    |            |                    |        |  |  |
|                                                            | •             | , , , , , , , , , , , , , , , , , , , | 0 1 7                | • /                                |            |                    |        |  |  |
|                                                            | •             |                                       |                      |                                    |            |                    |        |  |  |
|                                                            | 001 = Interru | ot is Priority 1                      |                      |                                    |            |                    |        |  |  |
|                                                            | 000 = Interru | ot source is dis                      | abled                |                                    |            |                    |        |  |  |
| bit 7-0                                                    | Unimplemen    | ted: Read as 'd                       | )'                   |                                    |            |                    |        |  |  |

| R/W-0        | U-0           | R/W-0            | U-0               | U-0              | U-0             | U-0             | R/W-0   |
|--------------|---------------|------------------|-------------------|------------------|-----------------|-----------------|---------|
| ULPEN        |               | ULPSIDL          | —                 |                  | _               |                 | ULPSINK |
| bit 15       | ·             |                  |                   |                  |                 |                 | bit 8   |
|              |               |                  |                   |                  |                 |                 |         |
| U-0          | U-0           | U-0              | U-0               | U-0              | U-0             | U-0             | U-0     |
| _            |               |                  | —                 | _                |                 |                 | _       |
| bit 7        |               |                  |                   |                  |                 |                 | bit 0   |
|              |               |                  |                   |                  |                 |                 |         |
| Legend:      |               |                  |                   |                  |                 |                 |         |
| R = Readat   | ole bit       | W = Writable b   | bit               | U = Unimpler     | mented bit, rea | d as '0'        |         |
| -n = Value a | at POR        | '1' = Bit is set |                   | '0' = Bit is cle | ared            | x = Bit is unkr | nown    |
|              |               |                  |                   |                  |                 |                 |         |
| bit 15       | ULPEN: ULF    | PWU Module En    | able bit          |                  |                 |                 |         |
|              | 1 = Module i  | s enabled        |                   |                  |                 |                 |         |
|              | 0 = Module I  | s disabled       |                   |                  |                 |                 |         |
| bit 14       | Unimpleme     | nted: Read as 'o | )'                |                  |                 |                 |         |
| bit 13       | ULPSIDL: U    | LPWU Stop in Id  | lle Select bit    |                  |                 |                 |         |
|              | 1 = Discontir | nues module ope  | eration when the  | e device enters  | Idle mode       |                 |         |
|              | 0 = Continue  | es module opera  | tion in Idle mode | 9                |                 |                 |         |
| bit 12-9     | Unimpleme     | nted: Read as 'd | )'                |                  |                 |                 |         |
| bit 8        | ULPSINK: U    | ILPWU Current    | Sink Enable bit   |                  |                 |                 |         |
|              | 1 = Current   | sink is enabled  |                   |                  |                 |                 |         |
|              | 0 = Current   | sink is disabled |                   |                  |                 |                 |         |
| bit 7-0      | Unimpleme     | nted: Read as 'd | )'                |                  |                 |                 |         |

#### REGISTER 10-3: ULPWCON: ULPWU CONTROL REGISTER

NOTES:

# 15.0 OUTPUT COMPARE WITH DEDICATED TIMERS

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "dsPIC33/PIC24 Family Reference Manual", "Output Compare with Dedicated Timer" (DS70005159).

All devices in the PIC24FV32KA304 family feature 3 independent output compare modules. Each of these modules offers a wide range of configuration and operating options for generating pulse trains on internal device events. Also, the modules can produce Pulse-Width Modulated (PWM) waveforms for driving power applications.

Key features of the output compare module include:

- Hardware-configurable for 32-bit operation in all modes by cascading two adjacent modules
- Synchronous and Trigger modes of output compare operation, with up to 21 user-selectable Sync/trigger sources available
- Two separate Period registers (a main register, OCxR, and a secondary register, OCxRS) for greater flexibility in generating pulses of varying widths
- Configurable for single pulse or continuous pulse generation on an output event, or continuous PWM waveform generation
- Up to 6 clock sources available for each module, driving a separate internal 16-bit counter

## 15.1 General Operating Modes

#### 15.1.1 SYNCHRONOUS AND TRIGGER MODES

By default, the output compare module operates in a Free-Running mode. The internal 16-bit counter, OCxTMR, counts up continuously, wrapping around from FFFFh to 0000h on each overflow, with its period synchronized to the selected external clock source. Compare or PWM events are generated each time a match between the internal counter and one of the Period registers occurs.

In Synchronous mode, the module begins performing its compare or PWM operation as soon as its selected clock source is enabled. Whenever an event occurs on the selected Sync source, the module's internal counter is reset. In Trigger mode, the module waits for a Sync event from another internal module to occur before allowing the counter to run.

Free-Running mode is selected by default or any time that the SYNCSELx bits (OCxCON2<4:0>) are set to '00000'. Synchronous or Trigger modes are selected any time the SYNCSELx bits are set to any value except '00000'. The OCTRIG bit (OCxCON2<7>) selects either Synchronous or Trigger mode. Setting this bit selects Trigger mode operation. In both modes, the SYNCSELx bits determine the Sync/trigger source.

## 15.1.2 CASCADED (32-BIT) MODE

By default, each module operates independently with its own set of 16-bit Timer and Duty Cycle registers. To increase the range, adjacent even and odd numbered modules can be configured to function as a single 32-bit module. (For example, Modules 1 and 2 are paired, as are Modules 3 and 4, and so on.) The odd numbered module (OCx) provides the Least Significant 16 bits of the 32-bit register pairs, and the even numbered module (OCy) provides the Most Significant 16 bits. Wraparounds of the OCx registers cause an increment of their corresponding OCy registers.

Cascaded operation is configured in hardware by setting the OC32 bit (OCxCON2<8>) for both modules.

#### REGISTER 16-2: SPIXCON1: SPIX CONTROL REGISTER 1 (CONTINUED)

bit 1-0 **PPRE<1:0>:** Primary Prescale bits (Master mode)

- 11 = Primary prescale 1:1
- 10 = Primary prescale 4:1
- 01 = Primary prescale 16:1
- 00 = Primary prescale 64:1
- **Note 1:** The CKE bit is not used in the Framed SPI modes. The user should program this bit to '0' for the Framed SPI modes (FRMEN = 1).

#### REGISTER 16-3: SPIxCON2: SPIx CONTROL REGISTER 2

| R/W-0                                  | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W-0                                 | U-0                 | U-0               | U-0             | U-0             | U-0    |  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------|-------------------|-----------------|-----------------|--------|--|
| FRMEN                                  | SPIFSD                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SPIFPOL                               |                     | —                 | _               | —               | —      |  |
| bit 15                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                     |                   |                 |                 | bit 8  |  |
|                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                     |                   |                 |                 |        |  |
| U-0                                    | U-0 U-0 U-0 U-0 U-0 R/W-0 I                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                       |                     |                   |                 |                 |        |  |
|                                        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       | —                   | _                 | —               | SPIFE           | SPIBEN |  |
| bit 7                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                     |                   |                 |                 | bit 0  |  |
|                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                     |                   |                 |                 |        |  |
| Legend:                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                     |                   |                 |                 |        |  |
| R = Readable                           | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | W = Writable                          | oit                 | U = Unimplen      | nented bit, rea | ıd as '0'       |        |  |
| -n = Value at                          | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | '1' = Bit is set                      |                     | '0' = Bit is clea | ared            | x = Bit is unkr | iown   |  |
| bit 15<br>bit 14<br>bit 13<br>bit 12-2 | bit 15       FRMEN: Framed SPIx Support bit         1 = Framed SPIx support is enabled       0 = Framed SPIx support is disabled         bit 14       SPIFSD: SPIx Frame Sync Pulse Direction Control on SSx Pin bit         1 = Frame Sync pulse input (slave)       0 = Frame Sync pulse output (master)         bit 13       SPIFPOL: SPIx Frame Sync Pulse Polarity bit (Frame mode only)         1 = Frame Sync pulse is active-high       0 = Frame Sync pulse is active-low |                                       |                     |                   |                 |                 |        |  |
| Dit 12-2                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | romo Suno Du                          | ,<br>Ioo Edgo Solo  | at hit            |                 |                 |        |  |
| bit 0                                  | <ul> <li>1 = Frame Sync pulse coincides with the first bit clock</li> <li>0 = Frame Sync pulse precedes the first bit clock</li> <li>0 SPIBEN: SPIx Enhanced Buffer Enable bit</li> </ul>                                                                                                                                                                                                                                                                                          |                                       |                     |                   |                 |                 |        |  |
|                                        | 1 = Enhanced<br>0 = Enhanced                                                                                                                                                                                                                                                                                                                                                                                                                                                       | l buffer is enab<br>I buffer is disab | ed<br>led (Legacy m | node)             |                 |                 |        |  |

## 22.0 12-BIT A/D CONVERTER WITH THRESHOLD DETECT

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the 12-Bit A/D Converter with Threshold Detect, refer to the "dsPIC33/PIC24 Family Reference Manual", "12-Bit A/D Converter with Threshold Detect" (DS39739).

The PIC24F 12-bit A/D Converter has the following key features:

- Successive Approximation Register (SAR)
   Conversion
- Conversion Speeds of up to 100 ksps
- Up to 32 Analog Input Channels (Internal and External)
- Multiple Internal Reference Input Channels
- External Voltage Reference Input Pins
- Unipolar Differential Sample-and-Hold (S/H)
   Amplifier
- Automated Threshold Scan and Compare
   Operation to Pre-Evaluate Conversion Results
- Selectable Conversion Trigger Source
- Fixed-Length (one word per channel), Configurable Conversion Result Buffer
- Four Options for Results Alignment
- Configurable Interrupt Generation
- Operation During CPU Sleep and Idle modes

The 12-bit A/D Converter module is an enhanced version of the 10-bit module offered in some PIC24 devices. Both modules are Successive Approximation Register (SAR) converters at their cores, surrounded by a range of hardware features for flexible configuration. This version of the module extends functionality by providing 12-bit resolution, a wider range of automatic sampling options and tighter integration with other analog modules, such as the CTMU and a configurable results buffer. This module also includes a unique Threshold Detect feature that allows the module itself to make simple decisions based on the conversion results.

A simplified block diagram for the module is illustrated in Figure 22-1.

## 22.2 A/D Sampling Requirements

The analog input model of the 12-bit A/D Converter is shown in Figure 22-2. The total sampling time for the A/D is a function of the holding capacitor charge time.

For the A/D Converter to meet its specified accuracy, the Charge Holding Capacitor (CHOLD) must be allowed to fully charge to the voltage level on the analog input pin. The Source (Rs) impedance, the Interconnect (Ric) impedance and the internal Sampling Switch (Rss) impedance combine to directly affect the time required to charge CHOLD. The combined impedance of the analog sources must, therefore, be small enough to fully charge the holding capacitor within the chosen sample time. To minimize the effects of pin leakage currents on the accuracy of the A/D Converter, the maximum recommended Source impedance, Rs, is 2.5 k $\Omega$ . After the analog input channel is selected (changed), this

sampling function must be completed prior to starting the conversion. The internal holding capacitor will be in a discharged state prior to each sample operation.

At least 1 TAD time period should be allowed between conversions for the sample time. For more details, see **Section 29.0 "Electrical Characteristics"**.

EQUATION 22-1: A/D CONVERSION CLOCK PERIOD

$$TAD = TCY(ADCS + 1)$$
$$ADCS = \frac{TAD}{TCY} - 1$$

**Note:** Based on TCY = 2/FOSC; Doze mode and PLL are disabled.

## FIGURE 22-2: 12-BIT A/D CONVERTER ANALOG INPUT MODEL



#### R/W-0 R/W-0 R/W-0 R/W-0 U-0 U-0 R/W-0 R-0 CON COE CPOL **CLPWR** CEVT COUT bit 15 bit 8 R/W-0 R/W-0 U-0 R/W-0 U-0 U-0 R/W-0 R/W-0 EVPOL1 EVPOL0 CREF CCH1 CCH0 bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 CON: Comparator x Enable bit 1 = Comparator is enabled 0 = Comparator is disabled bit 14 **COE:** Comparator x Output Enable bit 1 = Comparator output is present on the CxOUT pin 0 = Comparator output is internal only bit 13 **CPOL:** Comparator x Output Polarity Select bit 1 = Comparator output is inverted 0 = Comparator output is not inverted bit 12 CLPWR: Comparator x Low-Power Mode Select bit 1 = Comparator operates in Low-Power mode, transient response is reduced 0 = Comparator does not operate in Low-Power mode bit 11-10 Unimplemented: Read as '0' bit 9 **CEVT:** Comparator x Event bit 1 = Comparator event defined by EVPOL<1:0> has occurred; subsequent triggers and interrupts are disabled until the bit is cleared 0 = Comparator event has not occurred bit 8 COUT: Comparator x Output bit When CPOL = 0: 1 = VIN+ > VIN-0 = VIN + < VIN -When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN bit 7-6 EVPOL<1:0>: Trigger/Event/Interrupt Polarity Select bits 11 = Trigger/event/interrupt is generated on any change of the comparator output (while CEVT = 0) 10 = Trigger/event/interrupt is generated on the transition of the comparator output: If CPOL = 0 (non-inverted polarity): High-to-low transition only. If CPOL = 1 (inverted polarity): Low-to-high transition only. 01 = Trigger/event/interrupt is generated on the transition of the comparator output If CPOL = 0 (non-inverted polarity):

#### REGISTER 23-1: **CMXCON: COMPARATOR X CONTROL REGISTERS**

Low-to-high transition only.

If CPOL = 1 (inverted polarity):

High-to-low transition only.

00 = Trigger/event/interrupt generation is disabled

bit 5 Unimplemented: Read as '0'

## 25.0 CHARGE TIME MEASUREMENT UNIT (CTMU)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information on the Charge Measurement Unit, refer to the "dsPIC33/PIC24 Family Reference Manual", "Charge Time Measurement Unit (CTMU) and CTMU Operation with Threshold Detect" (DS30009743).

The Charge Time Measurement Unit (CTMU) is a flexible analog module that provides charge measurement, accurate differential time measurement between pulse sources and asynchronous pulse generation. Its key features include:

- Thirteen external edge input trigger sources
- · Polarity control for each edge source
- · Control of edge sequence
- Control of response to edge levels or edge transitions
- · Time measurement resolution of one nanosecond
- Accurate current source suitable for capacitive measurement

Together with other on-chip analog modules, the CTMU can be used to precisely measure time, measure capacitance, measure relative changes in capacitance or generate output pulses that are independent of the system clock. The CTMU module is ideal for interfacing with capacitive-based touch sensors.

The CTMU is controlled through three registers: CTMUCON1, CTMUCON2 and CTMUICON. CTMUCON1 enables the module and controls the mode of operation of the CTMU, as well as controlling edge sequencing. CTMUCON2 controls edge source selection and edge source polarity selection. The CTMUICON register selects the current range of current source and trims the current.

## 25.1 Measuring Capacitance

The CTMU module measures capacitance by generating an output pulse, with a width equal to the time between edge events, on two separate input channels. The pulse edge events to both input channels can be selected from several internal peripheral modules (OC1, Timer1, any input capture or comparator module) and up to 13 external pins (CTED1 through CTED13). This pulse is used with the module's precision current source to calculate capacitance according to the relationship:

#### EQUATION 25-1:

$$I = C \cdot \frac{dV}{dT}$$

For capacitance measurements, the A/D Converter samples an external capacitor (CAPP) on one of its input channels after the CTMU output's pulse. A Precision Resistor (RPR) provides current source calibration on a second A/D channel. After the pulse ends, the converter determines the voltage on the capacitor. The actual calculation of capacitance is performed in software by the application.

Figure 25-1 illustrates the external connections used for capacitance measurements, and how the CTMU and A/D modules are related in this application. This example also shows the edge events coming from Timer1, but other configurations using external edge sources are possible. A detailed discussion on measuring capacitance and time with the CTMU module is provided in the *"dsPIC33/PIC24 Family Reference Manual"*.

|              |           | STICS                                                | Standard Operating Conditions: 1.8V to 3.6V PIC24F32KA3XX<br>2.0V to 5.5V PIC24FV32KA3XX |        |                                                                                                                                                                                    |       |                                                |  |
|--------------|-----------|------------------------------------------------------|------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------|--|
|              | ARAUIERI  | 61169                                                | Operating tempe                                                                          | rature | $\label{eq:constraint} \begin{array}{l} -40^{\circ}C \leq TA \leq +85^{\circ}C \text{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \text{ for Extended} \end{array}$ |       |                                                |  |
| Param<br>No. | Symbol    | Characteristic                                       | Min.                                                                                     | Тур    | Max.                                                                                                                                                                               | Units | Conditions                                     |  |
|              |           |                                                      | Device S                                                                                 | upply  |                                                                                                                                                                                    |       |                                                |  |
| AD01         | AVDD      | Module VDD Supply                                    | Greater of:<br>VDD – 0.3 or 1.8                                                          |        | Lesser of:<br>VDD + 0.3 or 3.6                                                                                                                                                     | V     | PIC24FXXKA30X devices                          |  |
|              |           |                                                      | Greater of:<br>VDD – 0.3 or 2.0                                                          | _      | Lesser of:<br>VDD + 0.3 or 5.5                                                                                                                                                     | V     | PIC24FVXXKA30X<br>devices                      |  |
| AD02         | AVss      | Module Vss Supply                                    | Vss – 0.3                                                                                |        | Vss + 0.3                                                                                                                                                                          | V     |                                                |  |
|              |           | 1                                                    | Reference                                                                                | Inputs | 6                                                                                                                                                                                  |       |                                                |  |
| AD05         | VREFH     | Reference Voltage High                               | AVss + 1.7                                                                               | _      | AVDD                                                                                                                                                                               | V     |                                                |  |
| AD06         | Vrefl     | Reference Voltage Low                                | AVss                                                                                     |        | AVDD - 1.7                                                                                                                                                                         | V     |                                                |  |
| AD07         | Vref      | Absolute Reference<br>Voltage                        | AVss – 0.3                                                                               |        | AVDD + 0.3                                                                                                                                                                         | V     |                                                |  |
| AD08         | IVREF     | Reference Voltage Input<br>Current                   | —                                                                                        | 1.25   | —                                                                                                                                                                                  | mA    |                                                |  |
| AD09         | Zvref     | Reference Input<br>Impedance                         | _                                                                                        | 10k    | —                                                                                                                                                                                  | Ω     |                                                |  |
|              |           |                                                      | Analog                                                                                   | Input  | •                                                                                                                                                                                  |       |                                                |  |
| AD10         | VINH-VINL | Full-Scale Input Span                                | VREFL                                                                                    |        | VREFH                                                                                                                                                                              | V     | (Note 2)                                       |  |
| AD11         | VIN       | Absolute Input Voltage                               | AVss – 0.3                                                                               |        | AVDD + 0.3                                                                                                                                                                         | V     |                                                |  |
| AD12         | VINL      | Absolute VINL Input<br>Voltage                       | AVss – 0.3                                                                               | —      | AVDD/2                                                                                                                                                                             | V     |                                                |  |
| AD17         | Rin       | Recommended<br>Impedance of Analog<br>Voltage Source |                                                                                          | _      | 1k                                                                                                                                                                                 | Ω     | 12-bit                                         |  |
|              |           | 1                                                    | A/D Acci                                                                                 | uracy  |                                                                                                                                                                                    |       |                                                |  |
| AD20b        | NR        | Resolution                                           |                                                                                          | 12     |                                                                                                                                                                                    | bits  |                                                |  |
| AD21b        | INL       | Integral Nonlinearity                                | _                                                                                        | ±1     | ±9                                                                                                                                                                                 | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V |  |
| AD22b        | DNL       | Differential Nonlinearity                            | _                                                                                        | ±1     | ±5                                                                                                                                                                                 | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V |  |
| AD23b        | Gerr      | Gain Error                                           | —                                                                                        | ±1     | ±9                                                                                                                                                                                 | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V |  |
| AD24b        | EOFF      | Offset Error                                         | _                                                                                        | ±1     | ±5                                                                                                                                                                                 | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5V |  |
| AD25b        |           | Monotonicity <sup>(1)</sup>                          | —                                                                                        | _      | —                                                                                                                                                                                  |       | Guaranteed                                     |  |

#### TABLE 29-40: A/D MODULE SPECIFICATIONS

Note 1: The A/D conversion result never decreases with an increase in the input voltage.

2: Measurements are taken with external VREF+ and VREF- used as the A/D voltage reference.

## 30.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

Data for VDD levels greater than 3.3V are applicable to PIC24FV32KA304 family devices only.

## 30.1 Characteristics for Industrial Temperature Devices (-40°C to +85°C)





FIGURE 30-2: TYPICAL AND MAXIMUM IDD vs. Fosc (EC MODE, 1.95 kHz TO 1 MHz, +25°C)



# PIC24FV32KA304 FAMILY



FIGURE 30-31: VIL/VIH vs. VDD (MCLR, TEMPERATURES AS NOTED)





### 31.2 Package Details

The following sections give the technical details of the packages.

## 20-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units |          | INCHES |       |  |  |  |
|----------------------------|-------|----------|--------|-------|--|--|--|
| Dimension Limits           |       | MIN      | NOM    | MAX   |  |  |  |
| Number of Pins             | Ν     | 20       |        |       |  |  |  |
| Pitch                      | е     | .100 BSC |        |       |  |  |  |
| Top to Seating Plane       | А     | -        | -      | .210  |  |  |  |
| Molded Package Thickness   | A2    | .115     | .130   | .195  |  |  |  |
| Base to Seating Plane      | A1    | .015     | -      | -     |  |  |  |
| Shoulder to Shoulder Width | Е     | .300     | .310   | .325  |  |  |  |
| Molded Package Width       | E1    | .240     | .250   | .280  |  |  |  |
| Overall Length             | D     | .980     | 1.030  | 1.060 |  |  |  |
| Tip to Seating Plane       | L     | .115     | .130   | .150  |  |  |  |
| Lead Thickness             | С     | .008     | .010   | .015  |  |  |  |
| Upper Lead Width           | b1    | .045     | .060   | .070  |  |  |  |
| Lower Lead Width           | b     | .014     | .018   | .022  |  |  |  |
| Overall Row Spacing §      | eB    | _        | _      | .430  |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-019B

## 20-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units |          | MILLIMETERS |      |  |  |
|--------------------------|-------|----------|-------------|------|--|--|
| Dimension Limits         |       | MIN      | NOM         | MAX  |  |  |
| Number of Pins           | Ν     | 20       |             |      |  |  |
| Pitch                    | е     | 0.65 BSC |             |      |  |  |
| Overall Height           | Α     | —        | -           | 2.00 |  |  |
| Molded Package Thickness | A2    | 1.65     | 1.75        | 1.85 |  |  |
| Standoff                 | A1    | 0.05     | -           | -    |  |  |
| Overall Width            | Е     | 7.40     | 7.80        | 8.20 |  |  |
| Molded Package Width     | E1    | 5.00     | 5.30        | 5.60 |  |  |
| Overall Length           | D     | 6.90     | 7.20        | 7.50 |  |  |
| Foot Length              | L     | 0.55     | 0.75        | 0.95 |  |  |
| Footprint                | L1    | 1.25 REF |             |      |  |  |
| Lead Thickness           | С     | 0.09     | -           | 0.25 |  |  |
| Foot Angle               | ¢     | 0°       | 4°          | 8°   |  |  |
| Lead Width               | b     | 0.22     | _           | 0.38 |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.
 Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-072B

## 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-105C Sheet 1 of 2

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support