Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | IRSCI, SPI | | Peripherals | LCD, LVD, POR, PWM | | Number of I/O | 32 | | Program Memory Size | 12KB (12K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-QFP | | Supplier Device Package | 64-QFP (14x14) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc908lj12cfue | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 12) MC68HC908LJ12 — Rev. 2.1 Technical Data ## Central Processor Unit (CPU) Table 6-1. Instruction Set Summary (Sheet 1 of 8) | Source<br>Form | Operation | Description | Effect on CCR | | | | | | Address<br>Mode | ode | Operand | es | |------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|---------------|----------|---|----------|----------|-----------|-------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | FOIII | | · | ٧ | Н | I | N | Z | С | Add<br>Mod | Opcode | Ope | Cycles | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | A ← (A) + (M) | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>\$</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2 | AB BB CB DB EB FB 9EEB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | $SP \leftarrow (SP) + (16 W)$ | _ | - | _ | _ | _ | _ | IMM | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | $H:X \leftarrow (H:X) + (16 \text{ M})$ | - | - | _ | - | - | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | A ← (A) & (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | - | IMM DIR EXT IX2 IX1 IX SP1 SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | C 0 0 b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | _ | - | Ŀ | Ŀ | Ŀ | Ŀ | REL | 24 | rr | 3 | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | **Technical Data** MC68HC908LJ12 — Rev. 2.1 # MC68HC908LJ12 - Rev. 2.1 | iical | |-------| | Data | | | ## Table 6-2. Opcode Map | | Bit Manipulation Branch Read-Modify-Write Control Register/Memory | | | | | | | | | | | | | | | | | | | |------------|---------------------------------------------------------------------------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|--------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM DIR EXT IX2 SP2 IX1 SP1 IX | | | | | IX | | | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | Α | В | С | D | 9ED | E | 9EE | F | | 0 | | BSET0<br>2 DIR | | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | | SUB<br>2 IMM | | SUB<br>3 EXT | | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | | 4<br>RTS<br>1 INH | | | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | | | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | 2 | | 4<br>BSET1<br>2 DIR | | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | | | 4<br>SBC<br>3 EXT | | | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | - | BCLR1<br>2 DIR | | | 1<br>COMA<br>1 INH | | 4<br>COM<br>2 IX1 | 5<br>COM<br>3 SP1 | | 9<br>SWI<br>1 INH | 3<br>BLE<br>2 REL | | | | | 5<br>CPX<br>4 SP2 | | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | - | BSET2<br>2 DIR | | | 1<br>LSRA<br>1 INH | | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | | 4<br>AND<br>3 EXT | | 5<br>AND<br>4 SP2 | | | 2<br>AND<br>1 IX | | 5 | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | | 2<br>TSX<br>1 INH | | | 4<br>BIT<br>3 EXT | | | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | | | 6 | 5<br>BRSET3<br>3 DIR | BSET3<br>2 DIR | 3<br>BNE<br>2 REL | | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | | 4<br>BCLR3<br>2 DIR | | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 0 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM | | STA<br>3 EXT | 4<br>STA<br>3 IX2 | | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 0 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | 2<br>EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | | 3<br>ROL<br>1 IX | PSHX<br>1 INH | 1<br>SEC<br>1 INH | ADC<br>2 IMM | | ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 2<br>ADC<br>1 IX | | Α | - | 4<br>BSET5<br>2 DIR | | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | | | 4<br>ORA<br>3 EXT | | | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | ORA<br>1 IX | | В | | 4<br>BCLR5<br>2 DIR | | | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | _ | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | 4<br>ADD<br>3 EXT | | 5<br>ADD<br>4 SP2 | | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | | BSET6<br>2 DIR | | | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | | | 1<br>NOP<br>1 INH | | | 5<br>JSR<br>3 EXT | | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | BSET7<br>2 DIR | 3<br>BIL<br>2 REL | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | 4<br>LDX<br>3 EXT | | | 3<br>LDX<br>2 IX1 | 4<br>LDX<br>3 SP1 | | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | STX<br>2 DIR | STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | STX<br>3 SP1 | STX<br>1 IX | INH Inherent **REL** Relative IMM Immediate Indexed, No Offset DIR Direct IX1 Indexed, 8-Bit Offset IX2 Indexed, 16-Bit Offset EXT Extended IMD Immediate-Direct DD Direct-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal | MSB<br>LSB | 0 | High Byte of Opcode in Hexadecimal | |------------|----------------------|----------------------------------------------------------------| | 0 | 5<br>BRSET0<br>3 DIR | Cycles<br>Opcode Mnemonic<br>Number of Bytes / Addressing Mode | #### Oscillator (OSC) The reference clock for the CGM, real time clock module (RTC), and other MCU sub-systems is driven by the crystal oscillator. The COP module is always driven by internal RC oscillator. The RC internal oscillator runs continuously after a POR or reset and is always available in run and wait modes. In stop mode, it can be disabled by setting the STOP\_IRCDIS bit in CONFIG2 register. Figure 7-1. shows the block diagram of the oscillator module. Figure 7-1. Oscillator Module Block Diagram Technical Data MC68HC908LJ12 — Rev. 2.1 ## Section 8. Clock Generator Module (CGM) #### 8.1 Contents | 8.2 | Introduction | |-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8.3 | Features | | 8.4<br>8.4.1<br>8.4.2<br>8.4.3<br>8.4.4<br>8.4.5<br>8.4.6<br>8.4.7 | Functional Description | | 8.4.9 | CGM External Connections | | 8.5<br>8.5.1<br>8.5.2<br>8.5.3<br>8.5.4<br>8.5.5<br>8.5.6<br>8.5.7<br>8.5.8 | I/O Signals | | 8.6<br>8.6.1<br>8.6.2<br>8.6.3<br>8.6.4<br>8.6.5 | CGM Registers117PLL Control Register118PLL Bandwidth Control Register120PLL Multiplier Select Registers122PLL VCO Range Select Register123PLL Reference Divider Select Register124 | MC68HC908LJ12 - Rev. 2.1 Technical Data ## Clock Generator Module (CGM) Figure 8-1. CGM Block Diagram #### 8.7 Interrupts When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether interrupts are enabled or not. When the AUTO bit is clear, CPU interrupts from the PLL are disabled and PLLF reads as logic 0. Software should read the LOCK bit after a PLL interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the divided VCO clock, CGMPCLK, divided by two can be selected as the CGMOUT source by setting BCS in the PCTL. When the PLL exits lock, the VCO clock frequency is corrupt, and appropriate precautions should be taken. If the application is not frequency sensitive, interrupts should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations. #### **NOTE:** Software can select the CGMPCLK divided by two as the CGMOUT source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit. ## 8.8 Special Modes The WAIT instruction puts the MCU in low power-consumption standby modes. #### 8.8.1 Wait Mode The WAIT instruction does not affect the CGM. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL) to save power. Less power-sensitive applications can disengage the PLL without turning it off, so that the PLL clock is immediately available at WAIT exit. This would be the case also when the PLL is to wake the MCU from wait mode, such as when the PLL is first enabled and waiting for LOCK or LOCK is lost. MC68HC908LJ12 — Rev. 2.1 Technical Data #### **Clock Generator Module (CGM)** #### 8.8.2 Stop Mode If the oscillator stop mode enable bit (STOP\_XCLKEN in CONFIG2 register) is configured to disabled the oscillator in stop mode, then the STOP instruction disables the CGM (oscillator and phase locked loop) and holds low all CGM outputs (CGMOUT, CGMVCLK, CGMPCLK, and CGMINT). If the STOP instruction is executed with the divided VCO clock, CGMPCLK, divided by two driving CGMOUT, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the oscillator clock, CGMXCLK, divided by two as the source of CGMOUT. When the MCU recovers from STOP, the crystal clock divided by two drives CGMOUT and BCS remains clear. If the oscillator stop mode enable bit is configured for continuous oscillator operation in stop mode, then the phase locked loop is shut off but the CGMXCLK will continue to drive the SIM and other MCU subsystems. #### 8.8.3 CGM During Break Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 9.8.3 SIM Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the PLLF bit during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write the PLL control register during the break state without affecting the PLLF bit. #### 8.9.3 Choosing a Filter As described in **8.9.2 Parametric Influences on Reaction Time**, the external filter network is critical to the stability and reaction time of the PLL. The PLL is also dependent on reference frequency and supply voltage. Either of the filter networks in **Figure 8-10** is recommended when using a 32.768kHz reference clock (CGMRCLK). **Figure 8-10 (a)** is used for applications requiring better stability. **Figure 8-10 (b)** is used in low-cost applications where stability is not critical. Figure 8-10. PLL Filter #### **System Integration Module (SIM)** | 9.6.4 | Status Flag Protection in Break Mode | 148 | |-------|--------------------------------------|-------------| | 9.7 | Low-Power Modes | 149 | | 9.7.1 | Wait Mode | 149 | | 9.7.2 | Stop Mode | 150 | | 9.8 | SIM Registers | 151 | | 9.8.1 | SIM Break Status Register | 152 | | 9.8.2 | SIM Reset Status Register | <b>15</b> 3 | | 9.8.3 | SIM Break Flag Control Register | 154 | #### 9.2 Introduction This section describes the system integration module (SIM). Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in **Figure 9-1**. **Table 9-1** is a summary of the SIM input/output (I/O) registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals: - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources **Table 9-1** shows the internal signal names used in this section. Figure 9-3. CGM Clock Signals #### 9.3.1 Bus Timing In user mode, the internal bus frequency is either the oscillator output (CGMXCLK) divided by four, CGMXCLK divided by two, or the PLL output (CGMPCLK) divided by four. #### 9.3.2 Clock Start-up from POR or LVI Reset When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 ICLK cycle POR timeout has completed. The $\overline{\text{RST}}$ pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. #### TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. 1 = TIM counter stopped 0 = TIM counter active **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit. 1 = Prescaler and TIM counter cleared 0 = No effect **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. PS[2:0] — Prescaler Select Bits These read/write bits select one of the seven prescaler outputs as the input to the TIM counter as **Table 11-2** shows. Reset clears the PS[2:0] bits. **Table 11-2. Prescaler Selection** | PS2 | PS1 | PS0 | TIM Clock Source | |-----|-----|-----|-------------------------| | 0 | 0 | 0 | Internal bus clock ÷ 1 | | 0 | 0 | 1 | Internal bus clock ÷ 2 | | 0 | 1 | 0 | Internal bus clock ÷ 4 | | 0 | 1 | 1 | Internal bus clock ÷ 8 | | 1 | 0 | 0 | Internal bus clock ÷ 16 | | 1 | 0 | 1 | Internal bus clock ÷ 32 | | 1 | 1 | 0 | Internal bus clock ÷ 64 | | 1 | 1 | 1 | Not available | MC68HC908LJ12 - Rev. 2.1 **Technical Data** #### 13.7.2.1 Character Length The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8). #### 13.7.2.2 Character Transmission During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission: - 1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1). - 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2). - 3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR. - 4. Repeat step 3 for each subsequent transmission. At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position. The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter interrupt request. When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port pins. #### NOTE: When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost. Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the SCDR. #### 13.7.2.5 Transmitter Interrupts The following conditions can generate CPU interrupt requests from the SCI transmitter: - SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests. - Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests. #### 13.7.3 Receiver Figure 13-8 shows the structure of the SCI receiver. #### 13.7.3.1 Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7). Table 13-8. SCI Baud Rate Selection | SCR2, SCR1, and SCR0 | Baud Rate Divisor (BD) | |----------------------|------------------------| | 000 | 1 | | 001 | 2 | | 010 | 4 | | 011 | 8 | | 100 | 16 | | 101 | 32 | | 110 | 64 | | 111 | 128 | Use this formula to calculate the SCI baud rate: baud rate = $$\frac{SCI \text{ clock source}}{16 \times PD \times BD}$$ #### where: SCI clock source = $f_{BUS}$ or CGMXCLK (selected by CKS bit) PD = prescaler divisor BD = baud rate divisor **Table 13-9** shows the SCI baud rates that can be generated with a 4.9152-MHz bus clock when f<sub>BUS</sub> is selected as SCI clock source. ### **Serial Peripheral Interface Module (SPI)** #### 14.13.3 SPSCK (Serial Clock) The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full-duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles. When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port. #### 14.13.4 **SS** (Slave Select) The $\overline{SS}$ pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the $\overline{SS}$ is used to select a slave. For CPHA = 0, the $\overline{SS}$ is used to define the start of a transmission. (See 14.6 Transmission Formats.) Since it is used to indicate the start of a transmission, the $\overline{SS}$ must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See Figure 14-12. Figure 14-12. CPHA/SS Timing When an SPI is configured as a slave, the $\overline{SS}$ pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of the $\overline{SS}$ from creating a MODF error. (See 14.14.2 SPI Status and Control Register.) NOTE: A logic 1 voltage on the SS pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission. Technical Data MC68HC908LJ12 — Rev. 2.1 ## **Analog-to-Digital Converter (ADC)** #### 15.2 Introduction This section describes the analog-to-digital convert (ADC). The ADC is a 6-channel 10-bit linear successive approximation ADC. #### 15.3 Features Features of the ADC module include: - Six Channels with Multiplexed Input - · High impedance buffered input - Linear Successive Approximation with monotonicity - 10-Bit Resolution - Single or Continuous Conversion - Conversion Complete Flag Or Conversion Complete Interrupt - Selectable ADC Clock - Conversion result justification - 8-bit truncated mode - Right justified mode - Left justified mode - Left justified sign mode ## **Electrical Specifications** ## 23.7 3.3V DC Electrical Characteristics **Table 23-5. 3.3V DC Electrical Characteristics** | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------|--------------------|--------------------------------------------|----------------------------------------| | Output high voltage (I <sub>LOAD</sub> = -1.0 mA) All ports | V <sub>OH</sub> | V <sub>DD</sub> -0.4 | _ | _ | V | | Output low voltage (I <sub>LOAD</sub> = 0.8mA) All ports (I <sub>LOAD</sub> = 4.0 mA) PTB2-PTB5 (I <sub>LOAD</sub> = 10.0 mA) PTB0/TxD-PTB1 | V <sub>OL</sub> | _ | _ | 0.4 | V | | Input high voltage All ports, RST, IRQ, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage All ports, RST, IRQ, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.3 \times V_{DD}$ | V | | $V_{DD}$ supply current $Run^{(3)}$ , $f_{OP} = 4$ MHz with all modules on with ADC on with ADC off $Wait^{(4)}$ , $f_{OP} = 4$ MHz (all modules off) $Stop$ , $f_{OP} = 8$ kHz <sup>(5)</sup> $25^{\circ}C$ (with OSC, RTC, LCD <sup>(6)</sup> , LVI on) $25^{\circ}C$ (with OSC, RTC, LCD <sup>(6)</sup> on) $25^{\circ}C$ (with OSC, RTC on) $25^{\circ}C$ (all modules off) | I <sub>DD</sub> | | | 8<br>6<br>5<br>3.5<br>280<br>38<br>25<br>1 | mA<br>mA<br>mA<br>mA<br>μA<br>μA<br>μA | | Digital I/O ports Hi-Z leakage current All ports, RST | I <sub>IL</sub> | _ | _ | ± 10 | μА | | Input current IRQ | I <sub>IN</sub> | _ | _ | ± 1 | μА | | Capacitance Ports (as input or output) | C <sub>OUT</sub><br>C <sub>IN</sub> | _<br>_ | _<br>_ | 12<br>8 | pF | | POR re-arm voltage <sup>(7)</sup> | $V_{POR}$ | 0 | _ | 100 | mV | | POR rise-time ramp rate <sup>(8)</sup> | R <sub>POR</sub> | 0.02 | _ | _ | V/ms | | Monitor mode entry voltage (at IRQ pin) | V <sub>HI</sub> | $1.5 \times V_{DD}$ | _ | $2 \times V_{DD}$ | V | | Pullup resistors <sup>(9)</sup> PTA0-PTA3, PTD4-PTD7 configured as KBI0-KBI7 RST, IRQ | R <sub>PU1</sub><br>R <sub>PU2</sub> | _<br>_ | 26<br>28 | _<br>_ | kΩ<br>kΩ | | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | 2.40 | 2.57 | 2.88 | V | | Low-voltage inhibit, trip rising voltage | $V_{TRIPR}$ | 2.46 | 2.63 | 2.97 | V | **Technical Data** MC68HC908LJ12 — Rev. 2.1 #### 23.14 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------|-------------------------------------|-----|-----|------------------| | Input capture pulse width | t <sub>TIH</sub> , t <sub>TIL</sub> | 1 | | t <sub>CYC</sub> | ## 23.15 CGM Electrical Specifications | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------|-------------------|-------|--------|-------------------------------------------------------|------| | Reference frequency | f <sub>RDV</sub> | 30 | 32.768 | 100 | kHz | | Range nominal multiplies | f <sub>NOM</sub> | _ | 38.4 | _ | kHz | | VCO center-of-range frequency | f <sub>VRS</sub> | 38.4k | _ | 40.0M | Hz | | VCO range linear range multiplier | L | 1 | _ | 255 | | | VCO power-of-two-range multiplier | 2 <sup>E</sup> | 1 | _ | 4 | | | VCO multiply factor | N | 1 | _ | 4095 | | | VCO prescale multiplier | 2 <sup>P</sup> | 1 | _ | 8 | | | Reference divider factor | R | 1 | 1 | 15 | | | VCO operating frequency | f <sub>VCLK</sub> | 38.4k | _ | 40.0M | Hz | | Manual acquisition time | t <sub>LOCK</sub> | _ | _ | 50 | ms | | Automatic lock time | t <sub>LOCK</sub> | _ | _ | 50 | ms | | PLL jitter <sup>(1)</sup> | f <sub>J</sub> | 0 | _ | f <sub>RCLK</sub> ×<br>0.025% ×<br>2 <sup>P</sup> N/4 | Hz | #### Notes: <sup>1.</sup> Deviation of average bus frequency over 2ms. N = VCO multiplier. #### 23.17 3.3V SPI Characteristics | Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup> | Symbol | Min | Max | Unit | |----------------------------------|----------------------------------------------------------------------|------------------------------------------|--------------------------------------------------|---------------------------------------|------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | f <sub>OP</sub> /128<br>dc | f <sub>OP</sub> /2<br>f <sub>OP</sub> | MHz<br>MHz | | 1 | Cycle time<br>Master<br>Slave | t <sub>CYC(M)</sub> t <sub>CYC(S)</sub> | 2<br>1 | 128<br>— | t <sub>CYC</sub> | | 2 | Enable lead time | t <sub>Lead(s)</sub> | 1 | _ | t <sub>CYC</sub> | | 3 | Enable lag time | t <sub>Lag(s)</sub> | 1 | _ | t <sub>CYC</sub> | | 4 | Clock (SPSCK) high time<br>Master<br>Slave | tsckh(M) | t <sub>CYC</sub> -35<br>1/2 t <sub>CYC</sub> -35 | 64 t <sub>CYC</sub> | ns<br>ns | | 5 | Clock (SPSCK) low time<br>Master<br>Slave | t <sub>SCKL(M)</sub> | t <sub>CYC</sub> -35<br>1/2 t <sub>CYC</sub> -35 | 64 t <sub>CYC</sub> | ns<br>ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub> | 40<br>40 | | ns<br>ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub><br>t <sub>H(S)</sub> | 40<br>40 | | ns<br>ns | | 8 | Access time, slave <sup>(3)</sup> CPHA = 0 CPHA = 1 | t <sub>A(CP0)</sub> | 0<br>0 | 50<br>50 | ns<br>ns | | 9 | Disable time, slave <sup>(4)</sup> | t <sub>DIS(S)</sub> | _ | 50 | ns | | 10 | Data valid time, after enable edge<br>Master<br>Slave <sup>(5)</sup> | t <sub>V(M)</sub> t <sub>V(S)</sub> | | 60<br>60 | ns<br>ns | | 11 | Data hold time, outputs, after enable edge<br>Master<br>Slave | t <sub>HO(M)</sub> | 0<br>0 | _<br>_ | ns<br>ns | - Numbers refer to dimensions in Figure 23-1 and Figure 23-2. All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless noted; 100 pF load on all SPI pins. Time to data active from high-impedance state Hold time to high-impedance state With 100 pF on all SPI pins