

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                      |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 50MHz                                                                |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                              |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                            |
| Number of I/O              | 44                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | 2K x 8                                                               |
| RAM Size                   | 8K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                         |
| Data Converters            | A/D 19x16b                                                           |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 64-LQFP                                                              |
| Supplier Device Package    | 64-LQFP (10x10)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dx32vlh5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to http://www.freescale.com and perform a part number search for the following device numbers: PK10 and MK10.

# 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

## 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K10                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page ...

#### Terminology and guidelines

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                          |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>MB = 81 MAPBGA (8 mm x 8 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>ML = 104 MAPBGA (8 mm x 8 mm)</li> <li>LL = 104 MAPBGA (8 mm x 8 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> <li>MJ = 256 MAPBGA (17 mm x 17 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Ν     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### 2.4 Example

This is an example part number:

MK10DN128VLH5

# 3 Terminology and guidelines

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

### 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



## 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | ٥°C  |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

### 4.4 Voltage and current operating ratings

| Symbol          | Description            | Min. | Max. | Unit |
|-----------------|------------------------|------|------|------|
| V <sub>DD</sub> | Digital supply voltage | -0.3 | 3.8  | V    |

Table continues on the next page ...

| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 867   |      | μA   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.1   | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     | _    | 509   | —    | μA   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 310   | 426  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 384   | 458  | μA   |       |
|                       | • @ 105°C                                                                     | —    | 629   | 1100 | μA   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                     |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 3.5   | 22.6 | μA   |       |
|                       | • @ 70°C                                                                      | —    | 20.7  | 52.9 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 85    | 220  | μA   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                        |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 2.1   | 3.7  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 7.7   | 43.1 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 32.2  | 68   | μA   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 1.5   | 2.9  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 4.8   | 22.5 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 20    | 37.8 | μA   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 1.4   | 2.8  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 4.1   | 19.2 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 17.3  | 32.4 | μA   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | —    | 0.678 | 1.3  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 2.8   | 13.6 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 13.6  | 24.5 | μA   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled |      |       |      |      |       |
|                       | <ul> <li> @ −40 to 25°C</li> </ul>                                            | —    | 0.367 | 1.0  | μΑ   |       |
|                       | • @ 70°C                                                                      | —    | 2.4   | 13.3 | μΑ   |       |
|                       | • @ 105°C                                                                     |      | 13.2  | 24.1 | μA   |       |

 Table 6. Power consumption operating behaviors (continued)

Table continues on the next page...





Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported

| Board type           | Symbol            | Description                                                                                                          | 64 MAPBGA | 64 LQFP | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|-----------|---------|------|-------|
| Single-layer<br>(1s) | R <sub>0JMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 90        | 53      | °C/W | 1,3   |
| Four-layer<br>(2s2p) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 51        | 40      | °C/W | ,     |
| _                    | R <sub>0JB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 31        | 28      | °C/W | 5     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 31        | 15      | °C/W | 6     |
|                      | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 6         | 3       | °C/W | 7     |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.

3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions – Forced Convection (Moving Air)* with the board horizontal.

5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.

- 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 7. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

## 6 Peripheral operating requirements and behaviors

### 6.1 Core modules

| Symbol                       | Description                                                                |                                                                                          | Min.  | Тур.  | Max.    | Unit | Notes |
|------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|---------|------|-------|
| f <sub>fll_ref</sub>         | FLL reference free                                                         | luency range                                                                             | 31.25 | _     | 39.0625 | kHz  |       |
| f <sub>dco</sub>             | DCO output<br>frequency range                                              | Low range (DRS=00)<br>640 × f <sub>fll_ref</sub>                                         | 20    | 20.97 | 25      | MHz  | 2, 3  |
|                              |                                                                            | Mid range (DRS=01)<br>1280 × f <sub>fll_ref</sub>                                        | 40    | 41.94 | 50      | MHz  |       |
|                              |                                                                            | Mid-high range (DRS=10)<br>1920 × f <sub>fll_ref</sub>                                   | 60    | 62.91 | 75      | MHz  | -     |
|                              |                                                                            | High range (DRS=11)<br>2560 × f <sub>fll_ref</sub>                                       | 80    | 83.89 | 100     | MHz  | -     |
| f <sub>dco_t_DMX3</sub><br>2 | DCO output<br>frequency                                                    | Low range (DRS=00) $732 \times f_{fll\_ref}$                                             |       | 23.99 | -       | MHz  | 4, 5  |
|                              |                                                                            | Mid range (DRS=01)<br>1464 × f <sub>fll_ref</sub>                                        | _     | 47.97 | -       | MHz  |       |
|                              |                                                                            | Mid-high range (DRS=10)<br>2197 × f <sub>fll_ref</sub>                                   |       | 71.99 | -       | MHz  |       |
|                              |                                                                            | High range (DRS=11)<br>2929 × f <sub>fll_ref</sub>                                       |       | 95.98 | -       | MHz  | -     |
| J <sub>cyc_fll</sub>         | FLL period jitter                                                          |                                                                                          |       | 180   |         | ps   |       |
|                              | <ul> <li>f<sub>VCO</sub> = 48 M</li> <li>f<sub>VCO</sub> = 98 M</li> </ul> |                                                                                          | _     | 150   | _       |      |       |
| t <sub>fll_acquire</sub>     | FLL target frequer                                                         | ncy acquisition time                                                                     |       | —     | 1       | ms   | 6     |
|                              |                                                                            | PI                                                                                       | L     |       |         |      |       |
| f <sub>vco</sub>             | VCO operating fre                                                          | quency                                                                                   | 48.0  | _     | 100     | MHz  |       |
| I <sub>pll</sub>             |                                                                            | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 48) | _     | 1060  | _       | μΑ   | 7     |
| I <sub>pll</sub>             |                                                                            | rent<br>1Hz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 24) | _     | 600   | -       | μΑ   | 7     |
| f <sub>pll_ref</sub>         | PLL reference free                                                         | quency range                                                                             | 2.0   | _     | 4.0     | MHz  |       |
| J <sub>cyc_pll</sub>         | PLL period jitter (F                                                       | RMS)                                                                                     |       |       |         |      | 8     |
|                              | • f <sub>vco</sub> = 48 MH                                                 | lz                                                                                       | —     | 120   | —       | ps   |       |
|                              | • f <sub>vco</sub> = 100 M                                                 | Hz                                                                                       | —     | 50    | —       | ps   |       |

### Table 13. MCG specifications (continued)

Table continues on the next page ...

5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | _    | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  | -    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | -    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | -    | ms   |       |

### 6.3.2.2 Oscillator frequency specifications Table 15. Oscillator frequency specifications

1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.

2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 16. 32kHz oscillator DC electrical specifications

| Symbol           | Description                | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|------|------|------|------|
| V <sub>BAT</sub> | Supply voltage             | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>   | Internal feedback resistor | _    | 100  | _    | MΩ   |

Table continues on the next page...

| S | ymbol                        | Description                                   | Min. | Тур. | Max. | Unit |
|---|------------------------------|-----------------------------------------------|------|------|------|------|
| ( | C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
|   | V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

### Table 16. 32kHz oscillator DC electrical specifications (continued)

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

### 6.3.3.2 32kHz oscillator frequency specifications Table 17. 32kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _                | ms   | 1     |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency | _    | 32.768 | _                | kHz  | 2     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | V <sub>BAT</sub> | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>.

## 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk32k</sub>  | Erase Block high-voltage time for 32 KB  | _    | 52   | 452  | ms   | 1     |
| t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _    | 52   | 452  | ms   | 1     |

 Table 18.
 NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

### 6.4.1.2 Flash timing specifications — commands Table 19. Flash command timing specifications

| Symbol                  | Description                                          | Min.       | Тур.        | Max. | Unit | Notes |
|-------------------------|------------------------------------------------------|------------|-------------|------|------|-------|
|                         | Read 1s Block execution time                         |            |             |      |      |       |
| t <sub>rd1blk32k</sub>  | 32 KB data flash                                     | —          | —           | 0.5  | ms   |       |
| t <sub>rd1blk128k</sub> | 128 KB program flash                                 | —          | —           | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector)        | _          |             | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                         | _          | _           | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                         | —          | —           | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time                      | —          | 65          | 145  | μs   |       |
|                         | Erase Flash Block execution time                     |            |             |      |      | 2     |
| t <sub>ersblk32k</sub>  | • 32 KB data flash                                   | —          | 55          | 465  | ms   |       |
| t <sub>ersblk128k</sub> | <ul> <li>128 KB program flash</li> </ul>             | —          | 61          | 495  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time                    |            | 14          | 114  | ms   | 2     |
|                         | Program Section execution time                       |            |             |      |      |       |
| t <sub>pgmsec512</sub>  | • 512 B flash                                        | —          | 4.7         | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                         | —          | 9.3         | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time                    |            |             | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                             | _          | _           | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                          | —          | 65          | _    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time                      | _          | 115         | 1000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time            | _          | —           | 30   | μs   | 1     |
|                         | Program Partition for EEPROM execution time          |            |             |      |      |       |
| t <sub>pgmpart32k</sub> | • 32 KB FlexNVM                                      | —          | 70          | —    | ms   |       |
|                         | Set FlexRAM Function execution time:                 |            |             |      |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                    | —          | 50          | —    | μs   |       |
| t <sub>setram8k</sub>   | 8 KB EEPROM backup                                   | —          | 0.3         | 0.5  | ms   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                  | —          | 0.7         | 1.0  | ms   |       |
|                         | Byte-write to FlexRAM                                | for EEPROM | l operation |      |      | 1     |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time | _          | 175         | 260  | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                |            |             |      |      |       |
| t <sub>eewr8b8k</sub>   | 8 KB EEPROM backup                                   | —          | 340         | 1700 | μs   |       |
| t <sub>eewr8b16k</sub>  | 16 KB EEPROM backup                                  | —          | 385         | 1800 | μs   |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                  | —          | 475         | 2000 | μs   |       |

Table continues on the next page ...

| Symbol                   | Description                                              | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|----------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                    | 20       | 100               | _    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                        | 10 K     | 50 K              | _    | cycles | 2     |
|                          | FlexRAM as                                               | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance             | 5        | 50                | _    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance              | 20       | 100               | _    | years  |       |
|                          | Write endurance                                          |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | EEPROM backup to FlexRAM ratio = 16                      | 35 K     | 175 K             | —    | writes |       |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul> | 315 K    | 1.6 M             | —    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul> | 1.27 M   | 6.4 M             | —    | writes |       |
| n <sub>nvmwree4k</sub>   | EEPROM backup to FlexRAM ratio = 4096                    | 10 M     | 50 M              | —    | writes |       |
| n <sub>nvmwree8k</sub>   | EEPROM backup to FlexRAM ratio = 8192                    | 20 M     | 100 M             | —    | writes |       |

Table 21. NVM reliability specifications (continued)

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>j</sub>  $\leq$  125°C.

3. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM.

### 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_FlexRAM = 
$$\frac{\text{EEPROM} - 2 \times \text{EEESIZE}}{\text{EEESIZE}} \times \text{Write}_\text{efficiency} \times n_{\text{nvmcycd}}$$

where

• Writes\_FlexRAM — minimum number of writes to each FlexRAM location

Peripheral operating requirements and behaviors



Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 12. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

Peripheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)



Figure 14. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

### 6.6.3 Voltage reference electrical specifications

| Symbol           | Description             | Min. | Max. | Unit | Notes |
|------------------|-------------------------|------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71 | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | -40  | 105  | °C   |       |
| CL               | Output load capacitance | 100  |      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

| Symbol           | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim at nominal $V_{\text{DDA}}$ and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |

Table 27. VREF full-range operating behaviors

Table continues on the next page...

| Symbol              | Description                                                      | Min.   | Тур. | Max.   | Unit | Notes |
|---------------------|------------------------------------------------------------------|--------|------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output — factory trim                          | 1.1584 | —    | 1.2376 | V    |       |
| V <sub>out</sub>    | Voltage reference output — user trim                             | 1.193  | _    | 1.197  | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                      | _      | 0.5  | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range) | _      | —    | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                             | _      | —    | 80     | μA   | 1     |
| I <sub>Ip</sub>     | Low-power buffer current                                         | _      | —    | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                        | _      | —    | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                  |        |      |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                             |        | 200  | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                              | —      |      | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)         | _      | 2    | —      | mV   | 1     |

### Table 27. VREF full-range operating behaviors (continued)

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 28. VREF limited-range operating requirements

| Symbo          | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 29. VREF limited-range operating behaviors

|   | Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|---|------------------|--------------------------------------------|-------|-------|------|-------|
| ſ | V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

## 6.7 Timers

See General switching specifications.

### 6.8 Communication interfaces

| Num | Description                         | Min.                          | Max. | Unit | Notes |
|-----|-------------------------------------|-------------------------------|------|------|-------|
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | —                             | 8.5  | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -1.2                          | —    | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 19.1                          | —    | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             |      | ns   |       |

Table 32. Master mode DSPI timing (full voltage range) (continued)

1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



### Figure 17. DSPI classic SPI timing — master mode

### Table 33. Slave mode DSPI timing (full voltage range)

| Num  | Description                              |                           | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   | —                         | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | 8 x t <sub>BUS</sub> —   |      |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 24                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 3.2                       | —                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | —                         | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 19                       | ns   |

# Table 37. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 3    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | _    | 63   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | -    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | -    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





# 6.9 Human-machine interfaces (HMI)

### 6.9.1 TSI electrical specifications

### Table 38. TSI electrical specifications

| Symbol             | Description                        | Min. | Тур. | Max. | Unit | Notes |
|--------------------|------------------------------------|------|------|------|------|-------|
| V <sub>DDTSI</sub> | Operating voltage                  | 1.71 | _    | 3.6  | V    |       |
| C <sub>ELE</sub>   | Target electrode capacitance range | 1    | 20   | 500  | pF   | 1     |

Table continues on the next page ...

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:FreescaleTM} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2011–2012 Freescale Semiconductor, Inc.





Document Number: K10P64M50SF0 Rev. 4 5/2012