Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | <b>Details</b> Product Status | Active | |-------------------------------|----------------------------------------------------------------------| | Product Status | Active | | | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT | | Number of I/O | 44 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 19x16b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LFBGA | | Supplier Device Package | 64-MAPBGA (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dx32vmp5 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 3.1 Definition: Operating requirement An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip. #### **3.1.1 Example** This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed: | Symbol | Symbol Description N | | Max. | Unit | |----------|---------------------------|-----|------|------| | $V_{DD}$ | 1.0 V core supply voltage | 0.9 | 1.1 | V | ## 3.2 Definition: Operating behavior An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions. #### 3.2.1 Example This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements: | Symbol | Description | Min. | Max. | Unit | |-----------------|----------------------------------------------|------|------|------| | I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10 | 130 | μΑ | #### 3.3 Definition: Attribute An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements. #### 3.8.1 **Example 1** This is an example of an operating behavior that includes a typical value: | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------|------------------------------------------------|------|------|------|------| | I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 | 70 | 130 | μΑ | #### 3.8.2 Example 2 This is an example of a chart that shows typical values for various voltage and temperature conditions: ## 3.9 Typical value conditions Typical values assume you meet the following conditions (or other conditions as specified): | Symbol | Description | Value | Unit | |----------------|----------------------|-------|------| | T <sub>A</sub> | Ambient temperature | 25 | °C | | $V_{DD}$ | 3.3 V supply voltage | 3.3 | V | ## 4 Ratings #### 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | <sup>1.</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. #### 4.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. #### 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C | -100 | +100 | mA | | <sup>1.</sup> Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*. ## 4.4 Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |----------|------------------------|------|------|------| | $V_{DD}$ | Digital supply voltage | -0.3 | 3.8 | V | <sup>2.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. <sup>2.</sup> Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. #### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-----------------------------------------------------------------------------------------|-----------------------|------|------|-------| | V <sub>OH</sub> | Output high voltage — high drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OH} = -9 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | V | | | | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -3 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | V | | | | Output high voltage — low drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OH} = -2 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | V | | | | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -0.6 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _ | V | | | I <sub>OHT</sub> | Output high current total for all ports | _ | 100 | mA | | | $V_{OL}$ | Output low voltage — high drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9 \text{ mA}$ | _ | 0.5 | V | | | | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 3 \text{ mA}$ | _ | 0.5 | V | | | | Output low voltage — low drive strength | | | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2 \text{ mA}$ | _ | 0.5 | V | | | | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 0.6 \text{ mA}$ | _ | 0.5 | V | | | I <sub>OLT</sub> | Output low current total for all ports | _ | 100 | mA | | | I <sub>IN</sub> | Input leakage current (per pin) | | | | | | | @ full temperature range | _ | 1.0 | μΑ | 1 | | | • @ 25 °C | _ | 0.1 | μΑ | | | I <sub>OZ</sub> | Hi-Z (off-state) leakage current (per pin) | | 1 | μΑ | | | I <sub>OZ</sub> | Total Hi-Z (off-state) leakage current (all input pins) | _ | 4 | μΑ | | | R <sub>PU</sub> | Internal pullup resistors | 22 | 50 | kΩ | 2 | | R <sub>PD</sub> | Internal pulldown resistors | 22 | 50 | kΩ | 3 | <sup>1.</sup> Tested by ganged leakage method ## 5.2.4 Power mode transition operating behaviors All specifications except $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration: - CPU and system clocks = 50 MHz - Bus clock = 50 MHz - Flash clock = 25 MHz <sup>2.</sup> Measured at Vinput = V<sub>SS</sub> <sup>3.</sup> Measured at Vinput = V<sub>DD</sub> Table 5. Power mode transition operating behaviors | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _ | 300 | μs | 1 | | | • VLLS0 → RUN | _ | 130 | μs | | | | • VLLS1 → RUN | _ | 130 | μs | | | | • VLLS2 → RUN | _ | 70 | μs | | | | • VLLS3 → RUN | _ | 70 | μs | | | | • LLS → RUN | _ | 6 | μs | | | | • VLPS → RUN | _ | 5.2 | μs | | | | • STOP → RUN | _ | 5.2 | μs | | <sup>1.</sup> Normal boot (FTFL\_OPT[LPBOOT]=1) ## 5.2.5 Power consumption operating behaviors Table 6. Power consumption operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------|--------------------------------------------------------------------------------------------------|------|--------------|--------------|----------|-------| | I <sub>DDA</sub> | Analog supply current | _ | _ | See note | mA | 1 | | I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash • @ 1.8V • @ 3.0V | | 13.7<br>13.9 | 15.1<br>15.3 | mA<br>mA | 2 | | I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks enabled, code executing from flash • @ 1.8V • @ 3.0V | _ | 16.1<br>16.3 | 18.2<br>17.7 | mA<br>mA | 3, 4 | | | @ 25°C @ 125°C | _ | 16.7 | 18.4 | mA | | | I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled | _ | 7.5 | 8.4 | mA | 2 | | I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _ | 5.6 | 6.4 | mA | 5 | Table 6. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------| | I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled | _ | 867 | _ | μА | 6 | | I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled | _ | 1.1 | _ | mA | 7 | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current at 3.0 V | _ | 509 | _ | μΑ | 8 | | I <sub>DD_STOP</sub> | Stop mode current at 3.0 V | | | | | | | | • @ -40 to 25°C | _ | 310 | 426 | μA | | | | • @ 70°C | _ | 384 | 458 | μA | | | | • @ 105°C | _ | 629 | 1100 | μΑ | | | I <sub>DD_VLPS</sub> | Very-low-power stop mode current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 3.5 | 22.6 | μA | | | | • @ 70°C | _ | 20.7 | 52.9 | μΑ | | | | • @ 105°C | _ | 85 | 220 | μΑ | | | I <sub>DD_LLS</sub> | Low leakage stop mode current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 2.1 | 3.7 | μA | | | | • @ 70°C | _ | 7.7 | 43.1 | μA | | | | • @ 105°C | _ | 32.2 | 68 | μΑ | | | I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V | | | | | | | | • @ -40 to 25°C | _ | 1.5 | 2.9 | μA | | | | • @ 70°C | _ | 4.8 | 22.5 | μA | | | | • @ 105°C | _ | 20 | 37.8 | μΑ | | | I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V | | | | | | | | • @ -40 to 25°C | _ | 1.4 | 2.8 | μΑ | | | | • @ 70°C | _ | 4.1 | 19.2 | μΑ | | | | • @ 105°C | _ | 17.3 | 32.4 | μΑ | | | I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V | | | | | | | | • @ –40 to 25°C | _ | 0.678 | 1.3 | μΑ | | | | • @ 70°C | _ | 2.8 | 13.6 | μΑ | | | | • @ 105°C | _ | 13.6 | 24.5 | μΑ | | | I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled | | | | | | | | • @ -40 to 25°C | _ | 0.367 | 1.0 | μA | | | | • @ 70°C | _ | 2.4 | 13.3 | μA | | | | • @ 105°C | _ | 13.2 | 24.1 | μΑ | | Table 9. Device clock specifications (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |--------------------------|--------------------------------|------|------|------|-------| | f <sub>LPTMR_pin</sub> | LPTMR clock | _ | 25 | MHz | | | f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _ | 16 | MHz | | | f <sub>I2S_MCLK</sub> | I2S master clock | _ | 12.5 | MHz | | | f <sub>I2S_BCLK</sub> | I2S bit clock | _ | 4 | MHz | | <sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module. ## 5.3.2 General switching specifications These general purpose specifications apply to all signals configured for GPIO, UART, CMT, and I<sup>2</sup>C signals. Table 10. General switching specifications | Symbol | Description | Min. | Max. | Unit | Notes | |--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------| | | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock<br>cycles | 1, 2 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path | 100 | _ | ns | 3 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50 | _ | ns | 3 | | | External reset pulse width (digital glitch filter disabled) | 100 | _ | ns | 3 | | | Mode select (EZP_CS) hold time after reset deassertion | 2 | _ | Bus clock cycles | | | | Port rise and fall time (high drive strength) | | | | 4 | | | Slew disabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 13 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | | ns | | | | Slew enabled | | 7 | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 36 | ns | | | | | | 24 | | | Table 10. General switching specifications (continued) | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------------------------|------|------|------|-------| | | Port rise and fall time (low drive strength) | | | | 5 | | | Slew disabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 12 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 6 | ns | | | | Slew enabled | | | | | | | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _ | 36 | ns | | | | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V | _ | 24 | ns | | This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case. - 2. The greater synchronous and asynchronous timing must be met. - 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes. - 4. 75pF load - 5. 15pF load ## 5.4 Thermal specifications #### 5.4.1 Thermal operating requirements Table 11. Thermal operating requirements | Symbol | Description | Min. | Max. | Unit | |----------------|--------------------------|------|------|------| | TJ | Die junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 105 | °C | #### 5.4.2 Thermal attributes | Board type | Symbol | Description | 64 MAPBGA | 64 LQFP | Unit | Notes | |----------------------|------------------|--------------------------------------------------------------|-----------|---------|------|-------| | Single-layer (1s) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 107 | 65 | °C/W | 1, 2 | | Four-layer<br>(2s2p) | R <sub>eJA</sub> | Thermal resistance, junction to ambient (natural convection) | 56 | 46 | °C/W | 1, 3 | Table 13. MCG specifications (continued) | Symbol | Description | | Min. | Тур. | Max. | Unit | Notes | |--------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------|------------|---------|----------|-------| | f <sub>fII_ref</sub> | FLL reference free | quency range | 31.25 | _ | 39.0625 | kHz | | | f <sub>dco</sub> | DCO output frequency range | Low range (DRS=00) $640 \times f_{fll\_ref}$ | 20 | 20.97 | 25 | MHz | 2, 3 | | | | Mid range (DRS=01) $1280 \times f_{fil\_ref}$ | 40 | 41.94 | 50 | MHz | | | | | Mid-high range (DRS=10) $1920 \times f_{fil\_ref}$ | 60 | 62.91 | 75 | MHz | | | | | High range (DRS=11) 2560 × f <sub>fll_ref</sub> | 80 | 83.89 | 100 | MHz | | | f <sub>dco_t_DMX3</sub> | DCO output frequency | Low range (DRS=00) $732 \times f_{fll\_ref}$ | _ | 23.99 | _ | MHz | 4, 5 | | | | Mid range (DRS=01)<br>1464 × f <sub>fll_ref</sub> | _ | 47.97 | _ | MHz | | | | | Mid-high range (DRS=10) $2197 \times f_{\text{fil\_ref}}$ | _ | 71.99 | _ | MHz | | | | | High range (DRS=11) $2929 \times f_{\text{fil\_ref}}$ | _ | 95.98 | _ | MHz | | | J <sub>cyc_fll</sub> | <ul> <li>FLL period jitter</li> <li>f<sub>VCO</sub> = 48 M</li> <li>f<sub>VCO</sub> = 98 M</li> </ul> | | _<br>_ | 180<br>150 | _<br>_ | ps | | | t <sub>fll_acquire</sub> | FLL target frequer | ncy acquisition time | _ | _ | 1 | ms | 6 | | | | Pl | <u> </u><br>LL | | | | | | f <sub>vco</sub> | VCO operating fre | quency | 48.0 | _ | 100 | MHz | | | I <sub>pll</sub> | | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 48) | _ | 1060 | _ | μΑ | 7 | | I <sub>pll</sub> | PLL operating current • PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> = 2 MHz, VDIV multiplier = 24) | | _ | 600 | _ | μΑ | 7 | | f <sub>pll_ref</sub> | PLL reference free | quency range | 2.0 | _ | 4.0 | MHz | | | J <sub>cyc_pll</sub> | PLL period jitter (F | RMS) | | | | | 8 | | | <ul> <li>f<sub>vco</sub> = 48 MH</li> <li>f<sub>vco</sub> = 100 M</li> </ul> | | _<br>_ | 120<br>50 | _<br>_ | ps<br>ps | | Table 13. MCG specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|---------------------------------------|--------|------|---------------------------------------------------------------|------|-------| | J <sub>acc_pll</sub> | PLL accumulated jitter over 1µs (RMS) | | | | | 8 | | | • f <sub>vco</sub> = 48 MHz | _ | 1350 | _ | ps | | | | • f <sub>vco</sub> = 100 MHz | _ | 600 | _ | ps | | | D <sub>lock</sub> | Lock entry frequency tolerance | ± 1.49 | _ | ± 2.98 | % | | | D <sub>unl</sub> | Lock exit frequency tolerance | ± 4.47 | _ | ± 5.97 | % | | | t <sub>pll_lock</sub> | Lock detector detection time | _ | _ | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S | 9 | - 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode). - 2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0. - 3. The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation ( $\Delta f_{dco-t}$ ) over voltage and temperature should be considered. - 4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1. - 5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device. - 6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 7. Excludes any oscillator currents that are also consuming power while PLL is in operation. - 8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary. - This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running. #### 6.3.2 Oscillator electrical specifications This section provides the electrical characteristics of the module. ## 6.3.2.1 Oscillator DC electrical specifications Table 14. Oscillator DC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-----------------------------------------|------|------|------|------|-------| | V <sub>DD</sub> | Supply voltage | 1.71 | _ | 3.6 | V | | | I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) | | | | | 1 | | | • 32 kHz | _ | 500 | _ | nA | | | | • 4 MHz | _ | 200 | _ | μΑ | | | | • 8 MHz (RANGE=01) | _ | 300 | _ | μΑ | | | | • 16 MHz | _ | 950 | _ | μΑ | | | | • 24 MHz | _ | 1.2 | _ | mA | | | | • 32 MHz | _ | 1.5 | _ | mA | | | | | | | | | | Table 14. Oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------| | I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1) | | | | | 1 | | | • 32 kHz | _ | 25 | _ | μΑ | | | | • 4 MHz | _ | 400 | _ | μA | | | | • 8 MHz (RANGE=01) | _ | 500 | _ | μΑ | | | | • 16 MHz | _ | 2.5 | _ | mA | | | | • 24 MHz | _ | 3 | _ | mA | | | | • 32 MHz | _ | 4 | _ | mA | | | C <sub>x</sub> | EXTAL load capacitance | _ | _ | _ | | 2, 3 | | Cy | XTAL load capacitance | _ | _ | _ | | 2, 3 | | R <sub>F</sub> | Feedback resistor — low-frequency, low-power mode (HGO=0) | ı | _ | _ | ΜΩ | 2, 4 | | | Feedback resistor — low-frequency, high-gain mode (HGO=1) | _ | 10 | _ | ΜΩ | | | | Feedback resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | ΜΩ | | | | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> | Series resistor — low-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — low-frequency, high-gain mode (HGO=1) | _ | 200 | _ | kΩ | | | | Series resistor — high-frequency, low-power mode (HGO=0) | _ | _ | _ | kΩ | | | | Series resistor — high-frequency, high-gain mode (HGO=1) | | | | | | | | | _ | 0 | _ | kΩ | | | V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _ | 0.6 | _ | V | | | | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _ | V <sub>DD</sub> | _ | V | | <sup>1.</sup> $V_{DD}$ =3.3 V, Temperature =25 °C <sup>2.</sup> See crystal or resonator manufacturer's recommendation <sup>3.</sup> $C_x$ , $C_y$ can be provided by using either the integrated capacitors or by using external components. <sup>4.</sup> When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally. Table 16. 32kHz oscillator DC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |------------------------------|-----------------------------------------------|------|------|------|------| | C <sub>para</sub> | Parasitical capacitance of EXTAL32 and XTAL32 | _ | 5 | 7 | pF | | V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation | _ | 0.6 | _ | V | <sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices. # 6.3.3.2 32kHz oscillator frequency specifications Table 17. 32kHz oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-------------------------------------------|------|--------|-----------|------|-------| | f <sub>osc_lo</sub> | Oscillator crystal | _ | 32.768 | _ | kHz | | | t <sub>start</sub> | Crystal start-up time | _ | 1000 | _ | ms | 1 | | f <sub>ec_extal32</sub> | Externally provided input clock frequency | _ | 32.768 | _ | kHz | 2 | | V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700 | _ | $V_{BAT}$ | mV | 2, 3 | <sup>1.</sup> Proper PC board layout procedures must be followed to achieve specifications. #### 6.4 Memories and memory interfaces #### 6.4.1 Flash electrical specifications This section describes the electrical characteristics of the flash memory module. #### 6.4.1.1 Flash timing specifications — program and erase The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead. Table 18. NVM program/erase timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |---------------------------|------------------------------------------|------|------|------|------|-------| | t <sub>hvpgm4</sub> | Longword Program high-voltage time | _ | 7.5 | 18 | μs | | | t <sub>hversscr</sub> | Sector Erase high-voltage time | _ | 13 | 113 | ms | 1 | | t <sub>hversblk32k</sub> | Erase Block high-voltage time for 32 KB | _ | 52 | 452 | ms | 1 | | t <sub>hversblk128k</sub> | Erase Block high-voltage time for 128 KB | _ | 52 | 452 | ms | 1 | <sup>1.</sup> Maximum time based on expectations at cycling end-of-life. <sup>2.</sup> This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected. The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>. # 6.4.1.2 Flash timing specifications — commands Table 19. Flash command timing specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-------------------------|------------------------------------------------------|------------|-------------|------|------|-------| | | Read 1s Block execution time | | | | | | | t <sub>rd1blk32k</sub> | 32 KB data flash | _ | _ | 0.5 | ms | | | t <sub>rd1blk128k</sub> | 128 KB program flash | _ | _ | 1.7 | ms | | | t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _ | _ | 60 | μs | 1 | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 45 | μs | 1 | | t <sub>rdrsrc</sub> | Read Resource execution time | _ | _ | 30 | μs | 1 | | t <sub>pgm4</sub> | Program Longword execution time | _ | 65 | 145 | μs | | | | Erase Flash Block execution time | | | | | 2 | | t <sub>ersblk32k</sub> | 32 KB data flash | _ | 55 | 465 | ms | | | t <sub>ersblk128k</sub> | 128 KB program flash | _ | 61 | 495 | ms | | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 14 | 114 | ms | 2 | | | Program Section execution time | | | | | | | t <sub>pgmsec512</sub> | • 512 B flash | _ | 4.7 | _ | ms | | | t <sub>pgmsec1k</sub> | • 1 KB flash | | 9.3 | _ | ms | | | t <sub>rd1all</sub> | Read 1s All Blocks execution time | _ | _ | 1.8 | ms | | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 25 | μs | 1 | | t <sub>pgmonce</sub> | Program Once execution time | _ | 65 | _ | μs | | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 115 | 1000 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 30 | μs | 1 | | | Program Partition for EEPROM execution time | | | | | | | t <sub>pgmpart32k</sub> | • 32 KB FlexNVM | _ | 70 | _ | ms | | | | Set FlexRAM Function execution time: | | | | | | | t <sub>setramff</sub> | Control Code 0xFF | _ | 50 | _ | μs | | | t <sub>setram8k</sub> | 8 KB EEPROM backup | _ | 0.3 | 0.5 | ms | | | t <sub>setram32k</sub> | 32 KB EEPROM backup | _ | 0.7 | 1.0 | ms | | | | Byte-write to FlexRAM | for EEPROM | 1 operation | | | | | t <sub>eewr8bers</sub> | Byte-write to erased FlexRAM location execution time | _ | 175 | 260 | μs | 3 | | | Byte-write to FlexRAM execution time: | | | | | | | t <sub>eewr8b8k</sub> | 8 KB EEPROM backup | _ | 340 | 1700 | μs | | | t <sub>eewr8b16k</sub> | 16 KB EEPROM backup | _ | 385 | 1800 | μs | | | t <sub>eewr8b32k</sub> | 32 KB EEPROM backup | _ | 475 | 2000 | μs | | Table 21. NVM reliability specifications (continued) | Symbol | Description | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |--------------------------|----------------------------------------------|----------|-------------------|------|--------|-------| | t <sub>nvmretd1k</sub> | Data retention after up to 1 K cycles | 20 | 100 | _ | years | | | n <sub>nvmcycd</sub> | Cycling endurance | 10 K | 50 K | _ | cycles | 2 | | | FlexRAM as | s EEPROM | | | | | | t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance | 5 | 50 | _ | years | | | t <sub>nvmretee10</sub> | Data retention up to 10% of write endurance | 20 | 100 | _ | years | | | | Write endurance | | | | | 3 | | n <sub>nvmwree16</sub> | EEPROM backup to FlexRAM ratio = 16 | 35 K | 175 K | _ | writes | | | n <sub>nvmwree128</sub> | EEPROM backup to FlexRAM ratio = 128 | 315 K | 1.6 M | _ | writes | | | n <sub>nvmwree512</sub> | EEPROM backup to FlexRAM ratio = 512 | 1.27 M | 6.4 M | _ | writes | | | n <sub>nvmwree4k</sub> | EEPROM backup to FlexRAM ratio = 4096 | 10 M | 50 M | _ | writes | | | n <sub>nvmwree8k</sub> | EEPROM backup to FlexRAM ratio = 8192 | 20 M | 100 M | _ | writes | | - Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619. - 2. Cycling endurance represents number of program/erase cycles at -40°C $\leq$ T<sub>i</sub> $\leq$ 125°C. - Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM. #### 6.4.1.5 Write endurance to FlexRAM for EEPROM When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values. The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space. While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used. Writes\_FlexRAM = $$\frac{\text{EEPROM} - 2 \times \text{EEESIZE}}{\text{EEESIZE}} \times \text{Write\_efficiency} \times n_{\text{nvmcycd}}$$ where • Writes\_FlexRAM — minimum number of writes to each FlexRAM location K10 Sub-Family Data Sheet, Rev. 4 5/2012. #### Peripheral operating requirements and behaviors - EEPROM allocated FlexNVM based on DEPART; entered with the Program Partition command - EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command - Write\_efficiency - 0.25 for 8-bit writes to FlexRAM - 0.50 for 16-bit or 32-bit writes to FlexRAM - n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles) Figure 8. EEPROM backup writes to FlexRAM ## 6.4.2 EzPort Switching Specifications Table 22. EzPort switching specifications | Num | Description | Min. | Max. | Unit | |-----|-------------------|------|------|------| | | Operating voltage | 1.71 | 3.6 | V | Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |---------------------|--------------------------------|------------------------------------|------|------------------------|------|-------|----------------------------------------------------------------------------------------------| | SFDR | Spurious free<br>dynamic range | 16 bit differential mode • Avg=32 | 82 | 95 | _ | dB | 7 | | | | 16 bit single-ended mode • Avg=32 | 78 | 90 | _ | dB | | | E <sub>IL</sub> | Input leakage<br>error | | | $I_{ln} \times R_{AS}$ | | | I <sub>In</sub> = leakage current (refer to the MCU's voltage and current operating ratings) | | | Temp sensor slope | -40°C to 105°C | _ | 1.715 | _ | mV/°C | | | V <sub>TEMP25</sub> | Temp sensor voltage | 25°C | _ | 719 | | mV | | - 1. All accuracy numbers assume the ADC is calibrated with $V_{REFH} = V_{DDA}$ - 2. Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 2.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. - The ADC supply current depends on the ADC conversion clock speed, conversion rate and the ADLPC bit (low power). For lowest power operation the ADLPC bit should be set, the HSC bit should be clear with 1MHz ADC conversion clock speed. - 4. $1 LSB = (V_{REFH} V_{REFL})/2^{N}$ - 5. ADC conversion clock <16MHz, Max hardware averaging (AVGE = %1, AVGS = %11) - 6. Input data is 100 Hz sine wave. ADC conversion clock <12MHz. - 7. Input data is 1 kHz sine wave. ADC conversion clock <12MHz. Table 32. Master mode DSPI timing (full voltage range) (continued) | Num | Description | Min. | Max. | Unit | Notes | |-----|-------------------------------------|--------------------------|------|------|-------| | DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) – | _ | ns | 2 | | DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) – | _ | ns | 3 | | DS5 | DSPI_SCK to DSPI_SOUT valid | _ | 8.5 | ns | | | DS6 | DSPI_SCK to DSPI_SOUT invalid | -1.2 | _ | ns | | | DS7 | DSPI_SIN to DSPI_SCK input setup | 19.1 | _ | ns | | | DS8 | DSPI_SCK to DSPI_SIN input hold | 0 | _ | ns | | - 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced. - 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK]. - 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC]. Figure 17. DSPI classic SPI timing — master mode Table 33. Slave mode DSPI timing (full voltage range) | Num | Description | Min. | Max. | Unit | |------|------------------------------------------|---------------------------|--------------------------|------| | | Operating voltage | 1.71 | 3.6 | V | | | Frequency of operation | _ | 6.25 | MHz | | DS9 | DSPI_SCK input cycle time | 8 x t <sub>BUS</sub> | _ | ns | | DS10 | DSPI_SCK input high/low time | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns | | DS11 | DSPI_SCK to DSPI_SOUT valid | _ | 24 | ns | | DS12 | DSPI_SCK to DSPI_SOUT invalid | 0 | _ | ns | | DS13 | DSPI_SIN to DSPI_SCK input setup | 3.2 | _ | ns | | DS14 | DSPI_SCK to DSPI_SIN input hold | 7 | _ | ns | | DS15 | DSPI_SS active to DSPI_SOUT driven | _ | 19 | ns | | DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _ | 19 | ns | | 64<br>MAP<br>BGA | 64<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |------------------|------------|----------|----------|------|------|---------|----------|----------|------|-----------|------|--------| | A2 | 64 | PTD7 | DISABLED | | PTD7 | CMT_IRO | UARTO_TX | FTM0_CH7 | | FTM0_FLT1 | | | #### 8.2 K10 Pinouts The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section. Figure 23. K10 64 LQFP Pinout Diagram #### How to Reach Us: #### **Home Page:** www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2011-2012 Freescale Semiconductor, Inc. Document Number: K10P64M50SF0 Rev. 4 5/2012